mpi_cnfg.h 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105
  1. /*
  2. * Copyright (c) 2000-2003 LSI Logic Corporation.
  3. *
  4. *
  5. * Name: mpi_cnfg.h
  6. * Title: MPI Config message, structures, and Pages
  7. * Creation Date: July 27, 2000
  8. *
  9. * mpi_cnfg.h Version: 01.05.xx
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 05-08-00 00.10.01 Original release for 0.10 spec dated 4/26/2000.
  17. * 06-06-00 01.00.01 Update version number for 1.0 release.
  18. * 06-08-00 01.00.02 Added _PAGEVERSION definitions for all pages.
  19. * Added FcPhLowestVersion, FcPhHighestVersion, Reserved2
  20. * fields to FC_DEVICE_0 page, updated the page version.
  21. * Changed _FREE_RUNNING_CLOCK to _PACING_TRANSFERS in
  22. * SCSI_PORT_0, SCSI_DEVICE_0 and SCSI_DEVICE_1 pages
  23. * and updated the page versions.
  24. * Added _RESPONSE_ID_MASK definition to SCSI_PORT_1
  25. * page and updated the page version.
  26. * Added Information field and _INFO_PARAMS_NEGOTIATED
  27. * definitionto SCSI_DEVICE_0 page.
  28. * 06-22-00 01.00.03 Removed batch controls from LAN_0 page and updated the
  29. * page version.
  30. * Added BucketsRemaining to LAN_1 page, redefined the
  31. * state values, and updated the page version.
  32. * Revised bus width definitions in SCSI_PORT_0,
  33. * SCSI_DEVICE_0 and SCSI_DEVICE_1 pages.
  34. * 06-30-00 01.00.04 Added MaxReplySize to LAN_1 page and updated the page
  35. * version.
  36. * Moved FC_DEVICE_0 PageAddress description to spec.
  37. * 07-27-00 01.00.05 Corrected the SubsystemVendorID and SubsystemID field
  38. * widths in IOC_0 page and updated the page version.
  39. * 11-02-00 01.01.01 Original release for post 1.0 work
  40. * Added Manufacturing pages, IO Unit Page 2, SCSI SPI
  41. * Port Page 2, FC Port Page 4, FC Port Page 5
  42. * 11-15-00 01.01.02 Interim changes to match proposals
  43. * 12-04-00 01.01.03 Config page changes to match MPI rev 1.00.01.
  44. * 12-05-00 01.01.04 Modified config page actions.
  45. * 01-09-01 01.01.05 Added defines for page address formats.
  46. * Data size for Manufacturing pages 2 and 3 no longer
  47. * defined here.
  48. * Io Unit Page 2 size is fixed at 4 adapters and some
  49. * flags were changed.
  50. * SCSI Port Page 2 Device Settings modified.
  51. * New fields added to FC Port Page 0 and some flags
  52. * cleaned up.
  53. * Removed impedance flash from FC Port Page 1.
  54. * Added FC Port pages 6 and 7.
  55. * 01-25-01 01.01.06 Added MaxInitiators field to FcPortPage0.
  56. * 01-29-01 01.01.07 Changed some defines to make them 32 character unique.
  57. * Added some LinkType defines for FcPortPage0.
  58. * 02-20-01 01.01.08 Started using MPI_POINTER.
  59. * 02-27-01 01.01.09 Replaced MPI_CONFIG_PAGETYPE_SCSI_LUN with
  60. * MPI_CONFIG_PAGETYPE_RAID_VOLUME.
  61. * Added definitions and structures for IOC Page 2 and
  62. * RAID Volume Page 2.
  63. * 03-27-01 01.01.10 Added CONFIG_PAGE_FC_PORT_8 and CONFIG_PAGE_FC_PORT_9.
  64. * CONFIG_PAGE_FC_PORT_3 now supports persistent by DID.
  65. * Added VendorId and ProductRevLevel fields to
  66. * RAIDVOL2_IM_PHYS_ID struct.
  67. * Modified values for MPI_FCPORTPAGE0_FLAGS_ATTACH_
  68. * defines to make them compatible to MPI version 1.0.
  69. * Added structure offset comments.
  70. * 04-09-01 01.01.11 Added some new defines for the PageAddress field and
  71. * removed some obsolete ones.
  72. * Added IO Unit Page 3.
  73. * Modified defines for Scsi Port Page 2.
  74. * Modified RAID Volume Pages.
  75. * 08-08-01 01.02.01 Original release for v1.2 work.
  76. * Added SepID and SepBus to RVP2 IMPhysicalDisk struct.
  77. * Added defines for the SEP bits in RVP2 VolumeSettings.
  78. * Modified the DeviceSettings field in RVP2 to use the
  79. * proper structure.
  80. * Added defines for SES, SAF-TE, and cross channel for
  81. * IOCPage2 CapabilitiesFlags.
  82. * Removed define for MPI_IOUNITPAGE2_FLAGS_RAID_DISABLE.
  83. * Removed define for
  84. * MPI_SCSIPORTPAGE2_PORT_FLAGS_PARITY_ENABLE.
  85. * Added define for MPI_CONFIG_PAGEATTR_RO_PERSISTENT.
  86. * 08-29-01 01.02.02 Fixed value for MPI_MANUFACTPAGE_DEVID_53C1035.
  87. * Added defines for MPI_FCPORTPAGE1_FLAGS_HARD_ALPA_ONLY
  88. * and MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY.
  89. * Removed MPI_SCSIPORTPAGE0_CAP_PACING_TRANSFERS,
  90. * MPI_SCSIDEVPAGE0_NP_PACING_TRANSFERS, and
  91. * MPI_SCSIDEVPAGE1_RP_PACING_TRANSFERS, and
  92. * MPI_SCSIDEVPAGE1_CONF_PPR_ALLOWED.
  93. * Added defines for MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED
  94. * and MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED.
  95. * Added OnBusTimerValue to CONFIG_PAGE_SCSI_PORT_1.
  96. * Added rejected bits to SCSI Device Page 0 Information.
  97. * Increased size of ALPA array in FC Port Page 2 by one
  98. * and removed a one byte reserved field.
  99. * 09-28-01 01.02.03 Swapped NegWireSpeedLow and NegWireSpeedLow in
  100. * CONFIG_PAGE_LAN_1 to match preferred 64-bit ordering.
  101. * Added structures for Manufacturing Page 4, IO Unit
  102. * Page 3, IOC Page 3, IOC Page 4, RAID Volume Page 0, and
  103. * RAID PhysDisk Page 0.
  104. * 10-04-01 01.02.04 Added define for MPI_CONFIG_PAGETYPE_RAID_PHYSDISK.
  105. * Modified some of the new defines to make them 32
  106. * character unique.
  107. * Modified how variable length pages (arrays) are defined.
  108. * Added generic defines for hot spare pools and RAID
  109. * volume types.
  110. * 11-01-01 01.02.05 Added define for MPI_IOUNITPAGE1_DISABLE_IR.
  111. * 03-14-02 01.02.06 Added PCISlotNum field to CONFIG_PAGE_IOC_1 along with
  112. * related define, and bumped the page version define.
  113. * 05-31-02 01.02.07 Added a Flags field to CONFIG_PAGE_IOC_2_RAID_VOL in a
  114. * reserved byte and added a define.
  115. * Added define for
  116. * MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE.
  117. * Added new config page: CONFIG_PAGE_IOC_5.
  118. * Added MaxAliases, MaxHardAliases, and NumCurrentAliases
  119. * fields to CONFIG_PAGE_FC_PORT_0.
  120. * Added AltConnector and NumRequestedAliases fields to
  121. * CONFIG_PAGE_FC_PORT_1.
  122. * Added new config page: CONFIG_PAGE_FC_PORT_10.
  123. * 07-12-02 01.02.08 Added more MPI_MANUFACTPAGE_DEVID_ defines.
  124. * Added additional MPI_SCSIDEVPAGE0_NP_ defines.
  125. * Added more MPI_SCSIDEVPAGE1_RP_ defines.
  126. * Added define for
  127. * MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE.
  128. * Added new config page: CONFIG_PAGE_SCSI_DEVICE_3.
  129. * Modified MPI_FCPORTPAGE5_FLAGS_ defines.
  130. * 09-16-02 01.02.09 Added MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG define.
  131. * 11-15-02 01.02.10 Added ConnectedID defines for CONFIG_PAGE_SCSI_PORT_0.
  132. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  133. * Added more Flags defines for CONFIG_PAGE_FC_DEVICE_0.
  134. * 04-01-03 01.02.11 Added RR_TOV field and additional Flags defines for
  135. * CONFIG_PAGE_FC_PORT_1.
  136. * Added define MPI_FCPORTPAGE5_FLAGS_DISABLE to disable
  137. * an alias.
  138. * Added more device id defines.
  139. * 06-26-03 01.02.12 Added MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID define.
  140. * Added TargetConfig and IDConfig fields to
  141. * CONFIG_PAGE_SCSI_PORT_1.
  142. * Added more PortFlags defines for CONFIG_PAGE_SCSI_PORT_2
  143. * to control DV.
  144. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  145. * In CONFIG_PAGE_FC_DEVICE_0, replaced Reserved1 field
  146. * with ADISCHardALPA.
  147. * Added MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY define.
  148. * --------------------------------------------------------------------------
  149. */
  150. #ifndef MPI_CNFG_H
  151. #define MPI_CNFG_H
  152. /*****************************************************************************
  153. *
  154. * C o n f i g M e s s a g e a n d S t r u c t u r e s
  155. *
  156. *****************************************************************************/
  157. typedef struct _CONFIG_PAGE_HEADER
  158. {
  159. U8 PageVersion; /* 00h */
  160. U8 PageLength; /* 01h */
  161. U8 PageNumber; /* 02h */
  162. U8 PageType; /* 03h */
  163. } fCONFIG_PAGE_HEADER, MPI_POINTER PTR_CONFIG_PAGE_HEADER,
  164. ConfigPageHeader_t, MPI_POINTER pConfigPageHeader_t;
  165. typedef union _CONFIG_PAGE_HEADER_UNION
  166. {
  167. ConfigPageHeader_t Struct;
  168. U8 Bytes[4];
  169. U16 Word16[2];
  170. U32 Word32;
  171. } ConfigPageHeaderUnion, MPI_POINTER pConfigPageHeaderUnion,
  172. fCONFIG_PAGE_HEADER_UNION, MPI_POINTER PTR_CONFIG_PAGE_HEADER_UNION;
  173. typedef struct _CONFIG_EXTENDED_PAGE_HEADER
  174. {
  175. U8 PageVersion; /* 00h */
  176. U8 Reserved1; /* 01h */
  177. U8 PageNumber; /* 02h */
  178. U8 PageType; /* 03h */
  179. U16 ExtPageLength; /* 04h */
  180. U8 ExtPageType; /* 06h */
  181. U8 Reserved2; /* 07h */
  182. } fCONFIG_EXTENDED_PAGE_HEADER, MPI_POINTER PTR_CONFIG_EXTENDED_PAGE_HEADER,
  183. ConfigExtendedPageHeader_t, MPI_POINTER pConfigExtendedPageHeader_t;
  184. /****************************************************************************
  185. * PageType field values
  186. ****************************************************************************/
  187. #define MPI_CONFIG_PAGEATTR_READ_ONLY (0x00)
  188. #define MPI_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  189. #define MPI_CONFIG_PAGEATTR_PERSISTENT (0x20)
  190. #define MPI_CONFIG_PAGEATTR_RO_PERSISTENT (0x30)
  191. #define MPI_CONFIG_PAGEATTR_MASK (0xF0)
  192. #define MPI_CONFIG_PAGETYPE_IO_UNIT (0x00)
  193. #define MPI_CONFIG_PAGETYPE_IOC (0x01)
  194. #define MPI_CONFIG_PAGETYPE_BIOS (0x02)
  195. #define MPI_CONFIG_PAGETYPE_SCSI_PORT (0x03)
  196. #define MPI_CONFIG_PAGETYPE_SCSI_DEVICE (0x04)
  197. #define MPI_CONFIG_PAGETYPE_FC_PORT (0x05)
  198. #define MPI_CONFIG_PAGETYPE_FC_DEVICE (0x06)
  199. #define MPI_CONFIG_PAGETYPE_LAN (0x07)
  200. #define MPI_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  201. #define MPI_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  202. #define MPI_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  203. #define MPI_CONFIG_PAGETYPE_INBAND (0x0B)
  204. #define MPI_CONFIG_PAGETYPE_EXTENDED (0x0F)
  205. #define MPI_CONFIG_PAGETYPE_MASK (0x0F)
  206. #define MPI_CONFIG_TYPENUM_MASK (0x0FFF)
  207. /****************************************************************************
  208. * ExtPageType field values
  209. ****************************************************************************/
  210. #define MPI_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  211. #define MPI_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  212. #define MPI_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  213. #define MPI_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  214. /****************************************************************************
  215. * PageAddress field values
  216. ****************************************************************************/
  217. #define MPI_SCSI_PORT_PGAD_PORT_MASK (0x000000FF)
  218. #define MPI_SCSI_DEVICE_TARGET_ID_MASK (0x000000FF)
  219. #define MPI_SCSI_DEVICE_TARGET_ID_SHIFT (0)
  220. #define MPI_SCSI_DEVICE_BUS_MASK (0x0000FF00)
  221. #define MPI_SCSI_DEVICE_BUS_SHIFT (8)
  222. #define MPI_FC_PORT_PGAD_PORT_MASK (0xF0000000)
  223. #define MPI_FC_PORT_PGAD_PORT_SHIFT (28)
  224. #define MPI_FC_PORT_PGAD_FORM_MASK (0x0F000000)
  225. #define MPI_FC_PORT_PGAD_FORM_INDEX (0x01000000)
  226. #define MPI_FC_PORT_PGAD_INDEX_MASK (0x0000FFFF)
  227. #define MPI_FC_PORT_PGAD_INDEX_SHIFT (0)
  228. #define MPI_FC_DEVICE_PGAD_PORT_MASK (0xF0000000)
  229. #define MPI_FC_DEVICE_PGAD_PORT_SHIFT (28)
  230. #define MPI_FC_DEVICE_PGAD_FORM_MASK (0x0F000000)
  231. #define MPI_FC_DEVICE_PGAD_FORM_NEXT_DID (0x00000000)
  232. #define MPI_FC_DEVICE_PGAD_ND_PORT_MASK (0xF0000000)
  233. #define MPI_FC_DEVICE_PGAD_ND_PORT_SHIFT (28)
  234. #define MPI_FC_DEVICE_PGAD_ND_DID_MASK (0x00FFFFFF)
  235. #define MPI_FC_DEVICE_PGAD_ND_DID_SHIFT (0)
  236. #define MPI_FC_DEVICE_PGAD_FORM_BUS_TID (0x01000000)
  237. #define MPI_FC_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  238. #define MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT (8)
  239. #define MPI_FC_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  240. #define MPI_FC_DEVICE_PGAD_BT_TID_SHIFT (0)
  241. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  242. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_SHIFT (0)
  243. #define MPI_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  244. #define MPI_SAS_DEVICE_PGAD_FORM_SHIFT (28)
  245. #define MPI_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  246. #define MPI_SAS_DEVICE_PGAD_FORM_BUS_TARGET_ID (0x00000001)
  247. #define MPI_SAS_DEVICE_PGAD_FORM_HANDLE (0x00000002)
  248. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_MASK (0x0000FFFF)
  249. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_SHIFT (0)
  250. #define MPI_SAS_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  251. #define MPI_SAS_DEVICE_PGAD_BT_BUS_SHIFT (8)
  252. #define MPI_SAS_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  253. #define MPI_SAS_DEVICE_PGAD_BT_TID_SHIFT (0)
  254. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_MASK (0x0000FFFF)
  255. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_SHIFT (0)
  256. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x00FF0000)
  257. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_SHIFT (16)
  258. #define MPI_SAS_PHY_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  259. #define MPI_SAS_PHY_PGAD_DEVHANDLE_SHIFT (0)
  260. /****************************************************************************
  261. * Config Request Message
  262. ****************************************************************************/
  263. typedef struct _MSG_CONFIG
  264. {
  265. U8 Action; /* 00h */
  266. U8 Reserved; /* 01h */
  267. U8 ChainOffset; /* 02h */
  268. U8 Function; /* 03h */
  269. U16 ExtPageLength; /* 04h */
  270. U8 ExtPageType; /* 06h */
  271. U8 MsgFlags; /* 07h */
  272. U32 MsgContext; /* 08h */
  273. U8 Reserved2[8]; /* 0Ch */
  274. fCONFIG_PAGE_HEADER Header; /* 14h */
  275. U32 PageAddress; /* 18h */
  276. SGE_IO_UNION PageBufferSGE; /* 1Ch */
  277. } MSG_CONFIG, MPI_POINTER PTR_MSG_CONFIG,
  278. Config_t, MPI_POINTER pConfig_t;
  279. /****************************************************************************
  280. * Action field values
  281. ****************************************************************************/
  282. #define MPI_CONFIG_ACTION_PAGE_HEADER (0x00)
  283. #define MPI_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  284. #define MPI_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  285. #define MPI_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  286. #define MPI_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  287. #define MPI_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  288. #define MPI_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  289. /* Config Reply Message */
  290. typedef struct _MSG_CONFIG_REPLY
  291. {
  292. U8 Action; /* 00h */
  293. U8 Reserved; /* 01h */
  294. U8 MsgLength; /* 02h */
  295. U8 Function; /* 03h */
  296. U16 ExtPageLength; /* 04h */
  297. U8 ExtPageType; /* 06h */
  298. U8 MsgFlags; /* 07h */
  299. U32 MsgContext; /* 08h */
  300. U8 Reserved2[2]; /* 0Ch */
  301. U16 IOCStatus; /* 0Eh */
  302. U32 IOCLogInfo; /* 10h */
  303. fCONFIG_PAGE_HEADER Header; /* 14h */
  304. } MSG_CONFIG_REPLY, MPI_POINTER PTR_MSG_CONFIG_REPLY,
  305. ConfigReply_t, MPI_POINTER pConfigReply_t;
  306. /*****************************************************************************
  307. *
  308. * C o n f i g u r a t i o n P a g e s
  309. *
  310. *****************************************************************************/
  311. /****************************************************************************
  312. * Manufacturing Config pages
  313. ****************************************************************************/
  314. #define MPI_MANUFACTPAGE_VENDORID_LSILOGIC (0x1000)
  315. /* Fibre Channel */
  316. #define MPI_MANUFACTPAGE_DEVICEID_FC909 (0x0621)
  317. #define MPI_MANUFACTPAGE_DEVICEID_FC919 (0x0624)
  318. #define MPI_MANUFACTPAGE_DEVICEID_FC929 (0x0622)
  319. #define MPI_MANUFACTPAGE_DEVICEID_FC919X (0x0628)
  320. #define MPI_MANUFACTPAGE_DEVICEID_FC929X (0x0626)
  321. /* SCSI */
  322. #define MPI_MANUFACTPAGE_DEVID_53C1030 (0x0030)
  323. #define MPI_MANUFACTPAGE_DEVID_53C1030ZC (0x0031)
  324. #define MPI_MANUFACTPAGE_DEVID_1030_53C1035 (0x0032)
  325. #define MPI_MANUFACTPAGE_DEVID_1030ZC_53C1035 (0x0033)
  326. #define MPI_MANUFACTPAGE_DEVID_53C1035 (0x0040)
  327. #define MPI_MANUFACTPAGE_DEVID_53C1035ZC (0x0041)
  328. /* SAS */
  329. #define MPI_MANUFACTPAGE_DEVID_SAS1064 (0x0050)
  330. typedef struct _CONFIG_PAGE_MANUFACTURING_0
  331. {
  332. fCONFIG_PAGE_HEADER Header; /* 00h */
  333. U8 ChipName[16]; /* 04h */
  334. U8 ChipRevision[8]; /* 14h */
  335. U8 BoardName[16]; /* 1Ch */
  336. U8 BoardAssembly[16]; /* 2Ch */
  337. U8 BoardTracerNumber[16]; /* 3Ch */
  338. } fCONFIG_PAGE_MANUFACTURING_0, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_0,
  339. ManufacturingPage0_t, MPI_POINTER pManufacturingPage0_t;
  340. #define MPI_MANUFACTURING0_PAGEVERSION (0x00)
  341. typedef struct _CONFIG_PAGE_MANUFACTURING_1
  342. {
  343. fCONFIG_PAGE_HEADER Header; /* 00h */
  344. U8 VPD[256]; /* 04h */
  345. } fCONFIG_PAGE_MANUFACTURING_1, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_1,
  346. ManufacturingPage1_t, MPI_POINTER pManufacturingPage1_t;
  347. #define MPI_MANUFACTURING1_PAGEVERSION (0x00)
  348. typedef struct _MPI_CHIP_REVISION_ID
  349. {
  350. U16 DeviceID; /* 00h */
  351. U8 PCIRevisionID; /* 02h */
  352. U8 Reserved; /* 03h */
  353. } MPI_CHIP_REVISION_ID, MPI_POINTER PTR_MPI_CHIP_REVISION_ID,
  354. MpiChipRevisionId_t, MPI_POINTER pMpiChipRevisionId_t;
  355. /*
  356. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  357. * one and check Header.PageLength at runtime.
  358. */
  359. #ifndef MPI_MAN_PAGE_2_HW_SETTINGS_WORDS
  360. #define MPI_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  361. #endif
  362. typedef struct _CONFIG_PAGE_MANUFACTURING_2
  363. {
  364. fCONFIG_PAGE_HEADER Header; /* 00h */
  365. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  366. U32 HwSettings[MPI_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 08h */
  367. } fCONFIG_PAGE_MANUFACTURING_2, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_2,
  368. ManufacturingPage2_t, MPI_POINTER pManufacturingPage2_t;
  369. #define MPI_MANUFACTURING2_PAGEVERSION (0x00)
  370. /*
  371. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  372. * one and check Header.PageLength at runtime.
  373. */
  374. #ifndef MPI_MAN_PAGE_3_INFO_WORDS
  375. #define MPI_MAN_PAGE_3_INFO_WORDS (1)
  376. #endif
  377. typedef struct _CONFIG_PAGE_MANUFACTURING_3
  378. {
  379. fCONFIG_PAGE_HEADER Header; /* 00h */
  380. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  381. U32 Info[MPI_MAN_PAGE_3_INFO_WORDS];/* 08h */
  382. } fCONFIG_PAGE_MANUFACTURING_3, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_3,
  383. ManufacturingPage3_t, MPI_POINTER pManufacturingPage3_t;
  384. #define MPI_MANUFACTURING3_PAGEVERSION (0x00)
  385. typedef struct _CONFIG_PAGE_MANUFACTURING_4
  386. {
  387. fCONFIG_PAGE_HEADER Header; /* 00h */
  388. U32 Reserved1; /* 04h */
  389. U8 InfoOffset0; /* 08h */
  390. U8 InfoSize0; /* 09h */
  391. U8 InfoOffset1; /* 0Ah */
  392. U8 InfoSize1; /* 0Bh */
  393. U8 InquirySize; /* 0Ch */
  394. U8 Flags; /* 0Dh */
  395. U16 Reserved2; /* 0Eh */
  396. U8 InquiryData[56]; /* 10h */
  397. U32 ISVolumeSettings; /* 48h */
  398. U32 IMEVolumeSettings; /* 4Ch */
  399. U32 IMVolumeSettings; /* 50h */
  400. } fCONFIG_PAGE_MANUFACTURING_4, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_4,
  401. ManufacturingPage4_t, MPI_POINTER pManufacturingPage4_t;
  402. #define MPI_MANUFACTURING4_PAGEVERSION (0x01)
  403. /* defines for the Flags field */
  404. #define MPI_MANPAGE4_IR_NO_MIX_SAS_SATA (0x01)
  405. typedef struct _CONFIG_PAGE_MANUFACTURING_5
  406. {
  407. fCONFIG_PAGE_HEADER Header; /* 00h */
  408. U64 BaseWWID; /* 04h */
  409. } fCONFIG_PAGE_MANUFACTURING_5, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_5,
  410. ManufacturingPage5_t, MPI_POINTER pManufacturingPage5_t;
  411. #define MPI_MANUFACTURING5_PAGEVERSION (0x00)
  412. typedef struct _CONFIG_PAGE_MANUFACTURING_6
  413. {
  414. fCONFIG_PAGE_HEADER Header; /* 00h */
  415. U32 ProductSpecificInfo;/* 04h */
  416. } fCONFIG_PAGE_MANUFACTURING_6, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_6,
  417. ManufacturingPage6_t, MPI_POINTER pManufacturingPage6_t;
  418. #define MPI_MANUFACTURING6_PAGEVERSION (0x00)
  419. /****************************************************************************
  420. * IO Unit Config Pages
  421. ****************************************************************************/
  422. typedef struct _CONFIG_PAGE_IO_UNIT_0
  423. {
  424. fCONFIG_PAGE_HEADER Header; /* 00h */
  425. U64 UniqueValue; /* 04h */
  426. } fCONFIG_PAGE_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_0,
  427. IOUnitPage0_t, MPI_POINTER pIOUnitPage0_t;
  428. #define MPI_IOUNITPAGE0_PAGEVERSION (0x00)
  429. typedef struct _CONFIG_PAGE_IO_UNIT_1
  430. {
  431. fCONFIG_PAGE_HEADER Header; /* 00h */
  432. U32 Flags; /* 04h */
  433. } fCONFIG_PAGE_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_1,
  434. IOUnitPage1_t, MPI_POINTER pIOUnitPage1_t;
  435. #define MPI_IOUNITPAGE1_PAGEVERSION (0x01)
  436. /* IO Unit Page 1 Flags defines */
  437. #define MPI_IOUNITPAGE1_MULTI_FUNCTION (0x00000000)
  438. #define MPI_IOUNITPAGE1_SINGLE_FUNCTION (0x00000001)
  439. #define MPI_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  440. #define MPI_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  441. #define MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  442. #define MPI_IOUNITPAGE1_DISABLE_QUEUE_FULL_HANDLING (0x00000020)
  443. #define MPI_IOUNITPAGE1_DISABLE_IR (0x00000040)
  444. #define MPI_IOUNITPAGE1_FORCE_32 (0x00000080)
  445. #define MPI_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  446. typedef struct _MPI_ADAPTER_INFO
  447. {
  448. U8 PciBusNumber; /* 00h */
  449. U8 PciDeviceAndFunctionNumber; /* 01h */
  450. U16 AdapterFlags; /* 02h */
  451. } MPI_ADAPTER_INFO, MPI_POINTER PTR_MPI_ADAPTER_INFO,
  452. MpiAdapterInfo_t, MPI_POINTER pMpiAdapterInfo_t;
  453. #define MPI_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  454. #define MPI_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  455. typedef struct _CONFIG_PAGE_IO_UNIT_2
  456. {
  457. fCONFIG_PAGE_HEADER Header; /* 00h */
  458. U32 Flags; /* 04h */
  459. U32 BiosVersion; /* 08h */
  460. MPI_ADAPTER_INFO AdapterOrder[4]; /* 0Ch */
  461. } fCONFIG_PAGE_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_2,
  462. IOUnitPage2_t, MPI_POINTER pIOUnitPage2_t;
  463. #define MPI_IOUNITPAGE2_PAGEVERSION (0x00)
  464. #define MPI_IOUNITPAGE2_FLAGS_PAUSE_ON_ERROR (0x00000002)
  465. #define MPI_IOUNITPAGE2_FLAGS_VERBOSE_ENABLE (0x00000004)
  466. #define MPI_IOUNITPAGE2_FLAGS_COLOR_VIDEO_DISABLE (0x00000008)
  467. #define MPI_IOUNITPAGE2_FLAGS_DONT_HOOK_INT_40 (0x00000010)
  468. #define MPI_IOUNITPAGE2_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  469. #define MPI_IOUNITPAGE2_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  470. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DISPLAY (0x00000020)
  471. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  472. /*
  473. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  474. * one and check Header.PageLength at runtime.
  475. */
  476. #ifndef MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  477. #define MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  478. #endif
  479. typedef struct _CONFIG_PAGE_IO_UNIT_3
  480. {
  481. fCONFIG_PAGE_HEADER Header; /* 00h */
  482. U8 GPIOCount; /* 04h */
  483. U8 Reserved1; /* 05h */
  484. U16 Reserved2; /* 06h */
  485. U16 GPIOVal[MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX]; /* 08h */
  486. } fCONFIG_PAGE_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_3,
  487. IOUnitPage3_t, MPI_POINTER pIOUnitPage3_t;
  488. #define MPI_IOUNITPAGE3_PAGEVERSION (0x01)
  489. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFC)
  490. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  491. #define MPI_IOUNITPAGE3_GPIO_SETTING_OFF (0x00)
  492. #define MPI_IOUNITPAGE3_GPIO_SETTING_ON (0x01)
  493. /****************************************************************************
  494. * IOC Config Pages
  495. ****************************************************************************/
  496. typedef struct _CONFIG_PAGE_IOC_0
  497. {
  498. fCONFIG_PAGE_HEADER Header; /* 00h */
  499. U32 TotalNVStore; /* 04h */
  500. U32 FreeNVStore; /* 08h */
  501. U16 VendorID; /* 0Ch */
  502. U16 DeviceID; /* 0Eh */
  503. U8 RevisionID; /* 10h */
  504. U8 Reserved[3]; /* 11h */
  505. U32 ClassCode; /* 14h */
  506. U16 SubsystemVendorID; /* 18h */
  507. U16 SubsystemID; /* 1Ah */
  508. } fCONFIG_PAGE_IOC_0, MPI_POINTER PTR_CONFIG_PAGE_IOC_0,
  509. IOCPage0_t, MPI_POINTER pIOCPage0_t;
  510. #define MPI_IOCPAGE0_PAGEVERSION (0x01)
  511. typedef struct _CONFIG_PAGE_IOC_1
  512. {
  513. fCONFIG_PAGE_HEADER Header; /* 00h */
  514. U32 Flags; /* 04h */
  515. U32 CoalescingTimeout; /* 08h */
  516. U8 CoalescingDepth; /* 0Ch */
  517. U8 PCISlotNum; /* 0Dh */
  518. U8 Reserved[2]; /* 0Eh */
  519. } fCONFIG_PAGE_IOC_1, MPI_POINTER PTR_CONFIG_PAGE_IOC_1,
  520. IOCPage1_t, MPI_POINTER pIOCPage1_t;
  521. #define MPI_IOCPAGE1_PAGEVERSION (0x01)
  522. /* defines for the Flags field */
  523. #define MPI_IOCPAGE1_EEDP_HOST_SUPPORTS_DIF (0x08000000)
  524. #define MPI_IOCPAGE1_EEDP_MODE_MASK (0x07000000)
  525. #define MPI_IOCPAGE1_EEDP_MODE_OFF (0x00000000)
  526. #define MPI_IOCPAGE1_EEDP_MODE_T10 (0x01000000)
  527. #define MPI_IOCPAGE1_EEDP_MODE_LSI_1 (0x02000000)
  528. #define MPI_IOCPAGE1_REPLY_COALESCING (0x00000001)
  529. #define MPI_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  530. typedef struct _CONFIG_PAGE_IOC_2_RAID_VOL
  531. {
  532. U8 VolumeID; /* 00h */
  533. U8 VolumeBus; /* 01h */
  534. U8 VolumeIOC; /* 02h */
  535. U8 VolumePageNumber; /* 03h */
  536. U8 VolumeType; /* 04h */
  537. U8 Flags; /* 05h */
  538. U16 Reserved3; /* 06h */
  539. } fCONFIG_PAGE_IOC_2_RAID_VOL, MPI_POINTER PTR_CONFIG_PAGE_IOC_2_RAID_VOL,
  540. ConfigPageIoc2RaidVol_t, MPI_POINTER pConfigPageIoc2RaidVol_t;
  541. /* IOC Page 2 Volume RAID Type values, also used in RAID Volume pages */
  542. #define MPI_RAID_VOL_TYPE_IS (0x00)
  543. #define MPI_RAID_VOL_TYPE_IME (0x01)
  544. #define MPI_RAID_VOL_TYPE_IM (0x02)
  545. /* IOC Page 2 Volume Flags values */
  546. #define MPI_IOCPAGE2_FLAG_VOLUME_INACTIVE (0x08)
  547. /*
  548. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  549. * one and check Header.PageLength at runtime.
  550. */
  551. #ifndef MPI_IOC_PAGE_2_RAID_VOLUME_MAX
  552. #define MPI_IOC_PAGE_2_RAID_VOLUME_MAX (1)
  553. #endif
  554. typedef struct _CONFIG_PAGE_IOC_2
  555. {
  556. fCONFIG_PAGE_HEADER Header; /* 00h */
  557. U32 CapabilitiesFlags; /* 04h */
  558. U8 NumActiveVolumes; /* 08h */
  559. U8 MaxVolumes; /* 09h */
  560. U8 NumActivePhysDisks; /* 0Ah */
  561. U8 MaxPhysDisks; /* 0Bh */
  562. fCONFIG_PAGE_IOC_2_RAID_VOL RaidVolume[MPI_IOC_PAGE_2_RAID_VOLUME_MAX];/* 0Ch */
  563. } fCONFIG_PAGE_IOC_2, MPI_POINTER PTR_CONFIG_PAGE_IOC_2,
  564. IOCPage2_t, MPI_POINTER pIOCPage2_t;
  565. #define MPI_IOCPAGE2_PAGEVERSION (0x02)
  566. /* IOC Page 2 Capabilities flags */
  567. #define MPI_IOCPAGE2_CAP_FLAGS_IS_SUPPORT (0x00000001)
  568. #define MPI_IOCPAGE2_CAP_FLAGS_IME_SUPPORT (0x00000002)
  569. #define MPI_IOCPAGE2_CAP_FLAGS_IM_SUPPORT (0x00000004)
  570. #define MPI_IOCPAGE2_CAP_FLAGS_SES_SUPPORT (0x20000000)
  571. #define MPI_IOCPAGE2_CAP_FLAGS_SAFTE_SUPPORT (0x40000000)
  572. #define MPI_IOCPAGE2_CAP_FLAGS_CROSS_CHANNEL_SUPPORT (0x80000000)
  573. typedef struct _IOC_3_PHYS_DISK
  574. {
  575. U8 PhysDiskID; /* 00h */
  576. U8 PhysDiskBus; /* 01h */
  577. U8 PhysDiskIOC; /* 02h */
  578. U8 PhysDiskNum; /* 03h */
  579. } IOC_3_PHYS_DISK, MPI_POINTER PTR_IOC_3_PHYS_DISK,
  580. Ioc3PhysDisk_t, MPI_POINTER pIoc3PhysDisk_t;
  581. /*
  582. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  583. * one and check Header.PageLength at runtime.
  584. */
  585. #ifndef MPI_IOC_PAGE_3_PHYSDISK_MAX
  586. #define MPI_IOC_PAGE_3_PHYSDISK_MAX (1)
  587. #endif
  588. typedef struct _CONFIG_PAGE_IOC_3
  589. {
  590. fCONFIG_PAGE_HEADER Header; /* 00h */
  591. U8 NumPhysDisks; /* 04h */
  592. U8 Reserved1; /* 05h */
  593. U16 Reserved2; /* 06h */
  594. IOC_3_PHYS_DISK PhysDisk[MPI_IOC_PAGE_3_PHYSDISK_MAX]; /* 08h */
  595. } fCONFIG_PAGE_IOC_3, MPI_POINTER PTR_CONFIG_PAGE_IOC_3,
  596. IOCPage3_t, MPI_POINTER pIOCPage3_t;
  597. #define MPI_IOCPAGE3_PAGEVERSION (0x00)
  598. typedef struct _IOC_4_SEP
  599. {
  600. U8 SEPTargetID; /* 00h */
  601. U8 SEPBus; /* 01h */
  602. U16 Reserved; /* 02h */
  603. } IOC_4_SEP, MPI_POINTER PTR_IOC_4_SEP,
  604. Ioc4Sep_t, MPI_POINTER pIoc4Sep_t;
  605. /*
  606. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  607. * one and check Header.PageLength at runtime.
  608. */
  609. #ifndef MPI_IOC_PAGE_4_SEP_MAX
  610. #define MPI_IOC_PAGE_4_SEP_MAX (1)
  611. #endif
  612. typedef struct _CONFIG_PAGE_IOC_4
  613. {
  614. fCONFIG_PAGE_HEADER Header; /* 00h */
  615. U8 ActiveSEP; /* 04h */
  616. U8 MaxSEP; /* 05h */
  617. U16 Reserved1; /* 06h */
  618. IOC_4_SEP SEP[MPI_IOC_PAGE_4_SEP_MAX]; /* 08h */
  619. } fCONFIG_PAGE_IOC_4, MPI_POINTER PTR_CONFIG_PAGE_IOC_4,
  620. IOCPage4_t, MPI_POINTER pIOCPage4_t;
  621. #define MPI_IOCPAGE4_PAGEVERSION (0x00)
  622. typedef struct _IOC_5_HOT_SPARE
  623. {
  624. U8 PhysDiskNum; /* 00h */
  625. U8 Reserved; /* 01h */
  626. U8 HotSparePool; /* 02h */
  627. U8 Flags; /* 03h */
  628. } IOC_5_HOT_SPARE, MPI_POINTER PTR_IOC_5_HOT_SPARE,
  629. Ioc5HotSpare_t, MPI_POINTER pIoc5HotSpare_t;
  630. /* IOC Page 5 HotSpare Flags */
  631. #define MPI_IOC_PAGE_5_HOT_SPARE_ACTIVE (0x01)
  632. /*
  633. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  634. * one and check Header.PageLength at runtime.
  635. */
  636. #ifndef MPI_IOC_PAGE_5_HOT_SPARE_MAX
  637. #define MPI_IOC_PAGE_5_HOT_SPARE_MAX (1)
  638. #endif
  639. typedef struct _CONFIG_PAGE_IOC_5
  640. {
  641. fCONFIG_PAGE_HEADER Header; /* 00h */
  642. U32 Reserved1; /* 04h */
  643. U8 NumHotSpares; /* 08h */
  644. U8 Reserved2; /* 09h */
  645. U16 Reserved3; /* 0Ah */
  646. IOC_5_HOT_SPARE HotSpare[MPI_IOC_PAGE_5_HOT_SPARE_MAX]; /* 0Ch */
  647. } fCONFIG_PAGE_IOC_5, MPI_POINTER PTR_CONFIG_PAGE_IOC_5,
  648. IOCPage5_t, MPI_POINTER pIOCPage5_t;
  649. #define MPI_IOCPAGE5_PAGEVERSION (0x00)
  650. /****************************************************************************
  651. * BIOS Port Config Pages
  652. ****************************************************************************/
  653. typedef struct _CONFIG_PAGE_BIOS_1
  654. {
  655. fCONFIG_PAGE_HEADER Header; /* 00h */
  656. U32 BiosOptions; /* 04h */
  657. U32 IOCSettings; /* 08h */
  658. U32 Reserved1; /* 0Ch */
  659. U32 DeviceSettings; /* 10h */
  660. U16 NumberOfDevices; /* 14h */
  661. U16 Reserved2; /* 16h */
  662. U16 IOTimeoutBlockDevicesNonRM; /* 18h */
  663. U16 IOTimeoutSequential; /* 1Ah */
  664. U16 IOTimeoutOther; /* 1Ch */
  665. U16 IOTimeoutBlockDevicesRM; /* 1Eh */
  666. } fCONFIG_PAGE_BIOS_1, MPI_POINTER PTR_CONFIG_PAGE_BIOS_1,
  667. BIOSPage1_t, MPI_POINTER pBIOSPage1_t;
  668. #define MPI_BIOSPAGE1_PAGEVERSION (0x00)
  669. /* values for the BiosOptions field */
  670. #define MPI_BIOSPAGE1_OPTIONS_SPI_ENABLE (0x00000400)
  671. #define MPI_BIOSPAGE1_OPTIONS_FC_ENABLE (0x00000200)
  672. #define MPI_BIOSPAGE1_OPTIONS_SAS_ENABLE (0x00000100)
  673. #define MPI_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  674. /* values for the IOCSettings field */
  675. #define MPI_BIOSPAGE1_IOCSET_MASK_SPINUP_DELAY (0x00000F00)
  676. #define MPI_BIOSPAGE1_IOCSET_SHIFT_SPINUP_DELAY (8)
  677. #define MPI_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  678. #define MPI_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  679. #define MPI_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  680. #define MPI_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  681. #define MPI_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  682. #define MPI_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  683. #define MPI_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  684. #define MPI_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  685. #define MPI_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  686. #define MPI_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  687. /* values for the DeviceSettings field */
  688. #define MPI_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  689. #define MPI_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  690. #define MPI_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  691. #define MPI_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  692. /****************************************************************************
  693. * SCSI Port Config Pages
  694. ****************************************************************************/
  695. typedef struct _CONFIG_PAGE_SCSI_PORT_0
  696. {
  697. fCONFIG_PAGE_HEADER Header; /* 00h */
  698. U32 Capabilities; /* 04h */
  699. U32 PhysicalInterface; /* 08h */
  700. } fCONFIG_PAGE_SCSI_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_0,
  701. SCSIPortPage0_t, MPI_POINTER pSCSIPortPage0_t;
  702. #define MPI_SCSIPORTPAGE0_PAGEVERSION (0x01)
  703. #define MPI_SCSIPORTPAGE0_CAP_IU (0x00000001)
  704. #define MPI_SCSIPORTPAGE0_CAP_DT (0x00000002)
  705. #define MPI_SCSIPORTPAGE0_CAP_QAS (0x00000004)
  706. #define MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  707. #define MPI_SCSIPORTPAGE0_SYNC_ASYNC (0x00)
  708. #define MPI_SCSIPORTPAGE0_SYNC_5 (0x32)
  709. #define MPI_SCSIPORTPAGE0_SYNC_10 (0x19)
  710. #define MPI_SCSIPORTPAGE0_SYNC_20 (0x0C)
  711. #define MPI_SCSIPORTPAGE0_SYNC_33_33 (0x0B)
  712. #define MPI_SCSIPORTPAGE0_SYNC_40 (0x0A)
  713. #define MPI_SCSIPORTPAGE0_SYNC_80 (0x09)
  714. #define MPI_SCSIPORTPAGE0_SYNC_160 (0x08)
  715. #define MPI_SCSIPORTPAGE0_SYNC_UNKNOWN (0xFF)
  716. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD (8)
  717. #define MPI_SCSIPORTPAGE0_CAP_GET_MIN_SYNC_PERIOD(Cap) \
  718. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MASK_MIN_SYNC_PERIOD) \
  719. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD \
  720. )
  721. #define MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  722. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET (16)
  723. #define MPI_SCSIPORTPAGE0_CAP_GET_MAX_SYNC_OFFSET(Cap) \
  724. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MASK_MAX_SYNC_OFFSET) \
  725. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET \
  726. )
  727. #define MPI_SCSIPORTPAGE0_CAP_WIDE (0x20000000)
  728. #define MPI_SCSIPORTPAGE0_CAP_AIP (0x80000000)
  729. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_TYPE_MASK (0x00000003)
  730. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_HVD (0x01)
  731. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_SE (0x02)
  732. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_LVD (0x03)
  733. #define MPI_SCSIPORTPAGE0_PHY_MASK_CONNECTED_ID (0xFF000000)
  734. #define MPI_SCSIPORTPAGE0_PHY_SHIFT_CONNECTED_ID (24)
  735. #define MPI_SCSIPORTPAGE0_PHY_BUS_FREE_CONNECTED_ID (0xFE)
  736. #define MPI_SCSIPORTPAGE0_PHY_UNKNOWN_CONNECTED_ID (0xFF)
  737. typedef struct _CONFIG_PAGE_SCSI_PORT_1
  738. {
  739. fCONFIG_PAGE_HEADER Header; /* 00h */
  740. U32 Configuration; /* 04h */
  741. U32 OnBusTimerValue; /* 08h */
  742. U8 TargetConfig; /* 0Ch */
  743. U8 Reserved1; /* 0Dh */
  744. U16 IDConfig; /* 0Eh */
  745. } fCONFIG_PAGE_SCSI_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_1,
  746. SCSIPortPage1_t, MPI_POINTER pSCSIPortPage1_t;
  747. #define MPI_SCSIPORTPAGE1_PAGEVERSION (0x03)
  748. /* Configuration values */
  749. #define MPI_SCSIPORTPAGE1_CFG_PORT_SCSI_ID_MASK (0x000000FF)
  750. #define MPI_SCSIPORTPAGE1_CFG_PORT_RESPONSE_ID_MASK (0xFFFF0000)
  751. #define MPI_SCSIPORTPAGE1_CFG_SHIFT_PORT_RESPONSE_ID (16)
  752. /* TargetConfig values */
  753. #define MPI_SCSIPORTPAGE1_TARGCONFIG_TARG_ONLY (0x01)
  754. #define MPI_SCSIPORTPAGE1_TARGCONFIG_INIT_TARG (0x02)
  755. typedef struct _MPI_DEVICE_INFO
  756. {
  757. U8 Timeout; /* 00h */
  758. U8 SyncFactor; /* 01h */
  759. U16 DeviceFlags; /* 02h */
  760. } MPI_DEVICE_INFO, MPI_POINTER PTR_MPI_DEVICE_INFO,
  761. MpiDeviceInfo_t, MPI_POINTER pMpiDeviceInfo_t;
  762. typedef struct _CONFIG_PAGE_SCSI_PORT_2
  763. {
  764. fCONFIG_PAGE_HEADER Header; /* 00h */
  765. U32 PortFlags; /* 04h */
  766. U32 PortSettings; /* 08h */
  767. MPI_DEVICE_INFO DeviceSettings[16]; /* 0Ch */
  768. } fCONFIG_PAGE_SCSI_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_2,
  769. SCSIPortPage2_t, MPI_POINTER pSCSIPortPage2_t;
  770. #define MPI_SCSIPORTPAGE2_PAGEVERSION (0x02)
  771. /* PortFlags values */
  772. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_SCAN_HIGH_TO_LOW (0x00000001)
  773. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_AVOID_SCSI_RESET (0x00000004)
  774. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  775. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_TERMINATION_DISABLE (0x00000010)
  776. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_DV_MASK (0x00000060)
  777. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_FULL_DV (0x00000000)
  778. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_BASIC_DV_ONLY (0x00000020)
  779. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_OFF_DV (0x00000060)
  780. /* PortSettings values */
  781. #define MPI_SCSIPORTPAGE2_PORT_HOST_ID_MASK (0x0000000F)
  782. #define MPI_SCSIPORTPAGE2_PORT_MASK_INIT_HBA (0x00000030)
  783. #define MPI_SCSIPORTPAGE2_PORT_DISABLE_INIT_HBA (0x00000000)
  784. #define MPI_SCSIPORTPAGE2_PORT_BIOS_INIT_HBA (0x00000010)
  785. #define MPI_SCSIPORTPAGE2_PORT_OS_INIT_HBA (0x00000020)
  786. #define MPI_SCSIPORTPAGE2_PORT_BIOS_OS_INIT_HBA (0x00000030)
  787. #define MPI_SCSIPORTPAGE2_PORT_REMOVABLE_MEDIA (0x000000C0)
  788. #define MPI_SCSIPORTPAGE2_PORT_RM_NONE (0x00000000)
  789. #define MPI_SCSIPORTPAGE2_PORT_RM_BOOT_ONLY (0x00000040)
  790. #define MPI_SCSIPORTPAGE2_PORT_RM_WITH_MEDIA (0x00000080)
  791. #define MPI_SCSIPORTPAGE2_PORT_SPINUP_DELAY_MASK (0x00000F00)
  792. #define MPI_SCSIPORTPAGE2_PORT_SHIFT_SPINUP_DELAY (8)
  793. #define MPI_SCSIPORTPAGE2_PORT_MASK_NEGO_MASTER_SETTINGS (0x00003000)
  794. #define MPI_SCSIPORTPAGE2_PORT_NEGO_MASTER_SETTINGS (0x00000000)
  795. #define MPI_SCSIPORTPAGE2_PORT_NONE_MASTER_SETTINGS (0x00001000)
  796. #define MPI_SCSIPORTPAGE2_PORT_ALL_MASTER_SETTINGS (0x00003000)
  797. #define MPI_SCSIPORTPAGE2_DEVICE_DISCONNECT_ENABLE (0x0001)
  798. #define MPI_SCSIPORTPAGE2_DEVICE_ID_SCAN_ENABLE (0x0002)
  799. #define MPI_SCSIPORTPAGE2_DEVICE_LUN_SCAN_ENABLE (0x0004)
  800. #define MPI_SCSIPORTPAGE2_DEVICE_TAG_QUEUE_ENABLE (0x0008)
  801. #define MPI_SCSIPORTPAGE2_DEVICE_WIDE_DISABLE (0x0010)
  802. #define MPI_SCSIPORTPAGE2_DEVICE_BOOT_CHOICE (0x0020)
  803. /****************************************************************************
  804. * SCSI Target Device Config Pages
  805. ****************************************************************************/
  806. typedef struct _CONFIG_PAGE_SCSI_DEVICE_0
  807. {
  808. fCONFIG_PAGE_HEADER Header; /* 00h */
  809. U32 NegotiatedParameters; /* 04h */
  810. U32 Information; /* 08h */
  811. } fCONFIG_PAGE_SCSI_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_0,
  812. SCSIDevicePage0_t, MPI_POINTER pSCSIDevicePage0_t;
  813. #define MPI_SCSIDEVPAGE0_PAGEVERSION (0x03)
  814. #define MPI_SCSIDEVPAGE0_NP_IU (0x00000001)
  815. #define MPI_SCSIDEVPAGE0_NP_DT (0x00000002)
  816. #define MPI_SCSIDEVPAGE0_NP_QAS (0x00000004)
  817. #define MPI_SCSIDEVPAGE0_NP_HOLD_MCS (0x00000008)
  818. #define MPI_SCSIDEVPAGE0_NP_WR_FLOW (0x00000010)
  819. #define MPI_SCSIDEVPAGE0_NP_RD_STRM (0x00000020)
  820. #define MPI_SCSIDEVPAGE0_NP_RTI (0x00000040)
  821. #define MPI_SCSIDEVPAGE0_NP_PCOMP_EN (0x00000080)
  822. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_PERIOD_MASK (0x0000FF00)
  823. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_PERIOD (8)
  824. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_OFFSET_MASK (0x00FF0000)
  825. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_OFFSET (16)
  826. #define MPI_SCSIDEVPAGE0_NP_WIDE (0x20000000)
  827. #define MPI_SCSIDEVPAGE0_NP_AIP (0x80000000)
  828. #define MPI_SCSIDEVPAGE0_INFO_PARAMS_NEGOTIATED (0x00000001)
  829. #define MPI_SCSIDEVPAGE0_INFO_SDTR_REJECTED (0x00000002)
  830. #define MPI_SCSIDEVPAGE0_INFO_WDTR_REJECTED (0x00000004)
  831. #define MPI_SCSIDEVPAGE0_INFO_PPR_REJECTED (0x00000008)
  832. typedef struct _CONFIG_PAGE_SCSI_DEVICE_1
  833. {
  834. fCONFIG_PAGE_HEADER Header; /* 00h */
  835. U32 RequestedParameters; /* 04h */
  836. U32 Reserved; /* 08h */
  837. U32 Configuration; /* 0Ch */
  838. } fCONFIG_PAGE_SCSI_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_1,
  839. SCSIDevicePage1_t, MPI_POINTER pSCSIDevicePage1_t;
  840. #define MPI_SCSIDEVPAGE1_PAGEVERSION (0x04)
  841. #define MPI_SCSIDEVPAGE1_RP_IU (0x00000001)
  842. #define MPI_SCSIDEVPAGE1_RP_DT (0x00000002)
  843. #define MPI_SCSIDEVPAGE1_RP_QAS (0x00000004)
  844. #define MPI_SCSIDEVPAGE1_RP_HOLD_MCS (0x00000008)
  845. #define MPI_SCSIDEVPAGE1_RP_WR_FLOW (0x00000010)
  846. #define MPI_SCSIDEVPAGE1_RP_RD_STRM (0x00000020)
  847. #define MPI_SCSIDEVPAGE1_RP_RTI (0x00000040)
  848. #define MPI_SCSIDEVPAGE1_RP_PCOMP_EN (0x00000080)
  849. #define MPI_SCSIDEVPAGE1_RP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  850. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MIN_SYNC_PERIOD (8)
  851. #define MPI_SCSIDEVPAGE1_RP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  852. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MAX_SYNC_OFFSET (16)
  853. #define MPI_SCSIDEVPAGE1_RP_WIDE (0x20000000)
  854. #define MPI_SCSIDEVPAGE1_RP_AIP (0x80000000)
  855. #define MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED (0x00000002)
  856. #define MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED (0x00000004)
  857. #define MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE (0x00000008)
  858. #define MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG (0x00000010)
  859. typedef struct _CONFIG_PAGE_SCSI_DEVICE_2
  860. {
  861. fCONFIG_PAGE_HEADER Header; /* 00h */
  862. U32 DomainValidation; /* 04h */
  863. U32 ParityPipeSelect; /* 08h */
  864. U32 DataPipeSelect; /* 0Ch */
  865. } fCONFIG_PAGE_SCSI_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_2,
  866. SCSIDevicePage2_t, MPI_POINTER pSCSIDevicePage2_t;
  867. #define MPI_SCSIDEVPAGE2_PAGEVERSION (0x01)
  868. #define MPI_SCSIDEVPAGE2_DV_ISI_ENABLE (0x00000010)
  869. #define MPI_SCSIDEVPAGE2_DV_SECONDARY_DRIVER_ENABLE (0x00000020)
  870. #define MPI_SCSIDEVPAGE2_DV_SLEW_RATE_CTRL (0x00000380)
  871. #define MPI_SCSIDEVPAGE2_DV_PRIM_DRIVE_STR_CTRL (0x00001C00)
  872. #define MPI_SCSIDEVPAGE2_DV_SECOND_DRIVE_STR_CTRL (0x0000E000)
  873. #define MPI_SCSIDEVPAGE2_DV_XCLKH_ST (0x10000000)
  874. #define MPI_SCSIDEVPAGE2_DV_XCLKS_ST (0x20000000)
  875. #define MPI_SCSIDEVPAGE2_DV_XCLKH_DT (0x40000000)
  876. #define MPI_SCSIDEVPAGE2_DV_XCLKS_DT (0x80000000)
  877. #define MPI_SCSIDEVPAGE2_PPS_PPS_MASK (0x00000003)
  878. #define MPI_SCSIDEVPAGE2_DPS_BIT_0_PL_SELECT_MASK (0x00000003)
  879. #define MPI_SCSIDEVPAGE2_DPS_BIT_1_PL_SELECT_MASK (0x0000000C)
  880. #define MPI_SCSIDEVPAGE2_DPS_BIT_2_PL_SELECT_MASK (0x00000030)
  881. #define MPI_SCSIDEVPAGE2_DPS_BIT_3_PL_SELECT_MASK (0x000000C0)
  882. #define MPI_SCSIDEVPAGE2_DPS_BIT_4_PL_SELECT_MASK (0x00000300)
  883. #define MPI_SCSIDEVPAGE2_DPS_BIT_5_PL_SELECT_MASK (0x00000C00)
  884. #define MPI_SCSIDEVPAGE2_DPS_BIT_6_PL_SELECT_MASK (0x00003000)
  885. #define MPI_SCSIDEVPAGE2_DPS_BIT_7_PL_SELECT_MASK (0x0000C000)
  886. #define MPI_SCSIDEVPAGE2_DPS_BIT_8_PL_SELECT_MASK (0x00030000)
  887. #define MPI_SCSIDEVPAGE2_DPS_BIT_9_PL_SELECT_MASK (0x000C0000)
  888. #define MPI_SCSIDEVPAGE2_DPS_BIT_10_PL_SELECT_MASK (0x00300000)
  889. #define MPI_SCSIDEVPAGE2_DPS_BIT_11_PL_SELECT_MASK (0x00C00000)
  890. #define MPI_SCSIDEVPAGE2_DPS_BIT_12_PL_SELECT_MASK (0x03000000)
  891. #define MPI_SCSIDEVPAGE2_DPS_BIT_13_PL_SELECT_MASK (0x0C000000)
  892. #define MPI_SCSIDEVPAGE2_DPS_BIT_14_PL_SELECT_MASK (0x30000000)
  893. #define MPI_SCSIDEVPAGE2_DPS_BIT_15_PL_SELECT_MASK (0xC0000000)
  894. typedef struct _CONFIG_PAGE_SCSI_DEVICE_3
  895. {
  896. fCONFIG_PAGE_HEADER Header; /* 00h */
  897. U16 MsgRejectCount; /* 04h */
  898. U16 PhaseErrorCount; /* 06h */
  899. U16 ParityErrorCount; /* 08h */
  900. U16 Reserved; /* 0Ah */
  901. } fCONFIG_PAGE_SCSI_DEVICE_3, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_3,
  902. SCSIDevicePage3_t, MPI_POINTER pSCSIDevicePage3_t;
  903. #define MPI_SCSIDEVPAGE3_PAGEVERSION (0x00)
  904. #define MPI_SCSIDEVPAGE3_MAX_COUNTER (0xFFFE)
  905. #define MPI_SCSIDEVPAGE3_UNSUPPORTED_COUNTER (0xFFFF)
  906. /****************************************************************************
  907. * FC Port Config Pages
  908. ****************************************************************************/
  909. typedef struct _CONFIG_PAGE_FC_PORT_0
  910. {
  911. fCONFIG_PAGE_HEADER Header; /* 00h */
  912. U32 Flags; /* 04h */
  913. U8 MPIPortNumber; /* 08h */
  914. U8 LinkType; /* 09h */
  915. U8 PortState; /* 0Ah */
  916. U8 Reserved; /* 0Bh */
  917. U32 PortIdentifier; /* 0Ch */
  918. U64 WWNN; /* 10h */
  919. U64 WWPN; /* 18h */
  920. U32 SupportedServiceClass; /* 20h */
  921. U32 SupportedSpeeds; /* 24h */
  922. U32 CurrentSpeed; /* 28h */
  923. U32 MaxFrameSize; /* 2Ch */
  924. U64 FabricWWNN; /* 30h */
  925. U64 FabricWWPN; /* 38h */
  926. U32 DiscoveredPortsCount; /* 40h */
  927. U32 MaxInitiators; /* 44h */
  928. U8 MaxAliasesSupported; /* 48h */
  929. U8 MaxHardAliasesSupported; /* 49h */
  930. U8 NumCurrentAliases; /* 4Ah */
  931. U8 Reserved1; /* 4Bh */
  932. } fCONFIG_PAGE_FC_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_0,
  933. FCPortPage0_t, MPI_POINTER pFCPortPage0_t;
  934. #define MPI_FCPORTPAGE0_PAGEVERSION (0x02)
  935. #define MPI_FCPORTPAGE0_FLAGS_PROT_MASK (0x0000000F)
  936. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_INIT (MPI_PORTFACTS_PROTOCOL_INITIATOR)
  937. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_TARG (MPI_PORTFACTS_PROTOCOL_TARGET)
  938. #define MPI_FCPORTPAGE0_FLAGS_PROT_LAN (MPI_PORTFACTS_PROTOCOL_LAN)
  939. #define MPI_FCPORTPAGE0_FLAGS_PROT_LOGBUSADDR (MPI_PORTFACTS_PROTOCOL_LOGBUSADDR)
  940. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_ALPA_SUPPORTED (0x00000010)
  941. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_WWN_SUPPORTED (0x00000020)
  942. #define MPI_FCPORTPAGE0_FLAGS_FABRIC_WWN_VALID (0x00000040)
  943. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_TYPE_MASK (0x00000F00)
  944. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_NO_INIT (0x00000000)
  945. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_POINT_TO_POINT (0x00000100)
  946. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PRIVATE_LOOP (0x00000200)
  947. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_FABRIC_DIRECT (0x00000400)
  948. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PUBLIC_LOOP (0x00000800)
  949. #define MPI_FCPORTPAGE0_LTYPE_RESERVED (0x00)
  950. #define MPI_FCPORTPAGE0_LTYPE_OTHER (0x01)
  951. #define MPI_FCPORTPAGE0_LTYPE_UNKNOWN (0x02)
  952. #define MPI_FCPORTPAGE0_LTYPE_COPPER (0x03)
  953. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1300 (0x04)
  954. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1500 (0x05)
  955. #define MPI_FCPORTPAGE0_LTYPE_50_LASER_MULTI (0x06)
  956. #define MPI_FCPORTPAGE0_LTYPE_50_LED_MULTI (0x07)
  957. #define MPI_FCPORTPAGE0_LTYPE_62_LASER_MULTI (0x08)
  958. #define MPI_FCPORTPAGE0_LTYPE_62_LED_MULTI (0x09)
  959. #define MPI_FCPORTPAGE0_LTYPE_MULTI_LONG_WAVE (0x0A)
  960. #define MPI_FCPORTPAGE0_LTYPE_MULTI_SHORT_WAVE (0x0B)
  961. #define MPI_FCPORTPAGE0_LTYPE_LASER_SHORT_WAVE (0x0C)
  962. #define MPI_FCPORTPAGE0_LTYPE_LED_SHORT_WAVE (0x0D)
  963. #define MPI_FCPORTPAGE0_LTYPE_1300_LONG_WAVE (0x0E)
  964. #define MPI_FCPORTPAGE0_LTYPE_1500_LONG_WAVE (0x0F)
  965. #define MPI_FCPORTPAGE0_PORTSTATE_UNKNOWN (0x01) /*(SNIA)HBA_PORTSTATE_UNKNOWN 1 Unknown */
  966. #define MPI_FCPORTPAGE0_PORTSTATE_ONLINE (0x02) /*(SNIA)HBA_PORTSTATE_ONLINE 2 Operational */
  967. #define MPI_FCPORTPAGE0_PORTSTATE_OFFLINE (0x03) /*(SNIA)HBA_PORTSTATE_OFFLINE 3 User Offline */
  968. #define MPI_FCPORTPAGE0_PORTSTATE_BYPASSED (0x04) /*(SNIA)HBA_PORTSTATE_BYPASSED 4 Bypassed */
  969. #define MPI_FCPORTPAGE0_PORTSTATE_DIAGNOST (0x05) /*(SNIA)HBA_PORTSTATE_DIAGNOSTICS 5 In diagnostics mode */
  970. #define MPI_FCPORTPAGE0_PORTSTATE_LINKDOWN (0x06) /*(SNIA)HBA_PORTSTATE_LINKDOWN 6 Link Down */
  971. #define MPI_FCPORTPAGE0_PORTSTATE_ERROR (0x07) /*(SNIA)HBA_PORTSTATE_ERROR 7 Port Error */
  972. #define MPI_FCPORTPAGE0_PORTSTATE_LOOPBACK (0x08) /*(SNIA)HBA_PORTSTATE_LOOPBACK 8 Loopback */
  973. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_1 (0x00000001)
  974. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_2 (0x00000002)
  975. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_3 (0x00000004)
  976. #define MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN (0x00000000) /* (SNIA)HBA_PORTSPEED_UNKNOWN 0 Unknown - transceiver incapable of reporting */
  977. #define MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED (0x00000001) /* (SNIA)HBA_PORTSPEED_1GBIT 1 1 GBit/sec */
  978. #define MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED (0x00000002) /* (SNIA)HBA_PORTSPEED_2GBIT 2 2 GBit/sec */
  979. #define MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED (0x00000004) /* (SNIA)HBA_PORTSPEED_10GBIT 4 10 GBit/sec */
  980. #define MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED (0x00000008) /* (SNIA)HBA_PORTSPEED_4GBIT 8 4 GBit/sec */
  981. #define MPI_FCPORTPAGE0_CURRENT_SPEED_UKNOWN MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN
  982. #define MPI_FCPORTPAGE0_CURRENT_SPEED_1GBIT MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED
  983. #define MPI_FCPORTPAGE0_CURRENT_SPEED_2GBIT MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED
  984. #define MPI_FCPORTPAGE0_CURRENT_SPEED_10GBIT MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED
  985. #define MPI_FCPORTPAGE0_CURRENT_SPEED_4GBIT MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED
  986. #define MPI_FCPORTPAGE0_CURRENT_SPEED_NOT_NEGOTIATED (0x00008000) /* (SNIA)HBA_PORTSPEED_NOT_NEGOTIATED (1<<15) Speed not established */
  987. typedef struct _CONFIG_PAGE_FC_PORT_1
  988. {
  989. fCONFIG_PAGE_HEADER Header; /* 00h */
  990. U32 Flags; /* 04h */
  991. U64 NoSEEPROMWWNN; /* 08h */
  992. U64 NoSEEPROMWWPN; /* 10h */
  993. U8 HardALPA; /* 18h */
  994. U8 LinkConfig; /* 19h */
  995. U8 TopologyConfig; /* 1Ah */
  996. U8 AltConnector; /* 1Bh */
  997. U8 NumRequestedAliases; /* 1Ch */
  998. U8 RR_TOV; /* 1Dh */
  999. U8 InitiatorDeviceTimeout; /* 1Eh */
  1000. U8 InitiatorIoPendTimeout; /* 1Fh */
  1001. } fCONFIG_PAGE_FC_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_1,
  1002. FCPortPage1_t, MPI_POINTER pFCPortPage1_t;
  1003. #define MPI_FCPORTPAGE1_PAGEVERSION (0x06)
  1004. #define MPI_FCPORTPAGE1_FLAGS_EXT_FCP_STATUS_EN (0x08000000)
  1005. #define MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY (0x04000000)
  1006. #define MPI_FCPORTPAGE1_FLAGS_FORCE_USE_NOSEEPROM_WWNS (0x02000000)
  1007. #define MPI_FCPORTPAGE1_FLAGS_VERBOSE_RESCAN_EVENTS (0x01000000)
  1008. #define MPI_FCPORTPAGE1_FLAGS_TARGET_MODE_OXID (0x00800000)
  1009. #define MPI_FCPORTPAGE1_FLAGS_PORT_OFFLINE (0x00400000)
  1010. #define MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK (0x00200000)
  1011. #define MPI_FCPORTPAGE1_FLAGS_MASK_RR_TOV_UNITS (0x00000070)
  1012. #define MPI_FCPORTPAGE1_FLAGS_SUPPRESS_PROT_REG (0x00000008)
  1013. #define MPI_FCPORTPAGE1_FLAGS_PLOGI_ON_LOGO (0x00000004)
  1014. #define MPI_FCPORTPAGE1_FLAGS_MAINTAIN_LOGINS (0x00000002)
  1015. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_DID (0x00000001)
  1016. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_WWN (0x00000000)
  1017. #define MPI_FCPORTPAGE1_FLAGS_PROT_MASK (0xF0000000)
  1018. #define MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT (28)
  1019. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_INIT ((U32)MPI_PORTFACTS_PROTOCOL_INITIATOR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1020. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_TARG ((U32)MPI_PORTFACTS_PROTOCOL_TARGET << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1021. #define MPI_FCPORTPAGE1_FLAGS_PROT_LAN ((U32)MPI_PORTFACTS_PROTOCOL_LAN << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1022. #define MPI_FCPORTPAGE1_FLAGS_PROT_LOGBUSADDR ((U32)MPI_PORTFACTS_PROTOCOL_LOGBUSADDR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1023. #define MPI_FCPORTPAGE1_FLAGS_NONE_RR_TOV_UNITS (0x00000000)
  1024. #define MPI_FCPORTPAGE1_FLAGS_THOUSANDTH_RR_TOV_UNITS (0x00000010)
  1025. #define MPI_FCPORTPAGE1_FLAGS_TENTH_RR_TOV_UNITS (0x00000030)
  1026. #define MPI_FCPORTPAGE1_FLAGS_TEN_RR_TOV_UNITS (0x00000050)
  1027. #define MPI_FCPORTPAGE1_HARD_ALPA_NOT_USED (0xFF)
  1028. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_MASK (0x0F)
  1029. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_1GIG (0x00)
  1030. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_2GIG (0x01)
  1031. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_4GIG (0x02)
  1032. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_10GIG (0x03)
  1033. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_AUTO (0x0F)
  1034. #define MPI_FCPORTPAGE1_TOPOLOGY_MASK (0x0F)
  1035. #define MPI_FCPORTPAGE1_TOPOLOGY_NLPORT (0x01)
  1036. #define MPI_FCPORTPAGE1_TOPOLOGY_NPORT (0x02)
  1037. #define MPI_FCPORTPAGE1_TOPOLOGY_AUTO (0x0F)
  1038. #define MPI_FCPORTPAGE1_ALT_CONN_UNKNOWN (0x00)
  1039. #define MPI_FCPORTPAGE1_INITIATOR_DEV_TIMEOUT_MASK (0x7F)
  1040. typedef struct _CONFIG_PAGE_FC_PORT_2
  1041. {
  1042. fCONFIG_PAGE_HEADER Header; /* 00h */
  1043. U8 NumberActive; /* 04h */
  1044. U8 ALPA[127]; /* 05h */
  1045. } fCONFIG_PAGE_FC_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_2,
  1046. FCPortPage2_t, MPI_POINTER pFCPortPage2_t;
  1047. #define MPI_FCPORTPAGE2_PAGEVERSION (0x01)
  1048. typedef struct _WWN_FORMAT
  1049. {
  1050. U64 WWNN; /* 00h */
  1051. U64 WWPN; /* 08h */
  1052. } WWN_FORMAT, MPI_POINTER PTR_WWN_FORMAT,
  1053. WWNFormat, MPI_POINTER pWWNFormat;
  1054. typedef union _FC_PORT_PERSISTENT_PHYSICAL_ID
  1055. {
  1056. WWN_FORMAT WWN;
  1057. U32 Did;
  1058. } FC_PORT_PERSISTENT_PHYSICAL_ID, MPI_POINTER PTR_FC_PORT_PERSISTENT_PHYSICAL_ID,
  1059. PersistentPhysicalId_t, MPI_POINTER pPersistentPhysicalId_t;
  1060. typedef struct _FC_PORT_PERSISTENT
  1061. {
  1062. FC_PORT_PERSISTENT_PHYSICAL_ID PhysicalIdentifier; /* 00h */
  1063. U8 TargetID; /* 10h */
  1064. U8 Bus; /* 11h */
  1065. U16 Flags; /* 12h */
  1066. } FC_PORT_PERSISTENT, MPI_POINTER PTR_FC_PORT_PERSISTENT,
  1067. PersistentData_t, MPI_POINTER pPersistentData_t;
  1068. #define MPI_PERSISTENT_FLAGS_SHIFT (16)
  1069. #define MPI_PERSISTENT_FLAGS_ENTRY_VALID (0x0001)
  1070. #define MPI_PERSISTENT_FLAGS_SCAN_ID (0x0002)
  1071. #define MPI_PERSISTENT_FLAGS_SCAN_LUNS (0x0004)
  1072. #define MPI_PERSISTENT_FLAGS_BOOT_DEVICE (0x0008)
  1073. #define MPI_PERSISTENT_FLAGS_BY_DID (0x0080)
  1074. /*
  1075. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1076. * one and check Header.PageLength at runtime.
  1077. */
  1078. #ifndef MPI_FC_PORT_PAGE_3_ENTRY_MAX
  1079. #define MPI_FC_PORT_PAGE_3_ENTRY_MAX (1)
  1080. #endif
  1081. typedef struct _CONFIG_PAGE_FC_PORT_3
  1082. {
  1083. fCONFIG_PAGE_HEADER Header; /* 00h */
  1084. FC_PORT_PERSISTENT Entry[MPI_FC_PORT_PAGE_3_ENTRY_MAX]; /* 04h */
  1085. } fCONFIG_PAGE_FC_PORT_3, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_3,
  1086. FCPortPage3_t, MPI_POINTER pFCPortPage3_t;
  1087. #define MPI_FCPORTPAGE3_PAGEVERSION (0x01)
  1088. typedef struct _CONFIG_PAGE_FC_PORT_4
  1089. {
  1090. fCONFIG_PAGE_HEADER Header; /* 00h */
  1091. U32 PortFlags; /* 04h */
  1092. U32 PortSettings; /* 08h */
  1093. } fCONFIG_PAGE_FC_PORT_4, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_4,
  1094. FCPortPage4_t, MPI_POINTER pFCPortPage4_t;
  1095. #define MPI_FCPORTPAGE4_PAGEVERSION (0x00)
  1096. #define MPI_FCPORTPAGE4_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  1097. #define MPI_FCPORTPAGE4_PORT_MASK_INIT_HBA (0x00000030)
  1098. #define MPI_FCPORTPAGE4_PORT_DISABLE_INIT_HBA (0x00000000)
  1099. #define MPI_FCPORTPAGE4_PORT_BIOS_INIT_HBA (0x00000010)
  1100. #define MPI_FCPORTPAGE4_PORT_OS_INIT_HBA (0x00000020)
  1101. #define MPI_FCPORTPAGE4_PORT_BIOS_OS_INIT_HBA (0x00000030)
  1102. #define MPI_FCPORTPAGE4_PORT_REMOVABLE_MEDIA (0x000000C0)
  1103. #define MPI_FCPORTPAGE4_PORT_SPINUP_DELAY_MASK (0x00000F00)
  1104. typedef struct _CONFIG_PAGE_FC_PORT_5_ALIAS_INFO
  1105. {
  1106. U8 Flags; /* 00h */
  1107. U8 AliasAlpa; /* 01h */
  1108. U16 Reserved; /* 02h */
  1109. U64 AliasWWNN; /* 04h */
  1110. U64 AliasWWPN; /* 0Ch */
  1111. } fCONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1112. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1113. FcPortPage5AliasInfo_t, MPI_POINTER pFcPortPage5AliasInfo_t;
  1114. typedef struct _CONFIG_PAGE_FC_PORT_5
  1115. {
  1116. fCONFIG_PAGE_HEADER Header; /* 00h */
  1117. fCONFIG_PAGE_FC_PORT_5_ALIAS_INFO AliasInfo; /* 04h */
  1118. } fCONFIG_PAGE_FC_PORT_5, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5,
  1119. FCPortPage5_t, MPI_POINTER pFCPortPage5_t;
  1120. #define MPI_FCPORTPAGE5_PAGEVERSION (0x02)
  1121. #define MPI_FCPORTPAGE5_FLAGS_ALPA_ACQUIRED (0x01)
  1122. #define MPI_FCPORTPAGE5_FLAGS_HARD_ALPA (0x02)
  1123. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWNN (0x04)
  1124. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWPN (0x08)
  1125. #define MPI_FCPORTPAGE5_FLAGS_DISABLE (0x10)
  1126. typedef struct _CONFIG_PAGE_FC_PORT_6
  1127. {
  1128. fCONFIG_PAGE_HEADER Header; /* 00h */
  1129. U32 Reserved; /* 04h */
  1130. U64 TimeSinceReset; /* 08h */
  1131. U64 TxFrames; /* 10h */
  1132. U64 RxFrames; /* 18h */
  1133. U64 TxWords; /* 20h */
  1134. U64 RxWords; /* 28h */
  1135. U64 LipCount; /* 30h */
  1136. U64 NosCount; /* 38h */
  1137. U64 ErrorFrames; /* 40h */
  1138. U64 DumpedFrames; /* 48h */
  1139. U64 LinkFailureCount; /* 50h */
  1140. U64 LossOfSyncCount; /* 58h */
  1141. U64 LossOfSignalCount; /* 60h */
  1142. U64 PrimativeSeqErrCount; /* 68h */
  1143. U64 InvalidTxWordCount; /* 70h */
  1144. U64 InvalidCrcCount; /* 78h */
  1145. U64 FcpInitiatorIoCount; /* 80h */
  1146. } fCONFIG_PAGE_FC_PORT_6, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_6,
  1147. FCPortPage6_t, MPI_POINTER pFCPortPage6_t;
  1148. #define MPI_FCPORTPAGE6_PAGEVERSION (0x00)
  1149. typedef struct _CONFIG_PAGE_FC_PORT_7
  1150. {
  1151. fCONFIG_PAGE_HEADER Header; /* 00h */
  1152. U32 Reserved; /* 04h */
  1153. U8 PortSymbolicName[256]; /* 08h */
  1154. } fCONFIG_PAGE_FC_PORT_7, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_7,
  1155. FCPortPage7_t, MPI_POINTER pFCPortPage7_t;
  1156. #define MPI_FCPORTPAGE7_PAGEVERSION (0x00)
  1157. typedef struct _CONFIG_PAGE_FC_PORT_8
  1158. {
  1159. fCONFIG_PAGE_HEADER Header; /* 00h */
  1160. U32 BitVector[8]; /* 04h */
  1161. } fCONFIG_PAGE_FC_PORT_8, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_8,
  1162. FCPortPage8_t, MPI_POINTER pFCPortPage8_t;
  1163. #define MPI_FCPORTPAGE8_PAGEVERSION (0x00)
  1164. typedef struct _CONFIG_PAGE_FC_PORT_9
  1165. {
  1166. fCONFIG_PAGE_HEADER Header; /* 00h */
  1167. U32 Reserved; /* 04h */
  1168. U64 GlobalWWPN; /* 08h */
  1169. U64 GlobalWWNN; /* 10h */
  1170. U32 UnitType; /* 18h */
  1171. U32 PhysicalPortNumber; /* 1Ch */
  1172. U32 NumAttachedNodes; /* 20h */
  1173. U16 IPVersion; /* 24h */
  1174. U16 UDPPortNumber; /* 26h */
  1175. U8 IPAddress[16]; /* 28h */
  1176. U16 Reserved1; /* 38h */
  1177. U16 TopologyDiscoveryFlags; /* 3Ah */
  1178. } fCONFIG_PAGE_FC_PORT_9, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_9,
  1179. FCPortPage9_t, MPI_POINTER pFCPortPage9_t;
  1180. #define MPI_FCPORTPAGE9_PAGEVERSION (0x00)
  1181. typedef struct _CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA
  1182. {
  1183. U8 Id; /* 10h */
  1184. U8 ExtId; /* 11h */
  1185. U8 Connector; /* 12h */
  1186. U8 Transceiver[8]; /* 13h */
  1187. U8 Encoding; /* 1Bh */
  1188. U8 BitRate_100mbs; /* 1Ch */
  1189. U8 Reserved1; /* 1Dh */
  1190. U8 Length9u_km; /* 1Eh */
  1191. U8 Length9u_100m; /* 1Fh */
  1192. U8 Length50u_10m; /* 20h */
  1193. U8 Length62p5u_10m; /* 21h */
  1194. U8 LengthCopper_m; /* 22h */
  1195. U8 Reseverved2; /* 22h */
  1196. U8 VendorName[16]; /* 24h */
  1197. U8 Reserved3; /* 34h */
  1198. U8 VendorOUI[3]; /* 35h */
  1199. U8 VendorPN[16]; /* 38h */
  1200. U8 VendorRev[4]; /* 48h */
  1201. U16 Reserved4; /* 4Ch */
  1202. U8 Reserved5; /* 4Eh */
  1203. U8 CC_BASE; /* 4Fh */
  1204. } fCONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1205. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1206. FCPortPage10BaseSfpData_t, MPI_POINTER pFCPortPage10BaseSfpData_t;
  1207. #define MPI_FCPORT10_BASE_ID_UNKNOWN (0x00)
  1208. #define MPI_FCPORT10_BASE_ID_GBIC (0x01)
  1209. #define MPI_FCPORT10_BASE_ID_FIXED (0x02)
  1210. #define MPI_FCPORT10_BASE_ID_SFP (0x03)
  1211. #define MPI_FCPORT10_BASE_ID_SFP_MIN (0x04)
  1212. #define MPI_FCPORT10_BASE_ID_SFP_MAX (0x7F)
  1213. #define MPI_FCPORT10_BASE_ID_VEND_SPEC_MASK (0x80)
  1214. #define MPI_FCPORT10_BASE_EXTID_UNKNOWN (0x00)
  1215. #define MPI_FCPORT10_BASE_EXTID_MODDEF1 (0x01)
  1216. #define MPI_FCPORT10_BASE_EXTID_MODDEF2 (0x02)
  1217. #define MPI_FCPORT10_BASE_EXTID_MODDEF3 (0x03)
  1218. #define MPI_FCPORT10_BASE_EXTID_SEEPROM (0x04)
  1219. #define MPI_FCPORT10_BASE_EXTID_MODDEF5 (0x05)
  1220. #define MPI_FCPORT10_BASE_EXTID_MODDEF6 (0x06)
  1221. #define MPI_FCPORT10_BASE_EXTID_MODDEF7 (0x07)
  1222. #define MPI_FCPORT10_BASE_EXTID_VNDSPC_MASK (0x80)
  1223. #define MPI_FCPORT10_BASE_CONN_UNKNOWN (0x00)
  1224. #define MPI_FCPORT10_BASE_CONN_SC (0x01)
  1225. #define MPI_FCPORT10_BASE_CONN_COPPER1 (0x02)
  1226. #define MPI_FCPORT10_BASE_CONN_COPPER2 (0x03)
  1227. #define MPI_FCPORT10_BASE_CONN_BNC_TNC (0x04)
  1228. #define MPI_FCPORT10_BASE_CONN_COAXIAL (0x05)
  1229. #define MPI_FCPORT10_BASE_CONN_FIBERJACK (0x06)
  1230. #define MPI_FCPORT10_BASE_CONN_LC (0x07)
  1231. #define MPI_FCPORT10_BASE_CONN_MT_RJ (0x08)
  1232. #define MPI_FCPORT10_BASE_CONN_MU (0x09)
  1233. #define MPI_FCPORT10_BASE_CONN_SG (0x0A)
  1234. #define MPI_FCPORT10_BASE_CONN_OPT_PIGT (0x0B)
  1235. #define MPI_FCPORT10_BASE_CONN_RSV1_MIN (0x0C)
  1236. #define MPI_FCPORT10_BASE_CONN_RSV1_MAX (0x1F)
  1237. #define MPI_FCPORT10_BASE_CONN_HSSDC_II (0x20)
  1238. #define MPI_FCPORT10_BASE_CONN_CPR_PIGT (0x21)
  1239. #define MPI_FCPORT10_BASE_CONN_RSV2_MIN (0x22)
  1240. #define MPI_FCPORT10_BASE_CONN_RSV2_MAX (0x7F)
  1241. #define MPI_FCPORT10_BASE_CONN_VNDSPC_MASK (0x80)
  1242. #define MPI_FCPORT10_BASE_ENCODE_UNSPEC (0x00)
  1243. #define MPI_FCPORT10_BASE_ENCODE_8B10B (0x01)
  1244. #define MPI_FCPORT10_BASE_ENCODE_4B5B (0x02)
  1245. #define MPI_FCPORT10_BASE_ENCODE_NRZ (0x03)
  1246. #define MPI_FCPORT10_BASE_ENCODE_MANCHESTER (0x04)
  1247. typedef struct _CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA
  1248. {
  1249. U8 Options[2]; /* 50h */
  1250. U8 BitRateMax; /* 52h */
  1251. U8 BitRateMin; /* 53h */
  1252. U8 VendorSN[16]; /* 54h */
  1253. U8 DateCode[8]; /* 64h */
  1254. U8 Reserved5[3]; /* 6Ch */
  1255. U8 CC_EXT; /* 6Fh */
  1256. } fCONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1257. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1258. FCPortPage10ExtendedSfpData_t, MPI_POINTER pFCPortPage10ExtendedSfpData_t;
  1259. #define MPI_FCPORT10_EXT_OPTION1_RATESEL (0x20)
  1260. #define MPI_FCPORT10_EXT_OPTION1_TX_DISABLE (0x10)
  1261. #define MPI_FCPORT10_EXT_OPTION1_TX_FAULT (0x08)
  1262. #define MPI_FCPORT10_EXT_OPTION1_LOS_INVERT (0x04)
  1263. #define MPI_FCPORT10_EXT_OPTION1_LOS (0x02)
  1264. typedef struct _CONFIG_PAGE_FC_PORT_10
  1265. {
  1266. fCONFIG_PAGE_HEADER Header; /* 00h */
  1267. U8 Flags; /* 04h */
  1268. U8 Reserved1; /* 05h */
  1269. U16 Reserved2; /* 06h */
  1270. U32 HwConfig1; /* 08h */
  1271. U32 HwConfig2; /* 0Ch */
  1272. fCONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA Base; /* 10h */
  1273. fCONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA Extended; /* 50h */
  1274. U8 VendorSpecific[32]; /* 70h */
  1275. } fCONFIG_PAGE_FC_PORT_10, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10,
  1276. FCPortPage10_t, MPI_POINTER pFCPortPage10_t;
  1277. #define MPI_FCPORTPAGE10_PAGEVERSION (0x00)
  1278. /* standard MODDEF pin definitions (from GBIC spec.) */
  1279. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_MASK (0x00000007)
  1280. #define MPI_FCPORTPAGE10_FLAGS_MODDEF2 (0x00000001)
  1281. #define MPI_FCPORTPAGE10_FLAGS_MODDEF1 (0x00000002)
  1282. #define MPI_FCPORTPAGE10_FLAGS_MODDEF0 (0x00000004)
  1283. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_NOGBIC (0x00000007)
  1284. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_CPR_IEEE_CX (0x00000006)
  1285. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_COPPER (0x00000005)
  1286. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_OPTICAL_LW (0x00000004)
  1287. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SEEPROM (0x00000003)
  1288. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SW_OPTICAL (0x00000002)
  1289. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_LX_IEEE_OPT_LW (0x00000001)
  1290. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SX_IEEE_OPT_SW (0x00000000)
  1291. #define MPI_FCPORTPAGE10_FLAGS_CC_BASE_OK (0x00000010)
  1292. #define MPI_FCPORTPAGE10_FLAGS_CC_EXT_OK (0x00000020)
  1293. /****************************************************************************
  1294. * FC Device Config Pages
  1295. ****************************************************************************/
  1296. typedef struct _CONFIG_PAGE_FC_DEVICE_0
  1297. {
  1298. fCONFIG_PAGE_HEADER Header; /* 00h */
  1299. U64 WWNN; /* 04h */
  1300. U64 WWPN; /* 0Ch */
  1301. U32 PortIdentifier; /* 14h */
  1302. U8 Protocol; /* 18h */
  1303. U8 Flags; /* 19h */
  1304. U16 BBCredit; /* 1Ah */
  1305. U16 MaxRxFrameSize; /* 1Ch */
  1306. U8 ADISCHardALPA; /* 1Eh */
  1307. U8 PortNumber; /* 1Fh */
  1308. U8 FcPhLowestVersion; /* 20h */
  1309. U8 FcPhHighestVersion; /* 21h */
  1310. U8 CurrentTargetID; /* 22h */
  1311. U8 CurrentBus; /* 23h */
  1312. } fCONFIG_PAGE_FC_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_FC_DEVICE_0,
  1313. FCDevicePage0_t, MPI_POINTER pFCDevicePage0_t;
  1314. #define MPI_FC_DEVICE_PAGE0_PAGEVERSION (0x03)
  1315. #define MPI_FC_DEVICE_PAGE0_FLAGS_TARGETID_BUS_VALID (0x01)
  1316. #define MPI_FC_DEVICE_PAGE0_FLAGS_PLOGI_INVALID (0x02)
  1317. #define MPI_FC_DEVICE_PAGE0_FLAGS_PRLI_INVALID (0x04)
  1318. #define MPI_FC_DEVICE_PAGE0_PROT_IP (0x01)
  1319. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_TARGET (0x02)
  1320. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_INITIATOR (0x04)
  1321. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY (0x08)
  1322. #define MPI_FC_DEVICE_PAGE0_PGAD_PORT_MASK (MPI_FC_DEVICE_PGAD_PORT_MASK)
  1323. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_MASK (MPI_FC_DEVICE_PGAD_FORM_MASK)
  1324. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_NEXT_DID (MPI_FC_DEVICE_PGAD_FORM_NEXT_DID)
  1325. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_BUS_TID (MPI_FC_DEVICE_PGAD_FORM_BUS_TID)
  1326. #define MPI_FC_DEVICE_PAGE0_PGAD_DID_MASK (MPI_FC_DEVICE_PGAD_ND_DID_MASK)
  1327. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_MASK (MPI_FC_DEVICE_PGAD_BT_BUS_MASK)
  1328. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_SHIFT (MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT)
  1329. #define MPI_FC_DEVICE_PAGE0_PGAD_TID_MASK (MPI_FC_DEVICE_PGAD_BT_TID_MASK)
  1330. #define MPI_FC_DEVICE_PAGE0_HARD_ALPA_UNKNOWN (0xFF)
  1331. /****************************************************************************
  1332. * RAID Volume Config Pages
  1333. ****************************************************************************/
  1334. typedef struct _RAID_VOL0_PHYS_DISK
  1335. {
  1336. U16 Reserved; /* 00h */
  1337. U8 PhysDiskMap; /* 02h */
  1338. U8 PhysDiskNum; /* 03h */
  1339. } RAID_VOL0_PHYS_DISK, MPI_POINTER PTR_RAID_VOL0_PHYS_DISK,
  1340. RaidVol0PhysDisk_t, MPI_POINTER pRaidVol0PhysDisk_t;
  1341. #define MPI_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1342. #define MPI_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1343. typedef struct _RAID_VOL0_STATUS
  1344. {
  1345. U8 Flags; /* 00h */
  1346. U8 State; /* 01h */
  1347. U16 Reserved; /* 02h */
  1348. } RAID_VOL0_STATUS, MPI_POINTER PTR_RAID_VOL0_STATUS,
  1349. RaidVol0Status_t, MPI_POINTER pRaidVol0Status_t;
  1350. /* RAID Volume Page 0 VolumeStatus defines */
  1351. #define MPI_RAIDVOL0_STATUS_FLAG_ENABLED (0x01)
  1352. #define MPI_RAIDVOL0_STATUS_FLAG_QUIESCED (0x02)
  1353. #define MPI_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x04)
  1354. #define MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x08)
  1355. #define MPI_RAIDVOL0_STATUS_STATE_OPTIMAL (0x00)
  1356. #define MPI_RAIDVOL0_STATUS_STATE_DEGRADED (0x01)
  1357. #define MPI_RAIDVOL0_STATUS_STATE_FAILED (0x02)
  1358. typedef struct _RAID_VOL0_SETTINGS
  1359. {
  1360. U16 Settings; /* 00h */
  1361. U8 HotSparePool; /* 01h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1362. U8 Reserved; /* 02h */
  1363. } RAID_VOL0_SETTINGS, MPI_POINTER PTR_RAID_VOL0_SETTINGS,
  1364. RaidVol0Settings, MPI_POINTER pRaidVol0Settings;
  1365. /* RAID Volume Page 0 VolumeSettings defines */
  1366. #define MPI_RAIDVOL0_SETTING_WRITE_CACHING_ENABLE (0x0001)
  1367. #define MPI_RAIDVOL0_SETTING_OFFLINE_ON_SMART (0x0002)
  1368. #define MPI_RAIDVOL0_SETTING_AUTO_CONFIGURE (0x0004)
  1369. #define MPI_RAIDVOL0_SETTING_PRIORITY_RESYNC (0x0008)
  1370. #define MPI_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0010)
  1371. #define MPI_RAIDVOL0_SETTING_USE_DEFAULTS (0x8000)
  1372. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1373. #define MPI_RAID_HOT_SPARE_POOL_0 (0x01)
  1374. #define MPI_RAID_HOT_SPARE_POOL_1 (0x02)
  1375. #define MPI_RAID_HOT_SPARE_POOL_2 (0x04)
  1376. #define MPI_RAID_HOT_SPARE_POOL_3 (0x08)
  1377. #define MPI_RAID_HOT_SPARE_POOL_4 (0x10)
  1378. #define MPI_RAID_HOT_SPARE_POOL_5 (0x20)
  1379. #define MPI_RAID_HOT_SPARE_POOL_6 (0x40)
  1380. #define MPI_RAID_HOT_SPARE_POOL_7 (0x80)
  1381. /*
  1382. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1383. * one and check Header.PageLength at runtime.
  1384. */
  1385. #ifndef MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1386. #define MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1387. #endif
  1388. typedef struct _CONFIG_PAGE_RAID_VOL_0
  1389. {
  1390. fCONFIG_PAGE_HEADER Header; /* 00h */
  1391. U8 VolumeID; /* 04h */
  1392. U8 VolumeBus; /* 05h */
  1393. U8 VolumeIOC; /* 06h */
  1394. U8 VolumeType; /* 07h */ /* MPI_RAID_VOL_TYPE_ */
  1395. RAID_VOL0_STATUS VolumeStatus; /* 08h */
  1396. RAID_VOL0_SETTINGS VolumeSettings; /* 0Ch */
  1397. U32 MaxLBA; /* 10h */
  1398. U32 Reserved1; /* 14h */
  1399. U32 StripeSize; /* 18h */
  1400. U32 Reserved2; /* 1Ch */
  1401. U32 Reserved3; /* 20h */
  1402. U8 NumPhysDisks; /* 24h */
  1403. U8 Reserved4; /* 25h */
  1404. U16 Reserved5; /* 26h */
  1405. RAID_VOL0_PHYS_DISK PhysDisk[MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX];/* 28h */
  1406. } fCONFIG_PAGE_RAID_VOL_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_0,
  1407. RaidVolumePage0_t, MPI_POINTER pRaidVolumePage0_t;
  1408. #define MPI_RAIDVOLPAGE0_PAGEVERSION (0x01)
  1409. /****************************************************************************
  1410. * RAID Physical Disk Config Pages
  1411. ****************************************************************************/
  1412. typedef struct _RAID_PHYS_DISK0_ERROR_DATA
  1413. {
  1414. U8 ErrorCdbByte; /* 00h */
  1415. U8 ErrorSenseKey; /* 01h */
  1416. U16 Reserved; /* 02h */
  1417. U16 ErrorCount; /* 04h */
  1418. U8 ErrorASC; /* 06h */
  1419. U8 ErrorASCQ; /* 07h */
  1420. U16 SmartCount; /* 08h */
  1421. U8 SmartASC; /* 0Ah */
  1422. U8 SmartASCQ; /* 0Bh */
  1423. } RAID_PHYS_DISK0_ERROR_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_ERROR_DATA,
  1424. RaidPhysDisk0ErrorData_t, MPI_POINTER pRaidPhysDisk0ErrorData_t;
  1425. typedef struct _RAID_PHYS_DISK_INQUIRY_DATA
  1426. {
  1427. U8 VendorID[8]; /* 00h */
  1428. U8 ProductID[16]; /* 08h */
  1429. U8 ProductRevLevel[4]; /* 18h */
  1430. U8 Info[32]; /* 1Ch */
  1431. } RAID_PHYS_DISK0_INQUIRY_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_INQUIRY_DATA,
  1432. RaidPhysDisk0InquiryData, MPI_POINTER pRaidPhysDisk0InquiryData;
  1433. typedef struct _RAID_PHYS_DISK0_SETTINGS
  1434. {
  1435. U8 SepID; /* 00h */
  1436. U8 SepBus; /* 01h */
  1437. U8 HotSparePool; /* 02h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1438. U8 PhysDiskSettings; /* 03h */
  1439. } RAID_PHYS_DISK0_SETTINGS, MPI_POINTER PTR_RAID_PHYS_DISK0_SETTINGS,
  1440. RaidPhysDiskSettings_t, MPI_POINTER pRaidPhysDiskSettings_t;
  1441. typedef struct _RAID_PHYS_DISK0_STATUS
  1442. {
  1443. U8 Flags; /* 00h */
  1444. U8 State; /* 01h */
  1445. U16 Reserved; /* 02h */
  1446. } RAID_PHYS_DISK0_STATUS, MPI_POINTER PTR_RAID_PHYS_DISK0_STATUS,
  1447. RaidPhysDiskStatus_t, MPI_POINTER pRaidPhysDiskStatus_t;
  1448. /* RAID Volume 2 IM Physical Disk DiskStatus flags */
  1449. #define MPI_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x01)
  1450. #define MPI_PHYSDISK0_STATUS_FLAG_QUIESCED (0x02)
  1451. #define MPI_PHYSDISK0_STATUS_ONLINE (0x00)
  1452. #define MPI_PHYSDISK0_STATUS_MISSING (0x01)
  1453. #define MPI_PHYSDISK0_STATUS_NOT_COMPATIBLE (0x02)
  1454. #define MPI_PHYSDISK0_STATUS_FAILED (0x03)
  1455. #define MPI_PHYSDISK0_STATUS_INITIALIZING (0x04)
  1456. #define MPI_PHYSDISK0_STATUS_OFFLINE_REQUESTED (0x05)
  1457. #define MPI_PHYSDISK0_STATUS_FAILED_REQUESTED (0x06)
  1458. #define MPI_PHYSDISK0_STATUS_OTHER_OFFLINE (0xFF)
  1459. typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_0
  1460. {
  1461. fCONFIG_PAGE_HEADER Header; /* 00h */
  1462. U8 PhysDiskID; /* 04h */
  1463. U8 PhysDiskBus; /* 05h */
  1464. U8 PhysDiskIOC; /* 06h */
  1465. U8 PhysDiskNum; /* 07h */
  1466. RAID_PHYS_DISK0_SETTINGS PhysDiskSettings; /* 08h */
  1467. U32 Reserved1; /* 0Ch */
  1468. U32 Reserved2; /* 10h */
  1469. U32 Reserved3; /* 14h */
  1470. U8 DiskIdentifier[16]; /* 18h */
  1471. RAID_PHYS_DISK0_INQUIRY_DATA InquiryData; /* 28h */
  1472. RAID_PHYS_DISK0_STATUS PhysDiskStatus; /* 64h */
  1473. U32 MaxLBA; /* 68h */
  1474. RAID_PHYS_DISK0_ERROR_DATA ErrorData; /* 6Ch */
  1475. } fCONFIG_PAGE_RAID_PHYS_DISK_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_0,
  1476. RaidPhysDiskPage0_t, MPI_POINTER pRaidPhysDiskPage0_t;
  1477. #define MPI_RAIDPHYSDISKPAGE0_PAGEVERSION (0x00)
  1478. /****************************************************************************
  1479. * LAN Config Pages
  1480. ****************************************************************************/
  1481. typedef struct _CONFIG_PAGE_LAN_0
  1482. {
  1483. ConfigPageHeader_t Header; /* 00h */
  1484. U16 TxRxModes; /* 04h */
  1485. U16 Reserved; /* 06h */
  1486. U32 PacketPrePad; /* 08h */
  1487. } fCONFIG_PAGE_LAN_0, MPI_POINTER PTR_CONFIG_PAGE_LAN_0,
  1488. LANPage0_t, MPI_POINTER pLANPage0_t;
  1489. #define MPI_LAN_PAGE0_PAGEVERSION (0x01)
  1490. #define MPI_LAN_PAGE0_RETURN_LOOPBACK (0x0000)
  1491. #define MPI_LAN_PAGE0_SUPPRESS_LOOPBACK (0x0001)
  1492. #define MPI_LAN_PAGE0_LOOPBACK_MASK (0x0001)
  1493. typedef struct _CONFIG_PAGE_LAN_1
  1494. {
  1495. ConfigPageHeader_t Header; /* 00h */
  1496. U16 Reserved; /* 04h */
  1497. U8 CurrentDeviceState; /* 06h */
  1498. U8 Reserved1; /* 07h */
  1499. U32 MinPacketSize; /* 08h */
  1500. U32 MaxPacketSize; /* 0Ch */
  1501. U32 HardwareAddressLow; /* 10h */
  1502. U32 HardwareAddressHigh; /* 14h */
  1503. U32 MaxWireSpeedLow; /* 18h */
  1504. U32 MaxWireSpeedHigh; /* 1Ch */
  1505. U32 BucketsRemaining; /* 20h */
  1506. U32 MaxReplySize; /* 24h */
  1507. U32 NegWireSpeedLow; /* 28h */
  1508. U32 NegWireSpeedHigh; /* 2Ch */
  1509. } fCONFIG_PAGE_LAN_1, MPI_POINTER PTR_CONFIG_PAGE_LAN_1,
  1510. LANPage1_t, MPI_POINTER pLANPage1_t;
  1511. #define MPI_LAN_PAGE1_PAGEVERSION (0x03)
  1512. #define MPI_LAN_PAGE1_DEV_STATE_RESET (0x00)
  1513. #define MPI_LAN_PAGE1_DEV_STATE_OPERATIONAL (0x01)
  1514. /****************************************************************************
  1515. * Inband Config Pages
  1516. ****************************************************************************/
  1517. typedef struct _CONFIG_PAGE_INBAND_0
  1518. {
  1519. fCONFIG_PAGE_HEADER Header; /* 00h */
  1520. MPI_VERSION_FORMAT InbandVersion; /* 04h */
  1521. U16 MaximumBuffers; /* 08h */
  1522. U16 Reserved1; /* 0Ah */
  1523. } fCONFIG_PAGE_INBAND_0, MPI_POINTER PTR_CONFIG_PAGE_INBAND_0,
  1524. InbandPage0_t, MPI_POINTER pInbandPage0_t;
  1525. #define MPI_INBAND_PAGEVERSION (0x00)
  1526. /****************************************************************************
  1527. * SAS IO Unit Config Pages
  1528. ****************************************************************************/
  1529. typedef struct _MPI_SAS_IO_UNIT0_PHY_DATA
  1530. {
  1531. U8 Port; /* 00h */
  1532. U8 PortFlags; /* 01h */
  1533. U8 PhyFlags; /* 02h */
  1534. U8 NegotiatedLinkRate; /* 03h */
  1535. U32 ControllerPhyDeviceInfo;/* 04h */
  1536. U16 AttachedDeviceHandle; /* 08h */
  1537. U16 ControllerDevHandle; /* 0Ah */
  1538. U32 Reserved2; /* 0Ch */
  1539. } MPI_SAS_IO_UNIT0_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT0_PHY_DATA,
  1540. SasIOUnit0PhyData, MPI_POINTER pSasIOUnit0PhyData;
  1541. /*
  1542. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1543. * one and check Header.PageLength at runtime.
  1544. */
  1545. #ifndef MPI_SAS_IOUNIT0_PHY_MAX
  1546. #define MPI_SAS_IOUNIT0_PHY_MAX (1)
  1547. #endif
  1548. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_0
  1549. {
  1550. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1551. U32 Reserved1; /* 08h */
  1552. U8 NumPhys; /* 0Ch */
  1553. U8 Reserved2; /* 0Dh */
  1554. U16 Reserved3; /* 0Eh */
  1555. MPI_SAS_IO_UNIT0_PHY_DATA PhyData[MPI_SAS_IOUNIT0_PHY_MAX]; /* 10h */
  1556. } fCONFIG_PAGE_SAS_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_0,
  1557. SasIOUnitPage0_t, MPI_POINTER pSasIOUnitPage0_t;
  1558. #define MPI_SASIOUNITPAGE0_PAGEVERSION (0x00)
  1559. /* values for SAS IO Unit Page 0 PortFlags */
  1560. #define MPI_SAS_IOUNIT0_PORT_FLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1561. #define MPI_SAS_IOUNIT0_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  1562. #define MPI_SAS_IOUNIT0_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  1563. #define MPI_SAS_IOUNIT0_PORT_FLAGS_WAIT_FOR_PORTENABLE (0x02)
  1564. #define MPI_SAS_IOUNIT0_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1565. /* values for SAS IO Unit Page 0 PhyFlags */
  1566. #define MPI_SAS_IOUNIT0_PHY_FLAGS_PHY_DISABLED (0x04)
  1567. #define MPI_SAS_IOUNIT0_PHY_FLAGS_TX_INVERT (0x02)
  1568. #define MPI_SAS_IOUNIT0_PHY_FLAGS_RX_INVERT (0x01)
  1569. /* values for SAS IO Unit Page 0 NegotiatedLinkRate */
  1570. #define MPI_SAS_IOUNIT0_RATE_UNKNOWN (0x00)
  1571. #define MPI_SAS_IOUNIT0_RATE_PHY_DISABLED (0x01)
  1572. #define MPI_SAS_IOUNIT0_RATE_FAILED_SPEED_NEGOTIATION (0x02)
  1573. #define MPI_SAS_IOUNIT0_RATE_SATA_OOB_COMPLETE (0x03)
  1574. #define MPI_SAS_IOUNIT0_RATE_1_5 (0x08)
  1575. #define MPI_SAS_IOUNIT0_RATE_3_0 (0x09)
  1576. /* see mpi_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1577. typedef struct _MPI_SAS_IO_UNIT1_PHY_DATA
  1578. {
  1579. U8 Port; /* 00h */
  1580. U8 PortFlags; /* 01h */
  1581. U8 PhyFlags; /* 02h */
  1582. U8 MaxMinLinkRate; /* 03h */
  1583. U32 ControllerPhyDeviceInfo;/* 04h */
  1584. U32 Reserved1; /* 08h */
  1585. } MPI_SAS_IO_UNIT1_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT1_PHY_DATA,
  1586. SasIOUnit1PhyData, MPI_POINTER pSasIOUnit1PhyData;
  1587. /*
  1588. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1589. * one and check Header.PageLength at runtime.
  1590. */
  1591. #ifndef MPI_SAS_IOUNIT1_PHY_MAX
  1592. #define MPI_SAS_IOUNIT1_PHY_MAX (1)
  1593. #endif
  1594. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_1
  1595. {
  1596. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1597. U32 Reserved1; /* 08h */
  1598. U8 NumPhys; /* 0Ch */
  1599. U8 Reserved2; /* 0Dh */
  1600. U16 Reserved3; /* 0Eh */
  1601. MPI_SAS_IO_UNIT1_PHY_DATA PhyData[MPI_SAS_IOUNIT1_PHY_MAX]; /* 10h */
  1602. } fCONFIG_PAGE_SAS_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_1,
  1603. SasIOUnitPage1_t, MPI_POINTER pSasIOUnitPage1_t;
  1604. #define MPI_SASIOUNITPAGE1_PAGEVERSION (0x00)
  1605. /* values for SAS IO Unit Page 0 PortFlags */
  1606. #define MPI_SAS_IOUNIT1_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  1607. #define MPI_SAS_IOUNIT1_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  1608. #define MPI_SAS_IOUNIT1_PORT_FLAGS_WAIT_FOR_PORTENABLE (0x02)
  1609. #define MPI_SAS_IOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1610. /* values for SAS IO Unit Page 0 PhyFlags */
  1611. #define MPI_SAS_IOUNIT1_PHY_FLAGS_PHY_DISABLE (0x04)
  1612. #define MPI_SAS_IOUNIT1_PHY_FLAGS_TX_INVERT (0x02)
  1613. #define MPI_SAS_IOUNIT1_PHY_FLAGS_RX_INVERT (0x01)
  1614. /* values for SAS IO Unit Page 0 MaxMinLinkRate */
  1615. #define MPI_SAS_IOUNIT1_MAX_RATE_MASK (0xF0)
  1616. #define MPI_SAS_IOUNIT1_MAX_RATE_1_5 (0x80)
  1617. #define MPI_SAS_IOUNIT1_MAX_RATE_3_0 (0x90)
  1618. #define MPI_SAS_IOUNIT1_MIN_RATE_MASK (0x0F)
  1619. #define MPI_SAS_IOUNIT1_MIN_RATE_1_5 (0x08)
  1620. #define MPI_SAS_IOUNIT1_MIN_RATE_3_0 (0x09)
  1621. /* see mpi_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1622. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_2
  1623. {
  1624. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1625. U32 Reserved1; /* 08h */
  1626. U16 MaxPersistentIDs; /* 0Ch */
  1627. U16 NumPersistentIDsUsed; /* 0Eh */
  1628. U8 Status; /* 10h */
  1629. U8 Flags; /* 11h */
  1630. U16 Reserved2; /* 12h */
  1631. } fCONFIG_PAGE_SAS_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_2,
  1632. SasIOUnitPage2_t, MPI_POINTER pSasIOUnitPage2_t;
  1633. #define MPI_SASIOUNITPAGE2_PAGEVERSION (0x00)
  1634. /* values for SAS IO Unit Page 2 Status field */
  1635. #define MPI_SAS_IOUNIT2_STATUS_DISABLED_PERSISTENT_MAPPINGS (0x02)
  1636. #define MPI_SAS_IOUNIT2_STATUS_FULL_PERSISTENT_MAPPINGS (0x01)
  1637. /* values for SAS IO Unit Page 2 Flags field */
  1638. #define MPI_SAS_IOUNIT2_FLAGS_DISABLE_PERSISTENT_MAPPINGS (0x01)
  1639. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_3
  1640. {
  1641. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1642. U32 Reserved1; /* 08h */
  1643. U32 MaxInvalidDwordCount; /* 0Ch */
  1644. U32 InvalidDwordCountTime; /* 10h */
  1645. U32 MaxRunningDisparityErrorCount; /* 14h */
  1646. U32 RunningDisparityErrorTime; /* 18h */
  1647. U32 MaxLossDwordSynchCount; /* 1Ch */
  1648. U32 LossDwordSynchCountTime; /* 20h */
  1649. U32 MaxPhyResetProblemCount; /* 24h */
  1650. U32 PhyResetProblemTime; /* 28h */
  1651. } fCONFIG_PAGE_SAS_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_3,
  1652. SasIOUnitPage3_t, MPI_POINTER pSasIOUnitPage3_t;
  1653. #define MPI_SASIOUNITPAGE3_PAGEVERSION (0x00)
  1654. typedef struct _CONFIG_PAGE_SAS_EXPANDER_0
  1655. {
  1656. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1657. U32 Reserved1; /* 08h */
  1658. U64 SASAddress; /* 0Ch */
  1659. U32 Reserved2; /* 14h */
  1660. U16 DevHandle; /* 18h */
  1661. U16 ParentDevHandle; /* 1Ah */
  1662. U16 ExpanderChangeCount; /* 1Ch */
  1663. U16 ExpanderRouteIndexes; /* 1Eh */
  1664. U8 NumPhys; /* 20h */
  1665. U8 SASLevel; /* 21h */
  1666. U8 Flags; /* 22h */
  1667. U8 Reserved3; /* 23h */
  1668. } fCONFIG_PAGE_SAS_EXPANDER_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_0,
  1669. SasExpanderPage0_t, MPI_POINTER pSasExpanderPage0_t;
  1670. #define MPI_SASEXPANDER0_PAGEVERSION (0x00)
  1671. /* values for SAS Expander Page 0 Flags field */
  1672. #define MPI_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x02)
  1673. #define MPI_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x01)
  1674. typedef struct _CONFIG_PAGE_SAS_DEVICE_0
  1675. {
  1676. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1677. U32 Reserved1; /* 08h */
  1678. U64 SASAddress; /* 0Ch */
  1679. U32 Reserved2; /* 14h */
  1680. U16 DevHandle; /* 18h */
  1681. U8 TargetID; /* 1Ah */
  1682. U8 Bus; /* 1Bh */
  1683. U32 DeviceInfo; /* 1Ch */
  1684. U16 Flags; /* 20h */
  1685. U8 PhysicalPort; /* 22h */
  1686. U8 Reserved3; /* 23h */
  1687. } fCONFIG_PAGE_SAS_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_0,
  1688. SasDevicePage0_t, MPI_POINTER pSasDevicePage0_t;
  1689. #define MPI_SASDEVICE0_PAGEVERSION (0x00)
  1690. /* values for SAS Device Page 0 Flags field */
  1691. #define MPI_SAS_DEVICE0_FLAGS_MAPPING_PERSISTENT (0x04)
  1692. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_MAPPED (0x02)
  1693. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x01)
  1694. /* see mpi_sas.h for values for SAS Device Page 0 DeviceInfo values */
  1695. typedef struct _CONFIG_PAGE_SAS_DEVICE_1
  1696. {
  1697. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1698. U32 Reserved1; /* 08h */
  1699. U64 SASAddress; /* 0Ch */
  1700. U32 Reserved2; /* 14h */
  1701. U16 DevHandle; /* 18h */
  1702. U8 TargetID; /* 1Ah */
  1703. U8 Bus; /* 1Bh */
  1704. U8 InitialRegDeviceFIS[20];/* 1Ch */
  1705. } fCONFIG_PAGE_SAS_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_1,
  1706. SasDevicePage1_t, MPI_POINTER pSasDevicePage1_t;
  1707. #define MPI_SASDEVICE1_PAGEVERSION (0x00)
  1708. typedef struct _CONFIG_PAGE_SAS_PHY_0
  1709. {
  1710. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1711. U32 Reserved1; /* 08h */
  1712. U64 SASAddress; /* 0Ch */
  1713. U16 AttachedDevHandle; /* 14h */
  1714. U8 AttachedPhyIdentifier; /* 16h */
  1715. U8 Reserved2; /* 17h */
  1716. U32 AttachedDeviceInfo; /* 18h */
  1717. U8 ProgrammedLinkRate; /* 20h */
  1718. U8 HwLinkRate; /* 21h */
  1719. U8 ChangeCount; /* 22h */
  1720. U8 Reserved3; /* 23h */
  1721. U32 PhyInfo; /* 24h */
  1722. } fCONFIG_PAGE_SAS_PHY_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_0,
  1723. SasPhyPage0_t, MPI_POINTER pSasPhyPage0_t;
  1724. #define MPI_SASPHY0_PAGEVERSION (0x00)
  1725. /* values for SAS PHY Page 0 ProgrammedLinkRate field */
  1726. #define MPI_SAS_PHY0_PRATE_MAX_RATE_MASK (0xF0)
  1727. #define MPI_SAS_PHY0_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1728. #define MPI_SAS_PHY0_PRATE_MAX_RATE_1_5 (0x80)
  1729. #define MPI_SAS_PHY0_PRATE_MAX_RATE_3_0 (0x90)
  1730. #define MPI_SAS_PHY0_PRATE_MIN_RATE_MASK (0x0F)
  1731. #define MPI_SAS_PHY0_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1732. #define MPI_SAS_PHY0_PRATE_MIN_RATE_1_5 (0x08)
  1733. #define MPI_SAS_PHY0_PRATE_MIN_RATE_3_0 (0x09)
  1734. /* values for SAS PHY Page 0 HwLinkRate field */
  1735. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_MASK (0xF0)
  1736. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_1_5 (0x80)
  1737. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_3_0 (0x90)
  1738. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_MASK (0x0F)
  1739. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_1_5 (0x08)
  1740. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_3_0 (0x09)
  1741. /* values for SAS PHY Page 0 PhyInfo field */
  1742. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1743. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_SELECTOR (0x00002000)
  1744. #define MPI_SAS_PHY0_PHYINFO_VIRTUAL_PHY (0x00001000)
  1745. #define MPI_SAS_PHY0_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1746. #define MPI_SAS_PHY0_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1747. #define MPI_SAS_PHY0_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1748. #define MPI_SAS_PHY0_PHYINFO_DIRECT_ROUTING (0x00000000)
  1749. #define MPI_SAS_PHY0_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1750. #define MPI_SAS_PHY0_PHYINFO_TABLE_ROUTING (0x00000020)
  1751. #define MPI_SAS_PHY0_PHYINFO_MASK_LINK_RATE (0x0000000F)
  1752. #define MPI_SAS_PHY0_PHYINFO_UNKNOWN_LINK_RATE (0x00000000)
  1753. #define MPI_SAS_PHY0_PHYINFO_PHY_DISABLED (0x00000001)
  1754. #define MPI_SAS_PHY0_PHYINFO_NEGOTIATION_FAILED (0x00000002)
  1755. #define MPI_SAS_PHY0_PHYINFO_SATA_OOB_COMPLETE (0x00000003)
  1756. #define MPI_SAS_PHY0_PHYINFO_RATE_1_5 (0x00000008)
  1757. #define MPI_SAS_PHY0_PHYINFO_RATE_3_0 (0x00000009)
  1758. typedef struct _CONFIG_PAGE_SAS_PHY_1
  1759. {
  1760. fCONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  1761. U32 Reserved1; /* 08h */
  1762. U32 InvalidDwordCount; /* 0Ch */
  1763. U32 RunningDisparityErrorCount; /* 10h */
  1764. U32 LossDwordSynchCount; /* 14h */
  1765. U32 PhyResetProblemCount; /* 18h */
  1766. } fCONFIG_PAGE_SAS_PHY_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_1,
  1767. SasPhyPage1_t, MPI_POINTER pSasPhyPage1_t;
  1768. #define MPI_SASPHY1_PAGEVERSION (0x00)
  1769. #endif