clock-exynos5.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. SAVE_ITEM(EXYNOS5_PWR_CTRL1),
  79. SAVE_ITEM(EXYNOS5_PWR_CTRL2),
  80. };
  81. #endif
  82. static struct clk exynos5_clk_sclk_dptxphy = {
  83. .name = "sclk_dptx",
  84. };
  85. static struct clk exynos5_clk_sclk_hdmi24m = {
  86. .name = "sclk_hdmi24m",
  87. .rate = 24000000,
  88. };
  89. static struct clk exynos5_clk_sclk_hdmi27m = {
  90. .name = "sclk_hdmi27m",
  91. .rate = 27000000,
  92. };
  93. static struct clk exynos5_clk_sclk_hdmiphy = {
  94. .name = "sclk_hdmiphy",
  95. };
  96. static struct clk exynos5_clk_sclk_usbphy = {
  97. .name = "sclk_usbphy",
  98. .rate = 48000000,
  99. };
  100. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  101. {
  102. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  103. }
  104. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  105. {
  106. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  107. }
  108. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  109. {
  110. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  111. }
  112. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  113. {
  114. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  115. }
  116. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  117. {
  118. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  119. }
  120. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  121. {
  122. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  123. }
  124. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  125. {
  126. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  127. }
  128. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  129. {
  130. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  131. }
  132. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  133. {
  134. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  135. }
  136. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  137. {
  138. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  139. }
  140. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  141. {
  142. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  143. }
  144. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  145. {
  146. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  147. }
  148. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  149. {
  150. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  151. }
  152. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  153. {
  154. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  155. }
  156. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  157. {
  158. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  159. }
  160. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  161. {
  162. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  163. }
  164. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  165. {
  166. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  167. }
  168. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  169. {
  170. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  171. }
  172. static int exynos5_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  173. {
  174. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  175. }
  176. /* Core list of CMU_CPU side */
  177. static struct clksrc_clk exynos5_clk_mout_apll = {
  178. .clk = {
  179. .name = "mout_apll",
  180. },
  181. .sources = &clk_src_apll,
  182. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  183. };
  184. static struct clksrc_clk exynos5_clk_sclk_apll = {
  185. .clk = {
  186. .name = "sclk_apll",
  187. .parent = &exynos5_clk_mout_apll.clk,
  188. },
  189. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  190. };
  191. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  192. .clk = {
  193. .name = "mout_bpll_fout",
  194. },
  195. .sources = &clk_src_bpll_fout,
  196. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  197. };
  198. static struct clk *exynos5_clk_src_bpll_list[] = {
  199. [0] = &clk_fin_bpll,
  200. [1] = &exynos5_clk_mout_bpll_fout.clk,
  201. };
  202. static struct clksrc_sources exynos5_clk_src_bpll = {
  203. .sources = exynos5_clk_src_bpll_list,
  204. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  205. };
  206. static struct clksrc_clk exynos5_clk_mout_bpll = {
  207. .clk = {
  208. .name = "mout_bpll",
  209. },
  210. .sources = &exynos5_clk_src_bpll,
  211. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  212. };
  213. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  214. [0] = &clk_fin_mpll,
  215. [1] = &exynos5_clk_mout_bpll.clk,
  216. };
  217. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  218. .sources = exynos5_clk_src_bpll_user_list,
  219. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  220. };
  221. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  222. .clk = {
  223. .name = "mout_bpll_user",
  224. },
  225. .sources = &exynos5_clk_src_bpll_user,
  226. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  227. };
  228. static struct clksrc_clk exynos5_clk_mout_cpll = {
  229. .clk = {
  230. .name = "mout_cpll",
  231. },
  232. .sources = &clk_src_cpll,
  233. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  234. };
  235. static struct clksrc_clk exynos5_clk_mout_epll = {
  236. .clk = {
  237. .name = "mout_epll",
  238. },
  239. .sources = &clk_src_epll,
  240. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  241. };
  242. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  243. .clk = {
  244. .name = "mout_mpll_fout",
  245. },
  246. .sources = &clk_src_mpll_fout,
  247. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  248. };
  249. static struct clk *exynos5_clk_src_mpll_list[] = {
  250. [0] = &clk_fin_mpll,
  251. [1] = &exynos5_clk_mout_mpll_fout.clk,
  252. };
  253. static struct clksrc_sources exynos5_clk_src_mpll = {
  254. .sources = exynos5_clk_src_mpll_list,
  255. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  256. };
  257. struct clksrc_clk exynos5_clk_mout_mpll = {
  258. .clk = {
  259. .name = "mout_mpll",
  260. },
  261. .sources = &exynos5_clk_src_mpll,
  262. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  263. };
  264. static struct clk *exynos_clkset_vpllsrc_list[] = {
  265. [0] = &clk_fin_vpll,
  266. [1] = &exynos5_clk_sclk_hdmi27m,
  267. };
  268. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  269. .sources = exynos_clkset_vpllsrc_list,
  270. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  271. };
  272. static struct clksrc_clk exynos5_clk_vpllsrc = {
  273. .clk = {
  274. .name = "vpll_src",
  275. .enable = exynos5_clksrc_mask_top_ctrl,
  276. .ctrlbit = (1 << 0),
  277. },
  278. .sources = &exynos5_clkset_vpllsrc,
  279. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  280. };
  281. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  282. [0] = &exynos5_clk_vpllsrc.clk,
  283. [1] = &clk_fout_vpll,
  284. };
  285. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  286. .sources = exynos5_clkset_sclk_vpll_list,
  287. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  288. };
  289. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  290. .clk = {
  291. .name = "sclk_vpll",
  292. },
  293. .sources = &exynos5_clkset_sclk_vpll,
  294. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  295. };
  296. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  297. .clk = {
  298. .name = "sclk_pixel",
  299. .parent = &exynos5_clk_sclk_vpll.clk,
  300. },
  301. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  302. };
  303. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  304. [0] = &exynos5_clk_sclk_pixel.clk,
  305. [1] = &exynos5_clk_sclk_hdmiphy,
  306. };
  307. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  308. .sources = exynos5_clkset_sclk_hdmi_list,
  309. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  310. };
  311. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  312. .clk = {
  313. .name = "sclk_hdmi",
  314. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  315. .ctrlbit = (1 << 20),
  316. },
  317. .sources = &exynos5_clkset_sclk_hdmi,
  318. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  319. };
  320. static struct clksrc_clk *exynos5_sclk_tv[] = {
  321. &exynos5_clk_sclk_pixel,
  322. &exynos5_clk_sclk_hdmi,
  323. };
  324. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  325. [0] = &clk_fin_mpll,
  326. [1] = &exynos5_clk_mout_mpll.clk,
  327. };
  328. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  329. .sources = exynos5_clk_src_mpll_user_list,
  330. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  331. };
  332. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  333. .clk = {
  334. .name = "mout_mpll_user",
  335. },
  336. .sources = &exynos5_clk_src_mpll_user,
  337. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  338. };
  339. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  340. [0] = &exynos5_clk_mout_apll.clk,
  341. [1] = &exynos5_clk_mout_mpll.clk,
  342. };
  343. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  344. .sources = exynos5_clkset_mout_cpu_list,
  345. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  346. };
  347. static struct clksrc_clk exynos5_clk_mout_cpu = {
  348. .clk = {
  349. .name = "mout_cpu",
  350. },
  351. .sources = &exynos5_clkset_mout_cpu,
  352. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  353. };
  354. static struct clksrc_clk exynos5_clk_dout_armclk = {
  355. .clk = {
  356. .name = "dout_armclk",
  357. .parent = &exynos5_clk_mout_cpu.clk,
  358. },
  359. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  360. };
  361. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  362. .clk = {
  363. .name = "dout_arm2clk",
  364. .parent = &exynos5_clk_dout_armclk.clk,
  365. },
  366. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  367. };
  368. static struct clk exynos5_clk_armclk = {
  369. .name = "armclk",
  370. .parent = &exynos5_clk_dout_arm2clk.clk,
  371. };
  372. /* Core list of CMU_CDREX side */
  373. static struct clk *exynos5_clkset_cdrex_list[] = {
  374. [0] = &exynos5_clk_mout_mpll.clk,
  375. [1] = &exynos5_clk_mout_bpll.clk,
  376. };
  377. static struct clksrc_sources exynos5_clkset_cdrex = {
  378. .sources = exynos5_clkset_cdrex_list,
  379. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  380. };
  381. static struct clksrc_clk exynos5_clk_cdrex = {
  382. .clk = {
  383. .name = "clk_cdrex",
  384. },
  385. .sources = &exynos5_clkset_cdrex,
  386. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  387. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  388. };
  389. static struct clksrc_clk exynos5_clk_aclk_acp = {
  390. .clk = {
  391. .name = "aclk_acp",
  392. .parent = &exynos5_clk_mout_mpll.clk,
  393. },
  394. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  395. };
  396. static struct clksrc_clk exynos5_clk_pclk_acp = {
  397. .clk = {
  398. .name = "pclk_acp",
  399. .parent = &exynos5_clk_aclk_acp.clk,
  400. },
  401. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  402. };
  403. /* Core list of CMU_TOP side */
  404. struct clk *exynos5_clkset_aclk_top_list[] = {
  405. [0] = &exynos5_clk_mout_mpll_user.clk,
  406. [1] = &exynos5_clk_mout_bpll_user.clk,
  407. };
  408. struct clksrc_sources exynos5_clkset_aclk = {
  409. .sources = exynos5_clkset_aclk_top_list,
  410. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  411. };
  412. static struct clksrc_clk exynos5_clk_aclk_400 = {
  413. .clk = {
  414. .name = "aclk_400",
  415. },
  416. .sources = &exynos5_clkset_aclk,
  417. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  418. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  419. };
  420. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  421. [0] = &exynos5_clk_mout_cpll.clk,
  422. [1] = &exynos5_clk_mout_mpll_user.clk,
  423. };
  424. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  425. .sources = exynos5_clkset_aclk_333_166_list,
  426. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  427. };
  428. static struct clksrc_clk exynos5_clk_aclk_333 = {
  429. .clk = {
  430. .name = "aclk_333",
  431. },
  432. .sources = &exynos5_clkset_aclk_333_166,
  433. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  434. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  435. };
  436. static struct clksrc_clk exynos5_clk_aclk_166 = {
  437. .clk = {
  438. .name = "aclk_166",
  439. },
  440. .sources = &exynos5_clkset_aclk_333_166,
  441. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  442. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  443. };
  444. static struct clksrc_clk exynos5_clk_aclk_266 = {
  445. .clk = {
  446. .name = "aclk_266",
  447. .parent = &exynos5_clk_mout_mpll_user.clk,
  448. },
  449. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  450. };
  451. static struct clksrc_clk exynos5_clk_aclk_200 = {
  452. .clk = {
  453. .name = "aclk_200",
  454. },
  455. .sources = &exynos5_clkset_aclk,
  456. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  457. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  458. };
  459. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  460. .clk = {
  461. .name = "aclk_66_pre",
  462. .parent = &exynos5_clk_mout_mpll_user.clk,
  463. },
  464. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  465. };
  466. static struct clksrc_clk exynos5_clk_aclk_66 = {
  467. .clk = {
  468. .name = "aclk_66",
  469. .parent = &exynos5_clk_aclk_66_pre.clk,
  470. },
  471. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  472. };
  473. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid = {
  474. .clk = {
  475. .name = "mout_aclk_300_gscl_mid",
  476. },
  477. .sources = &exynos5_clkset_aclk,
  478. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 24, .size = 1 },
  479. };
  480. static struct clk *exynos5_clkset_aclk_300_mid1_list[] = {
  481. [0] = &exynos5_clk_sclk_vpll.clk,
  482. [1] = &exynos5_clk_mout_cpll.clk,
  483. };
  484. static struct clksrc_sources exynos5_clkset_aclk_300_gscl_mid1 = {
  485. .sources = exynos5_clkset_aclk_300_mid1_list,
  486. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_mid1_list),
  487. };
  488. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid1 = {
  489. .clk = {
  490. .name = "mout_aclk_300_gscl_mid1",
  491. },
  492. .sources = &exynos5_clkset_aclk_300_gscl_mid1,
  493. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP1, .shift = 12, .size = 1 },
  494. };
  495. static struct clk *exynos5_clkset_aclk_300_gscl_list[] = {
  496. [0] = &exynos5_clk_mout_aclk_300_gscl_mid.clk,
  497. [1] = &exynos5_clk_mout_aclk_300_gscl_mid1.clk,
  498. };
  499. static struct clksrc_sources exynos5_clkset_aclk_300_gscl = {
  500. .sources = exynos5_clkset_aclk_300_gscl_list,
  501. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_gscl_list),
  502. };
  503. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl = {
  504. .clk = {
  505. .name = "mout_aclk_300_gscl",
  506. },
  507. .sources = &exynos5_clkset_aclk_300_gscl,
  508. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 25, .size = 1 },
  509. };
  510. static struct clk *exynos5_clk_src_gscl_300_list[] = {
  511. [0] = &clk_ext_xtal_mux,
  512. [1] = &exynos5_clk_mout_aclk_300_gscl.clk,
  513. };
  514. static struct clksrc_sources exynos5_clk_src_gscl_300 = {
  515. .sources = exynos5_clk_src_gscl_300_list,
  516. .nr_sources = ARRAY_SIZE(exynos5_clk_src_gscl_300_list),
  517. };
  518. static struct clksrc_clk exynos5_clk_aclk_300_gscl = {
  519. .clk = {
  520. .name = "aclk_300_gscl",
  521. },
  522. .sources = &exynos5_clk_src_gscl_300,
  523. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 10, .size = 1 },
  524. };
  525. static struct clk exynos5_init_clocks_off[] = {
  526. {
  527. .name = "timers",
  528. .parent = &exynos5_clk_aclk_66.clk,
  529. .enable = exynos5_clk_ip_peric_ctrl,
  530. .ctrlbit = (1 << 24),
  531. }, {
  532. .name = "rtc",
  533. .parent = &exynos5_clk_aclk_66.clk,
  534. .enable = exynos5_clk_ip_peris_ctrl,
  535. .ctrlbit = (1 << 20),
  536. }, {
  537. .name = "watchdog",
  538. .parent = &exynos5_clk_aclk_66.clk,
  539. .enable = exynos5_clk_ip_peris_ctrl,
  540. .ctrlbit = (1 << 19),
  541. }, {
  542. .name = "biu", /* bus interface unit clock */
  543. .devname = "dw_mmc.0",
  544. .parent = &exynos5_clk_aclk_200.clk,
  545. .enable = exynos5_clk_ip_fsys_ctrl,
  546. .ctrlbit = (1 << 12),
  547. }, {
  548. .name = "biu",
  549. .devname = "dw_mmc.1",
  550. .parent = &exynos5_clk_aclk_200.clk,
  551. .enable = exynos5_clk_ip_fsys_ctrl,
  552. .ctrlbit = (1 << 13),
  553. }, {
  554. .name = "biu",
  555. .devname = "dw_mmc.2",
  556. .parent = &exynos5_clk_aclk_200.clk,
  557. .enable = exynos5_clk_ip_fsys_ctrl,
  558. .ctrlbit = (1 << 14),
  559. }, {
  560. .name = "biu",
  561. .devname = "dw_mmc.3",
  562. .parent = &exynos5_clk_aclk_200.clk,
  563. .enable = exynos5_clk_ip_fsys_ctrl,
  564. .ctrlbit = (1 << 15),
  565. }, {
  566. .name = "sata",
  567. .devname = "exynos5-sata",
  568. .parent = &exynos5_clk_aclk_200.clk,
  569. .enable = exynos5_clk_ip_fsys_ctrl,
  570. .ctrlbit = (1 << 6),
  571. }, {
  572. .name = "sata-phy",
  573. .devname = "exynos5-sata-phy",
  574. .parent = &exynos5_clk_aclk_200.clk,
  575. .enable = exynos5_clk_ip_fsys_ctrl,
  576. .ctrlbit = (1 << 24),
  577. }, {
  578. .name = "i2c",
  579. .devname = "exynos5-sata-phy-i2c",
  580. .parent = &exynos5_clk_aclk_200.clk,
  581. .enable = exynos5_clk_ip_fsys_ctrl,
  582. .ctrlbit = (1 << 25),
  583. }, {
  584. .name = "mfc",
  585. .devname = "s5p-mfc",
  586. .enable = exynos5_clk_ip_mfc_ctrl,
  587. .ctrlbit = (1 << 0),
  588. }, {
  589. .name = "hdmi",
  590. .devname = "exynos5-hdmi",
  591. .enable = exynos5_clk_ip_disp1_ctrl,
  592. .ctrlbit = (1 << 6),
  593. }, {
  594. .name = "hdmiphy",
  595. .devname = "exynos5-hdmi",
  596. .enable = exynos5_clk_hdmiphy_ctrl,
  597. .ctrlbit = (1 << 0),
  598. }, {
  599. .name = "mixer",
  600. .devname = "exynos5-mixer",
  601. .enable = exynos5_clk_ip_disp1_ctrl,
  602. .ctrlbit = (1 << 5),
  603. }, {
  604. .name = "dp",
  605. .devname = "exynos-dp",
  606. .enable = exynos5_clk_ip_disp1_ctrl,
  607. .ctrlbit = (1 << 4),
  608. }, {
  609. .name = "jpeg",
  610. .enable = exynos5_clk_ip_gen_ctrl,
  611. .ctrlbit = (1 << 2),
  612. }, {
  613. .name = "dsim0",
  614. .enable = exynos5_clk_ip_disp1_ctrl,
  615. .ctrlbit = (1 << 3),
  616. }, {
  617. .name = "iis",
  618. .devname = "samsung-i2s.1",
  619. .enable = exynos5_clk_ip_peric_ctrl,
  620. .ctrlbit = (1 << 20),
  621. }, {
  622. .name = "iis",
  623. .devname = "samsung-i2s.2",
  624. .enable = exynos5_clk_ip_peric_ctrl,
  625. .ctrlbit = (1 << 21),
  626. }, {
  627. .name = "pcm",
  628. .devname = "samsung-pcm.1",
  629. .enable = exynos5_clk_ip_peric_ctrl,
  630. .ctrlbit = (1 << 22),
  631. }, {
  632. .name = "pcm",
  633. .devname = "samsung-pcm.2",
  634. .enable = exynos5_clk_ip_peric_ctrl,
  635. .ctrlbit = (1 << 23),
  636. }, {
  637. .name = "spdif",
  638. .devname = "samsung-spdif",
  639. .enable = exynos5_clk_ip_peric_ctrl,
  640. .ctrlbit = (1 << 26),
  641. }, {
  642. .name = "ac97",
  643. .devname = "samsung-ac97",
  644. .enable = exynos5_clk_ip_peric_ctrl,
  645. .ctrlbit = (1 << 27),
  646. }, {
  647. .name = "usbhost",
  648. .enable = exynos5_clk_ip_fsys_ctrl ,
  649. .ctrlbit = (1 << 18),
  650. }, {
  651. .name = "usbotg",
  652. .enable = exynos5_clk_ip_fsys_ctrl,
  653. .ctrlbit = (1 << 7),
  654. }, {
  655. .name = "nfcon",
  656. .enable = exynos5_clk_ip_fsys_ctrl,
  657. .ctrlbit = (1 << 22),
  658. }, {
  659. .name = "iop",
  660. .enable = exynos5_clk_ip_fsys_ctrl,
  661. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  662. }, {
  663. .name = "core_iop",
  664. .enable = exynos5_clk_ip_core_ctrl,
  665. .ctrlbit = ((1 << 21) | (1 << 3)),
  666. }, {
  667. .name = "mcu_iop",
  668. .enable = exynos5_clk_ip_fsys_ctrl,
  669. .ctrlbit = (1 << 0),
  670. }, {
  671. .name = "i2c",
  672. .devname = "s3c2440-i2c.0",
  673. .parent = &exynos5_clk_aclk_66.clk,
  674. .enable = exynos5_clk_ip_peric_ctrl,
  675. .ctrlbit = (1 << 6),
  676. }, {
  677. .name = "i2c",
  678. .devname = "s3c2440-i2c.1",
  679. .parent = &exynos5_clk_aclk_66.clk,
  680. .enable = exynos5_clk_ip_peric_ctrl,
  681. .ctrlbit = (1 << 7),
  682. }, {
  683. .name = "i2c",
  684. .devname = "s3c2440-i2c.2",
  685. .parent = &exynos5_clk_aclk_66.clk,
  686. .enable = exynos5_clk_ip_peric_ctrl,
  687. .ctrlbit = (1 << 8),
  688. }, {
  689. .name = "i2c",
  690. .devname = "s3c2440-i2c.3",
  691. .parent = &exynos5_clk_aclk_66.clk,
  692. .enable = exynos5_clk_ip_peric_ctrl,
  693. .ctrlbit = (1 << 9),
  694. }, {
  695. .name = "i2c",
  696. .devname = "s3c2440-i2c.4",
  697. .parent = &exynos5_clk_aclk_66.clk,
  698. .enable = exynos5_clk_ip_peric_ctrl,
  699. .ctrlbit = (1 << 10),
  700. }, {
  701. .name = "i2c",
  702. .devname = "s3c2440-i2c.5",
  703. .parent = &exynos5_clk_aclk_66.clk,
  704. .enable = exynos5_clk_ip_peric_ctrl,
  705. .ctrlbit = (1 << 11),
  706. }, {
  707. .name = "i2c",
  708. .devname = "s3c2440-i2c.6",
  709. .parent = &exynos5_clk_aclk_66.clk,
  710. .enable = exynos5_clk_ip_peric_ctrl,
  711. .ctrlbit = (1 << 12),
  712. }, {
  713. .name = "i2c",
  714. .devname = "s3c2440-i2c.7",
  715. .parent = &exynos5_clk_aclk_66.clk,
  716. .enable = exynos5_clk_ip_peric_ctrl,
  717. .ctrlbit = (1 << 13),
  718. }, {
  719. .name = "i2c",
  720. .devname = "s3c2440-hdmiphy-i2c",
  721. .parent = &exynos5_clk_aclk_66.clk,
  722. .enable = exynos5_clk_ip_peric_ctrl,
  723. .ctrlbit = (1 << 14),
  724. }, {
  725. .name = "spi",
  726. .devname = "exynos4210-spi.0",
  727. .parent = &exynos5_clk_aclk_66.clk,
  728. .enable = exynos5_clk_ip_peric_ctrl,
  729. .ctrlbit = (1 << 16),
  730. }, {
  731. .name = "spi",
  732. .devname = "exynos4210-spi.1",
  733. .parent = &exynos5_clk_aclk_66.clk,
  734. .enable = exynos5_clk_ip_peric_ctrl,
  735. .ctrlbit = (1 << 17),
  736. }, {
  737. .name = "spi",
  738. .devname = "exynos4210-spi.2",
  739. .parent = &exynos5_clk_aclk_66.clk,
  740. .enable = exynos5_clk_ip_peric_ctrl,
  741. .ctrlbit = (1 << 18),
  742. }, {
  743. .name = "gscl",
  744. .devname = "exynos-gsc.0",
  745. .enable = exynos5_clk_ip_gscl_ctrl,
  746. .ctrlbit = (1 << 0),
  747. }, {
  748. .name = "gscl",
  749. .devname = "exynos-gsc.1",
  750. .enable = exynos5_clk_ip_gscl_ctrl,
  751. .ctrlbit = (1 << 1),
  752. }, {
  753. .name = "gscl",
  754. .devname = "exynos-gsc.2",
  755. .enable = exynos5_clk_ip_gscl_ctrl,
  756. .ctrlbit = (1 << 2),
  757. }, {
  758. .name = "gscl",
  759. .devname = "exynos-gsc.3",
  760. .enable = exynos5_clk_ip_gscl_ctrl,
  761. .ctrlbit = (1 << 3),
  762. }, {
  763. .name = SYSMMU_CLOCK_NAME,
  764. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  765. .enable = &exynos5_clk_ip_mfc_ctrl,
  766. .ctrlbit = (1 << 1),
  767. }, {
  768. .name = SYSMMU_CLOCK_NAME,
  769. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  770. .enable = &exynos5_clk_ip_mfc_ctrl,
  771. .ctrlbit = (1 << 2),
  772. }, {
  773. .name = SYSMMU_CLOCK_NAME,
  774. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  775. .enable = &exynos5_clk_ip_disp1_ctrl,
  776. .ctrlbit = (1 << 9)
  777. }, {
  778. .name = SYSMMU_CLOCK_NAME,
  779. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  780. .enable = &exynos5_clk_ip_gen_ctrl,
  781. .ctrlbit = (1 << 7),
  782. }, {
  783. .name = SYSMMU_CLOCK_NAME,
  784. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  785. .enable = &exynos5_clk_ip_gen_ctrl,
  786. .ctrlbit = (1 << 6)
  787. }, {
  788. .name = SYSMMU_CLOCK_NAME,
  789. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  790. .enable = &exynos5_clk_ip_gscl_ctrl,
  791. .ctrlbit = (1 << 7),
  792. }, {
  793. .name = SYSMMU_CLOCK_NAME,
  794. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  795. .enable = &exynos5_clk_ip_gscl_ctrl,
  796. .ctrlbit = (1 << 8),
  797. }, {
  798. .name = SYSMMU_CLOCK_NAME,
  799. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  800. .enable = &exynos5_clk_ip_gscl_ctrl,
  801. .ctrlbit = (1 << 9),
  802. }, {
  803. .name = SYSMMU_CLOCK_NAME,
  804. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  805. .enable = &exynos5_clk_ip_gscl_ctrl,
  806. .ctrlbit = (1 << 10),
  807. }, {
  808. .name = SYSMMU_CLOCK_NAME,
  809. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  810. .enable = &exynos5_clk_ip_isp0_ctrl,
  811. .ctrlbit = (0x3F << 8),
  812. }, {
  813. .name = SYSMMU_CLOCK_NAME2,
  814. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  815. .enable = &exynos5_clk_ip_isp1_ctrl,
  816. .ctrlbit = (0xF << 4),
  817. }, {
  818. .name = SYSMMU_CLOCK_NAME,
  819. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  820. .enable = &exynos5_clk_ip_gscl_ctrl,
  821. .ctrlbit = (1 << 11),
  822. }, {
  823. .name = SYSMMU_CLOCK_NAME,
  824. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  825. .enable = &exynos5_clk_ip_gscl_ctrl,
  826. .ctrlbit = (1 << 12),
  827. }, {
  828. .name = SYSMMU_CLOCK_NAME,
  829. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  830. .enable = &exynos5_clk_ip_acp_ctrl,
  831. .ctrlbit = (1 << 7)
  832. }
  833. };
  834. static struct clk exynos5_init_clocks_on[] = {
  835. {
  836. .name = "uart",
  837. .devname = "s5pv210-uart.0",
  838. .enable = exynos5_clk_ip_peric_ctrl,
  839. .ctrlbit = (1 << 0),
  840. }, {
  841. .name = "uart",
  842. .devname = "s5pv210-uart.1",
  843. .enable = exynos5_clk_ip_peric_ctrl,
  844. .ctrlbit = (1 << 1),
  845. }, {
  846. .name = "uart",
  847. .devname = "s5pv210-uart.2",
  848. .enable = exynos5_clk_ip_peric_ctrl,
  849. .ctrlbit = (1 << 2),
  850. }, {
  851. .name = "uart",
  852. .devname = "s5pv210-uart.3",
  853. .enable = exynos5_clk_ip_peric_ctrl,
  854. .ctrlbit = (1 << 3),
  855. }, {
  856. .name = "uart",
  857. .devname = "s5pv210-uart.4",
  858. .enable = exynos5_clk_ip_peric_ctrl,
  859. .ctrlbit = (1 << 4),
  860. }, {
  861. .name = "uart",
  862. .devname = "s5pv210-uart.5",
  863. .enable = exynos5_clk_ip_peric_ctrl,
  864. .ctrlbit = (1 << 5),
  865. }
  866. };
  867. static struct clk exynos5_clk_pdma0 = {
  868. .name = "dma",
  869. .devname = "dma-pl330.0",
  870. .enable = exynos5_clk_ip_fsys_ctrl,
  871. .ctrlbit = (1 << 1),
  872. };
  873. static struct clk exynos5_clk_pdma1 = {
  874. .name = "dma",
  875. .devname = "dma-pl330.1",
  876. .enable = exynos5_clk_ip_fsys_ctrl,
  877. .ctrlbit = (1 << 2),
  878. };
  879. static struct clk exynos5_clk_mdma1 = {
  880. .name = "dma",
  881. .devname = "dma-pl330.2",
  882. .enable = exynos5_clk_ip_gen_ctrl,
  883. .ctrlbit = (1 << 4),
  884. };
  885. static struct clk exynos5_clk_fimd1 = {
  886. .name = "fimd",
  887. .devname = "exynos5-fb.1",
  888. .enable = exynos5_clk_ip_disp1_ctrl,
  889. .ctrlbit = (1 << 0),
  890. };
  891. struct clk *exynos5_clkset_group_list[] = {
  892. [0] = &clk_ext_xtal_mux,
  893. [1] = NULL,
  894. [2] = &exynos5_clk_sclk_hdmi24m,
  895. [3] = &exynos5_clk_sclk_dptxphy,
  896. [4] = &exynos5_clk_sclk_usbphy,
  897. [5] = &exynos5_clk_sclk_hdmiphy,
  898. [6] = &exynos5_clk_mout_mpll_user.clk,
  899. [7] = &exynos5_clk_mout_epll.clk,
  900. [8] = &exynos5_clk_sclk_vpll.clk,
  901. [9] = &exynos5_clk_mout_cpll.clk,
  902. };
  903. struct clksrc_sources exynos5_clkset_group = {
  904. .sources = exynos5_clkset_group_list,
  905. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  906. };
  907. /* Possible clock sources for aclk_266_gscl_sub Mux */
  908. static struct clk *clk_src_gscl_266_list[] = {
  909. [0] = &clk_ext_xtal_mux,
  910. [1] = &exynos5_clk_aclk_266.clk,
  911. };
  912. static struct clksrc_sources clk_src_gscl_266 = {
  913. .sources = clk_src_gscl_266_list,
  914. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  915. };
  916. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  917. .clk = {
  918. .name = "dout_mmc0",
  919. },
  920. .sources = &exynos5_clkset_group,
  921. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  922. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  923. };
  924. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  925. .clk = {
  926. .name = "dout_mmc1",
  927. },
  928. .sources = &exynos5_clkset_group,
  929. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  930. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  931. };
  932. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  933. .clk = {
  934. .name = "dout_mmc2",
  935. },
  936. .sources = &exynos5_clkset_group,
  937. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  938. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  939. };
  940. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  941. .clk = {
  942. .name = "dout_mmc3",
  943. },
  944. .sources = &exynos5_clkset_group,
  945. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  946. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  947. };
  948. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  949. .clk = {
  950. .name = "dout_mmc4",
  951. },
  952. .sources = &exynos5_clkset_group,
  953. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  954. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  955. };
  956. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  957. .clk = {
  958. .name = "uclk1",
  959. .devname = "exynos4210-uart.0",
  960. .enable = exynos5_clksrc_mask_peric0_ctrl,
  961. .ctrlbit = (1 << 0),
  962. },
  963. .sources = &exynos5_clkset_group,
  964. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  965. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  966. };
  967. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  968. .clk = {
  969. .name = "uclk1",
  970. .devname = "exynos4210-uart.1",
  971. .enable = exynos5_clksrc_mask_peric0_ctrl,
  972. .ctrlbit = (1 << 4),
  973. },
  974. .sources = &exynos5_clkset_group,
  975. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  976. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  977. };
  978. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  979. .clk = {
  980. .name = "uclk1",
  981. .devname = "exynos4210-uart.2",
  982. .enable = exynos5_clksrc_mask_peric0_ctrl,
  983. .ctrlbit = (1 << 8),
  984. },
  985. .sources = &exynos5_clkset_group,
  986. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  987. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  988. };
  989. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  990. .clk = {
  991. .name = "uclk1",
  992. .devname = "exynos4210-uart.3",
  993. .enable = exynos5_clksrc_mask_peric0_ctrl,
  994. .ctrlbit = (1 << 12),
  995. },
  996. .sources = &exynos5_clkset_group,
  997. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  998. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  999. };
  1000. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  1001. .clk = {
  1002. .name = "ciu", /* card interface unit clock */
  1003. .devname = "dw_mmc.0",
  1004. .parent = &exynos5_clk_dout_mmc0.clk,
  1005. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1006. .ctrlbit = (1 << 0),
  1007. },
  1008. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1009. };
  1010. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  1011. .clk = {
  1012. .name = "ciu",
  1013. .devname = "dw_mmc.1",
  1014. .parent = &exynos5_clk_dout_mmc1.clk,
  1015. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1016. .ctrlbit = (1 << 4),
  1017. },
  1018. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1019. };
  1020. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  1021. .clk = {
  1022. .name = "ciu",
  1023. .devname = "dw_mmc.2",
  1024. .parent = &exynos5_clk_dout_mmc2.clk,
  1025. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1026. .ctrlbit = (1 << 8),
  1027. },
  1028. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1029. };
  1030. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  1031. .clk = {
  1032. .name = "ciu",
  1033. .devname = "dw_mmc.3",
  1034. .parent = &exynos5_clk_dout_mmc3.clk,
  1035. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1036. .ctrlbit = (1 << 12),
  1037. },
  1038. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1039. };
  1040. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  1041. .clk = {
  1042. .name = "mdout_spi",
  1043. .devname = "exynos4210-spi.0",
  1044. },
  1045. .sources = &exynos5_clkset_group,
  1046. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  1047. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  1048. };
  1049. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  1050. .clk = {
  1051. .name = "mdout_spi",
  1052. .devname = "exynos4210-spi.1",
  1053. },
  1054. .sources = &exynos5_clkset_group,
  1055. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  1056. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  1057. };
  1058. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  1059. .clk = {
  1060. .name = "mdout_spi",
  1061. .devname = "exynos4210-spi.2",
  1062. },
  1063. .sources = &exynos5_clkset_group,
  1064. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  1065. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  1066. };
  1067. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  1068. .clk = {
  1069. .name = "sclk_spi",
  1070. .devname = "exynos4210-spi.0",
  1071. .parent = &exynos5_clk_mdout_spi0.clk,
  1072. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1073. .ctrlbit = (1 << 16),
  1074. },
  1075. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  1076. };
  1077. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  1078. .clk = {
  1079. .name = "sclk_spi",
  1080. .devname = "exynos4210-spi.1",
  1081. .parent = &exynos5_clk_mdout_spi1.clk,
  1082. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1083. .ctrlbit = (1 << 20),
  1084. },
  1085. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  1086. };
  1087. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  1088. .clk = {
  1089. .name = "sclk_spi",
  1090. .devname = "exynos4210-spi.2",
  1091. .parent = &exynos5_clk_mdout_spi2.clk,
  1092. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1093. .ctrlbit = (1 << 24),
  1094. },
  1095. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1096. };
  1097. struct clksrc_clk exynos5_clk_sclk_fimd1 = {
  1098. .clk = {
  1099. .name = "sclk_fimd",
  1100. .devname = "exynos5-fb.1",
  1101. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1102. .ctrlbit = (1 << 0),
  1103. },
  1104. .sources = &exynos5_clkset_group,
  1105. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1106. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1107. };
  1108. static struct clksrc_clk exynos5_clksrcs[] = {
  1109. {
  1110. .clk = {
  1111. .name = "aclk_266_gscl",
  1112. },
  1113. .sources = &clk_src_gscl_266,
  1114. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1115. }, {
  1116. .clk = {
  1117. .name = "sclk_g3d",
  1118. .devname = "mali-t604.0",
  1119. .enable = exynos5_clk_block_ctrl,
  1120. .ctrlbit = (1 << 1),
  1121. },
  1122. .sources = &exynos5_clkset_aclk,
  1123. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1124. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1125. }, {
  1126. .clk = {
  1127. .name = "sclk_sata",
  1128. .devname = "exynos5-sata",
  1129. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1130. .ctrlbit = (1 << 24),
  1131. },
  1132. .sources = &exynos5_clkset_aclk,
  1133. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 24, .size = 1 },
  1134. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  1135. }, {
  1136. .clk = {
  1137. .name = "sclk_gscl_wrap",
  1138. .devname = "s5p-mipi-csis.0",
  1139. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1140. .ctrlbit = (1 << 24),
  1141. },
  1142. .sources = &exynos5_clkset_group,
  1143. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1144. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1145. }, {
  1146. .clk = {
  1147. .name = "sclk_gscl_wrap",
  1148. .devname = "s5p-mipi-csis.1",
  1149. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1150. .ctrlbit = (1 << 28),
  1151. },
  1152. .sources = &exynos5_clkset_group,
  1153. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1154. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1155. }, {
  1156. .clk = {
  1157. .name = "sclk_cam0",
  1158. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1159. .ctrlbit = (1 << 16),
  1160. },
  1161. .sources = &exynos5_clkset_group,
  1162. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1163. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1164. }, {
  1165. .clk = {
  1166. .name = "sclk_cam1",
  1167. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1168. .ctrlbit = (1 << 20),
  1169. },
  1170. .sources = &exynos5_clkset_group,
  1171. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1172. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1173. }, {
  1174. .clk = {
  1175. .name = "sclk_jpeg",
  1176. .parent = &exynos5_clk_mout_cpll.clk,
  1177. },
  1178. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1179. },
  1180. };
  1181. /* Clock initialization code */
  1182. static struct clksrc_clk *exynos5_sysclks[] = {
  1183. &exynos5_clk_mout_apll,
  1184. &exynos5_clk_sclk_apll,
  1185. &exynos5_clk_mout_bpll,
  1186. &exynos5_clk_mout_bpll_fout,
  1187. &exynos5_clk_mout_bpll_user,
  1188. &exynos5_clk_mout_cpll,
  1189. &exynos5_clk_mout_epll,
  1190. &exynos5_clk_mout_mpll,
  1191. &exynos5_clk_mout_mpll_fout,
  1192. &exynos5_clk_mout_mpll_user,
  1193. &exynos5_clk_vpllsrc,
  1194. &exynos5_clk_sclk_vpll,
  1195. &exynos5_clk_mout_cpu,
  1196. &exynos5_clk_dout_armclk,
  1197. &exynos5_clk_dout_arm2clk,
  1198. &exynos5_clk_cdrex,
  1199. &exynos5_clk_aclk_400,
  1200. &exynos5_clk_aclk_333,
  1201. &exynos5_clk_aclk_266,
  1202. &exynos5_clk_aclk_200,
  1203. &exynos5_clk_aclk_166,
  1204. &exynos5_clk_aclk_300_gscl,
  1205. &exynos5_clk_mout_aclk_300_gscl,
  1206. &exynos5_clk_mout_aclk_300_gscl_mid,
  1207. &exynos5_clk_mout_aclk_300_gscl_mid1,
  1208. &exynos5_clk_aclk_66_pre,
  1209. &exynos5_clk_aclk_66,
  1210. &exynos5_clk_dout_mmc0,
  1211. &exynos5_clk_dout_mmc1,
  1212. &exynos5_clk_dout_mmc2,
  1213. &exynos5_clk_dout_mmc3,
  1214. &exynos5_clk_dout_mmc4,
  1215. &exynos5_clk_aclk_acp,
  1216. &exynos5_clk_pclk_acp,
  1217. &exynos5_clk_sclk_spi0,
  1218. &exynos5_clk_sclk_spi1,
  1219. &exynos5_clk_sclk_spi2,
  1220. &exynos5_clk_mdout_spi0,
  1221. &exynos5_clk_mdout_spi1,
  1222. &exynos5_clk_mdout_spi2,
  1223. &exynos5_clk_sclk_fimd1,
  1224. };
  1225. static struct clk *exynos5_clk_cdev[] = {
  1226. &exynos5_clk_pdma0,
  1227. &exynos5_clk_pdma1,
  1228. &exynos5_clk_mdma1,
  1229. &exynos5_clk_fimd1,
  1230. };
  1231. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1232. &exynos5_clk_sclk_uart0,
  1233. &exynos5_clk_sclk_uart1,
  1234. &exynos5_clk_sclk_uart2,
  1235. &exynos5_clk_sclk_uart3,
  1236. &exynos5_clk_sclk_mmc0,
  1237. &exynos5_clk_sclk_mmc1,
  1238. &exynos5_clk_sclk_mmc2,
  1239. &exynos5_clk_sclk_mmc3,
  1240. };
  1241. static struct clk_lookup exynos5_clk_lookup[] = {
  1242. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1243. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1244. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1245. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1246. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1247. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1248. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1249. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1250. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1251. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1252. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1253. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1254. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1255. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1256. CLKDEV_INIT("exynos5-fb.1", "lcd", &exynos5_clk_fimd1),
  1257. };
  1258. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1259. {
  1260. return clk->rate;
  1261. }
  1262. static struct clk *exynos5_clks[] __initdata = {
  1263. &exynos5_clk_sclk_hdmi27m,
  1264. &exynos5_clk_sclk_hdmiphy,
  1265. &clk_fout_bpll,
  1266. &clk_fout_bpll_div2,
  1267. &clk_fout_cpll,
  1268. &clk_fout_mpll_div2,
  1269. &exynos5_clk_armclk,
  1270. };
  1271. static u32 epll_div[][6] = {
  1272. { 192000000, 0, 48, 3, 1, 0 },
  1273. { 180000000, 0, 45, 3, 1, 0 },
  1274. { 73728000, 1, 73, 3, 3, 47710 },
  1275. { 67737600, 1, 90, 4, 3, 20762 },
  1276. { 49152000, 0, 49, 3, 3, 9961 },
  1277. { 45158400, 0, 45, 3, 3, 10381 },
  1278. { 180633600, 0, 45, 3, 1, 10381 },
  1279. };
  1280. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1281. {
  1282. unsigned int epll_con, epll_con_k;
  1283. unsigned int i;
  1284. unsigned int tmp;
  1285. unsigned int epll_rate;
  1286. unsigned int locktime;
  1287. unsigned int lockcnt;
  1288. /* Return if nothing changed */
  1289. if (clk->rate == rate)
  1290. return 0;
  1291. if (clk->parent)
  1292. epll_rate = clk_get_rate(clk->parent);
  1293. else
  1294. epll_rate = clk_ext_xtal_mux.rate;
  1295. if (epll_rate != 24000000) {
  1296. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1297. return -EINVAL;
  1298. }
  1299. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1300. epll_con &= ~(0x1 << 27 | \
  1301. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1302. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1303. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1304. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1305. if (epll_div[i][0] == rate) {
  1306. epll_con_k = epll_div[i][5] << 0;
  1307. epll_con |= epll_div[i][1] << 27;
  1308. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1309. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1310. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1311. break;
  1312. }
  1313. }
  1314. if (i == ARRAY_SIZE(epll_div)) {
  1315. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1316. __func__);
  1317. return -EINVAL;
  1318. }
  1319. epll_rate /= 1000000;
  1320. /* 3000 max_cycls : specification data */
  1321. locktime = 3000 / epll_rate * epll_div[i][3];
  1322. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1323. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1324. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1325. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1326. do {
  1327. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1328. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1329. clk->rate = rate;
  1330. return 0;
  1331. }
  1332. static struct clk_ops exynos5_epll_ops = {
  1333. .get_rate = exynos5_epll_get_rate,
  1334. .set_rate = exynos5_epll_set_rate,
  1335. };
  1336. static int xtal_rate;
  1337. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1338. {
  1339. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1340. }
  1341. static struct clk_ops exynos5_fout_apll_ops = {
  1342. .get_rate = exynos5_fout_apll_get_rate,
  1343. };
  1344. #ifdef CONFIG_PM
  1345. static int exynos5_clock_suspend(void)
  1346. {
  1347. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1348. return 0;
  1349. }
  1350. static void exynos5_clock_resume(void)
  1351. {
  1352. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1353. }
  1354. #else
  1355. #define exynos5_clock_suspend NULL
  1356. #define exynos5_clock_resume NULL
  1357. #endif
  1358. struct syscore_ops exynos5_clock_syscore_ops = {
  1359. .suspend = exynos5_clock_suspend,
  1360. .resume = exynos5_clock_resume,
  1361. };
  1362. void __init_or_cpufreq exynos5_setup_clocks(void)
  1363. {
  1364. struct clk *xtal_clk;
  1365. unsigned long apll;
  1366. unsigned long bpll;
  1367. unsigned long cpll;
  1368. unsigned long mpll;
  1369. unsigned long epll;
  1370. unsigned long vpll;
  1371. unsigned long vpllsrc;
  1372. unsigned long xtal;
  1373. unsigned long armclk;
  1374. unsigned long mout_cdrex;
  1375. unsigned long aclk_400;
  1376. unsigned long aclk_333;
  1377. unsigned long aclk_266;
  1378. unsigned long aclk_200;
  1379. unsigned long aclk_166;
  1380. unsigned long aclk_66;
  1381. unsigned int ptr;
  1382. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1383. xtal_clk = clk_get(NULL, "xtal");
  1384. BUG_ON(IS_ERR(xtal_clk));
  1385. xtal = clk_get_rate(xtal_clk);
  1386. xtal_rate = xtal;
  1387. clk_put(xtal_clk);
  1388. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1389. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1390. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1391. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1392. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1393. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1394. __raw_readl(EXYNOS5_EPLL_CON1));
  1395. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1396. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1397. __raw_readl(EXYNOS5_VPLL_CON1));
  1398. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1399. clk_fout_bpll.rate = bpll;
  1400. clk_fout_bpll_div2.rate = bpll >> 1;
  1401. clk_fout_cpll.rate = cpll;
  1402. clk_fout_mpll.rate = mpll;
  1403. clk_fout_mpll_div2.rate = mpll >> 1;
  1404. clk_fout_epll.rate = epll;
  1405. clk_fout_vpll.rate = vpll;
  1406. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1407. "M=%ld, E=%ld V=%ld",
  1408. apll, bpll, cpll, mpll, epll, vpll);
  1409. armclk = clk_get_rate(&exynos5_clk_armclk);
  1410. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1411. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1412. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1413. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1414. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1415. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1416. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1417. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1418. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1419. "ACLK166=%ld, ACLK66=%ld\n",
  1420. armclk, mout_cdrex, aclk_400,
  1421. aclk_333, aclk_266, aclk_200,
  1422. aclk_166, aclk_66);
  1423. clk_fout_epll.ops = &exynos5_epll_ops;
  1424. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1425. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1426. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1427. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1428. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1429. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1430. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1431. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1432. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1433. }
  1434. void __init exynos5_register_clocks(void)
  1435. {
  1436. int ptr;
  1437. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1438. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1439. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1440. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1441. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1442. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1443. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1444. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1445. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1446. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1447. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1448. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1449. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1450. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1451. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1452. register_syscore_ops(&exynos5_clock_syscore_ops);
  1453. s3c_pwmclk_init();
  1454. }