atombios_encoders.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  34. static u8
  35. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  36. {
  37. u8 backlight_level;
  38. u32 bios_2_scratch;
  39. if (rdev->family >= CHIP_R600)
  40. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  41. else
  42. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  43. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  44. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  45. return backlight_level;
  46. }
  47. static void
  48. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  49. u8 backlight_level)
  50. {
  51. u32 bios_2_scratch;
  52. if (rdev->family >= CHIP_R600)
  53. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  54. else
  55. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  56. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  57. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  58. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  59. if (rdev->family >= CHIP_R600)
  60. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  61. else
  62. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  63. }
  64. void
  65. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  66. {
  67. struct drm_encoder *encoder = &radeon_encoder->base;
  68. struct drm_device *dev = radeon_encoder->base.dev;
  69. struct radeon_device *rdev = dev->dev_private;
  70. struct radeon_encoder_atom_dig *dig;
  71. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  72. int index;
  73. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  74. return;
  75. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  76. radeon_encoder->enc_priv) {
  77. dig = radeon_encoder->enc_priv;
  78. dig->backlight_level = level;
  79. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  80. switch (radeon_encoder->encoder_id) {
  81. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  82. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  83. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  84. if (dig->backlight_level == 0) {
  85. args.ucAction = ATOM_LCD_BLOFF;
  86. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  87. } else {
  88. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  89. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  90. args.ucAction = ATOM_LCD_BLON;
  91. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  92. }
  93. break;
  94. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  95. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  96. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  97. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  98. if (dig->backlight_level == 0)
  99. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  100. else {
  101. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  102. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  103. }
  104. break;
  105. default:
  106. break;
  107. }
  108. }
  109. }
  110. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  111. {
  112. u8 level;
  113. /* Convert brightness to hardware level */
  114. if (bd->props.brightness < 0)
  115. level = 0;
  116. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  117. level = RADEON_MAX_BL_LEVEL;
  118. else
  119. level = bd->props.brightness;
  120. return level;
  121. }
  122. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  123. {
  124. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  125. struct radeon_encoder *radeon_encoder = pdata->encoder;
  126. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  127. return 0;
  128. }
  129. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  130. {
  131. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  132. struct radeon_encoder *radeon_encoder = pdata->encoder;
  133. struct drm_device *dev = radeon_encoder->base.dev;
  134. struct radeon_device *rdev = dev->dev_private;
  135. return radeon_atom_get_backlight_level_from_reg(rdev);
  136. }
  137. static const struct backlight_ops radeon_atom_backlight_ops = {
  138. .get_brightness = radeon_atom_backlight_get_brightness,
  139. .update_status = radeon_atom_backlight_update_status,
  140. };
  141. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  142. struct drm_connector *drm_connector)
  143. {
  144. struct drm_device *dev = radeon_encoder->base.dev;
  145. struct radeon_device *rdev = dev->dev_private;
  146. struct backlight_device *bd;
  147. struct backlight_properties props;
  148. struct radeon_backlight_privdata *pdata;
  149. struct radeon_encoder_atom_dig *dig;
  150. u8 backlight_level;
  151. if (!radeon_encoder->enc_priv)
  152. return;
  153. if (!rdev->is_atom_bios)
  154. return;
  155. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  156. return;
  157. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  158. if (!pdata) {
  159. DRM_ERROR("Memory allocation failed\n");
  160. goto error;
  161. }
  162. memset(&props, 0, sizeof(props));
  163. props.max_brightness = RADEON_MAX_BL_LEVEL;
  164. props.type = BACKLIGHT_RAW;
  165. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  166. pdata, &radeon_atom_backlight_ops, &props);
  167. if (IS_ERR(bd)) {
  168. DRM_ERROR("Backlight registration failed\n");
  169. goto error;
  170. }
  171. pdata->encoder = radeon_encoder;
  172. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  173. dig = radeon_encoder->enc_priv;
  174. dig->bl_dev = bd;
  175. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  176. bd->props.power = FB_BLANK_UNBLANK;
  177. backlight_update_status(bd);
  178. DRM_INFO("radeon atom DIG backlight initialized\n");
  179. return;
  180. error:
  181. kfree(pdata);
  182. return;
  183. }
  184. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  185. {
  186. struct drm_device *dev = radeon_encoder->base.dev;
  187. struct radeon_device *rdev = dev->dev_private;
  188. struct backlight_device *bd = NULL;
  189. struct radeon_encoder_atom_dig *dig;
  190. if (!radeon_encoder->enc_priv)
  191. return;
  192. if (!rdev->is_atom_bios)
  193. return;
  194. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  195. return;
  196. dig = radeon_encoder->enc_priv;
  197. bd = dig->bl_dev;
  198. dig->bl_dev = NULL;
  199. if (bd) {
  200. struct radeon_legacy_backlight_privdata *pdata;
  201. pdata = bl_get_data(bd);
  202. backlight_device_unregister(bd);
  203. kfree(pdata);
  204. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  205. }
  206. }
  207. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  208. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  209. {
  210. }
  211. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  212. {
  213. }
  214. #endif
  215. /* evil but including atombios.h is much worse */
  216. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  217. struct drm_display_mode *mode);
  218. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  219. {
  220. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  221. switch (radeon_encoder->encoder_id) {
  222. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  223. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  224. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  225. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  226. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  228. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  229. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  231. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  232. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  233. return true;
  234. default:
  235. return false;
  236. }
  237. }
  238. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  239. const struct drm_display_mode *mode,
  240. struct drm_display_mode *adjusted_mode)
  241. {
  242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  243. struct drm_device *dev = encoder->dev;
  244. struct radeon_device *rdev = dev->dev_private;
  245. /* set the active encoder to connector routing */
  246. radeon_encoder_set_active_device(encoder);
  247. drm_mode_set_crtcinfo(adjusted_mode, 0);
  248. /* hw bug */
  249. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  250. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  251. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  252. /* get the native mode for LVDS */
  253. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  254. radeon_panel_mode_fixup(encoder, adjusted_mode);
  255. /* get the native mode for TV */
  256. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  257. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  258. if (tv_dac) {
  259. if (tv_dac->tv_std == TV_STD_NTSC ||
  260. tv_dac->tv_std == TV_STD_NTSC_J ||
  261. tv_dac->tv_std == TV_STD_PAL_M)
  262. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  263. else
  264. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  265. }
  266. }
  267. if (ASIC_IS_DCE3(rdev) &&
  268. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  269. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  270. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  271. radeon_dp_set_link_config(connector, mode);
  272. }
  273. return true;
  274. }
  275. static void
  276. atombios_dac_setup(struct drm_encoder *encoder, int action)
  277. {
  278. struct drm_device *dev = encoder->dev;
  279. struct radeon_device *rdev = dev->dev_private;
  280. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  281. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  282. int index = 0;
  283. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  284. memset(&args, 0, sizeof(args));
  285. switch (radeon_encoder->encoder_id) {
  286. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  287. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  288. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  289. break;
  290. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  292. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  293. break;
  294. }
  295. args.ucAction = action;
  296. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  297. args.ucDacStandard = ATOM_DAC1_PS2;
  298. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  299. args.ucDacStandard = ATOM_DAC1_CV;
  300. else {
  301. switch (dac_info->tv_std) {
  302. case TV_STD_PAL:
  303. case TV_STD_PAL_M:
  304. case TV_STD_SCART_PAL:
  305. case TV_STD_SECAM:
  306. case TV_STD_PAL_CN:
  307. args.ucDacStandard = ATOM_DAC1_PAL;
  308. break;
  309. case TV_STD_NTSC:
  310. case TV_STD_NTSC_J:
  311. case TV_STD_PAL_60:
  312. default:
  313. args.ucDacStandard = ATOM_DAC1_NTSC;
  314. break;
  315. }
  316. }
  317. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  318. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  319. }
  320. static void
  321. atombios_tv_setup(struct drm_encoder *encoder, int action)
  322. {
  323. struct drm_device *dev = encoder->dev;
  324. struct radeon_device *rdev = dev->dev_private;
  325. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  326. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  327. int index = 0;
  328. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  329. memset(&args, 0, sizeof(args));
  330. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  331. args.sTVEncoder.ucAction = action;
  332. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  333. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  334. else {
  335. switch (dac_info->tv_std) {
  336. case TV_STD_NTSC:
  337. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  338. break;
  339. case TV_STD_PAL:
  340. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  341. break;
  342. case TV_STD_PAL_M:
  343. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  344. break;
  345. case TV_STD_PAL_60:
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  347. break;
  348. case TV_STD_NTSC_J:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  350. break;
  351. case TV_STD_SCART_PAL:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  353. break;
  354. case TV_STD_SECAM:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  356. break;
  357. case TV_STD_PAL_CN:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  359. break;
  360. default:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  362. break;
  363. }
  364. }
  365. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  366. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  367. }
  368. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  369. {
  370. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  371. int bpc = 8;
  372. if (connector)
  373. bpc = radeon_get_monitor_bpc(connector);
  374. switch (bpc) {
  375. case 0:
  376. return PANEL_BPC_UNDEFINE;
  377. case 6:
  378. return PANEL_6BIT_PER_COLOR;
  379. case 8:
  380. default:
  381. return PANEL_8BIT_PER_COLOR;
  382. case 10:
  383. return PANEL_10BIT_PER_COLOR;
  384. case 12:
  385. return PANEL_12BIT_PER_COLOR;
  386. case 16:
  387. return PANEL_16BIT_PER_COLOR;
  388. }
  389. }
  390. union dvo_encoder_control {
  391. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  392. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  393. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  394. };
  395. void
  396. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  397. {
  398. struct drm_device *dev = encoder->dev;
  399. struct radeon_device *rdev = dev->dev_private;
  400. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  401. union dvo_encoder_control args;
  402. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  403. uint8_t frev, crev;
  404. memset(&args, 0, sizeof(args));
  405. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  406. return;
  407. /* some R4xx chips have the wrong frev */
  408. if (rdev->family <= CHIP_RV410)
  409. frev = 1;
  410. switch (frev) {
  411. case 1:
  412. switch (crev) {
  413. case 1:
  414. /* R4xx, R5xx */
  415. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  416. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  417. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  418. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  419. break;
  420. case 2:
  421. /* RS600/690/740 */
  422. args.dvo.sDVOEncoder.ucAction = action;
  423. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  424. /* DFP1, CRT1, TV1 depending on the type of port */
  425. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  426. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  427. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  428. break;
  429. case 3:
  430. /* R6xx */
  431. args.dvo_v3.ucAction = action;
  432. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  433. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  434. break;
  435. default:
  436. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  437. break;
  438. }
  439. break;
  440. default:
  441. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  442. break;
  443. }
  444. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  445. }
  446. union lvds_encoder_control {
  447. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  448. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  449. };
  450. void
  451. atombios_digital_setup(struct drm_encoder *encoder, int action)
  452. {
  453. struct drm_device *dev = encoder->dev;
  454. struct radeon_device *rdev = dev->dev_private;
  455. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  456. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  457. union lvds_encoder_control args;
  458. int index = 0;
  459. int hdmi_detected = 0;
  460. uint8_t frev, crev;
  461. if (!dig)
  462. return;
  463. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  464. hdmi_detected = 1;
  465. memset(&args, 0, sizeof(args));
  466. switch (radeon_encoder->encoder_id) {
  467. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  468. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  469. break;
  470. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  471. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  472. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  473. break;
  474. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  475. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  476. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  477. else
  478. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  479. break;
  480. }
  481. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  482. return;
  483. switch (frev) {
  484. case 1:
  485. case 2:
  486. switch (crev) {
  487. case 1:
  488. args.v1.ucMisc = 0;
  489. args.v1.ucAction = action;
  490. if (hdmi_detected)
  491. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  492. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  493. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  494. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  495. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  496. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  497. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  498. } else {
  499. if (dig->linkb)
  500. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  501. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  502. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  503. /*if (pScrn->rgbBits == 8) */
  504. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  505. }
  506. break;
  507. case 2:
  508. case 3:
  509. args.v2.ucMisc = 0;
  510. args.v2.ucAction = action;
  511. if (crev == 3) {
  512. if (dig->coherent_mode)
  513. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  514. }
  515. if (hdmi_detected)
  516. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  517. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  518. args.v2.ucTruncate = 0;
  519. args.v2.ucSpatial = 0;
  520. args.v2.ucTemporal = 0;
  521. args.v2.ucFRC = 0;
  522. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  523. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  524. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  525. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  526. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  527. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  528. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  529. }
  530. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  531. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  532. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  533. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  534. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  535. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  536. }
  537. } else {
  538. if (dig->linkb)
  539. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  540. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  541. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  542. }
  543. break;
  544. default:
  545. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  546. break;
  547. }
  548. break;
  549. default:
  550. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  551. break;
  552. }
  553. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  554. }
  555. int
  556. atombios_get_encoder_mode(struct drm_encoder *encoder)
  557. {
  558. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  559. struct drm_connector *connector;
  560. struct radeon_connector *radeon_connector;
  561. struct radeon_connector_atom_dig *dig_connector;
  562. /* dp bridges are always DP */
  563. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  564. return ATOM_ENCODER_MODE_DP;
  565. /* DVO is always DVO */
  566. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  567. return ATOM_ENCODER_MODE_DVO;
  568. connector = radeon_get_connector_for_encoder(encoder);
  569. /* if we don't have an active device yet, just use one of
  570. * the connectors tied to the encoder.
  571. */
  572. if (!connector)
  573. connector = radeon_get_connector_for_encoder_init(encoder);
  574. radeon_connector = to_radeon_connector(connector);
  575. switch (connector->connector_type) {
  576. case DRM_MODE_CONNECTOR_DVII:
  577. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  578. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  579. radeon_audio)
  580. return ATOM_ENCODER_MODE_HDMI;
  581. else if (radeon_connector->use_digital)
  582. return ATOM_ENCODER_MODE_DVI;
  583. else
  584. return ATOM_ENCODER_MODE_CRT;
  585. break;
  586. case DRM_MODE_CONNECTOR_DVID:
  587. case DRM_MODE_CONNECTOR_HDMIA:
  588. default:
  589. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  590. radeon_audio)
  591. return ATOM_ENCODER_MODE_HDMI;
  592. else
  593. return ATOM_ENCODER_MODE_DVI;
  594. break;
  595. case DRM_MODE_CONNECTOR_LVDS:
  596. return ATOM_ENCODER_MODE_LVDS;
  597. break;
  598. case DRM_MODE_CONNECTOR_DisplayPort:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  604. radeon_audio)
  605. return ATOM_ENCODER_MODE_HDMI;
  606. else
  607. return ATOM_ENCODER_MODE_DVI;
  608. break;
  609. case DRM_MODE_CONNECTOR_eDP:
  610. return ATOM_ENCODER_MODE_DP;
  611. case DRM_MODE_CONNECTOR_DVIA:
  612. case DRM_MODE_CONNECTOR_VGA:
  613. return ATOM_ENCODER_MODE_CRT;
  614. break;
  615. case DRM_MODE_CONNECTOR_Composite:
  616. case DRM_MODE_CONNECTOR_SVIDEO:
  617. case DRM_MODE_CONNECTOR_9PinDIN:
  618. /* fix me */
  619. return ATOM_ENCODER_MODE_TV;
  620. /*return ATOM_ENCODER_MODE_CV;*/
  621. break;
  622. }
  623. }
  624. /*
  625. * DIG Encoder/Transmitter Setup
  626. *
  627. * DCE 3.0/3.1
  628. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  629. * Supports up to 3 digital outputs
  630. * - 2 DIG encoder blocks.
  631. * DIG1 can drive UNIPHY link A or link B
  632. * DIG2 can drive UNIPHY link B or LVTMA
  633. *
  634. * DCE 3.2
  635. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  636. * Supports up to 5 digital outputs
  637. * - 2 DIG encoder blocks.
  638. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  639. *
  640. * DCE 4.0/5.0/6.0
  641. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  642. * Supports up to 6 digital outputs
  643. * - 6 DIG encoder blocks.
  644. * - DIG to PHY mapping is hardcoded
  645. * DIG1 drives UNIPHY0 link A, A+B
  646. * DIG2 drives UNIPHY0 link B
  647. * DIG3 drives UNIPHY1 link A, A+B
  648. * DIG4 drives UNIPHY1 link B
  649. * DIG5 drives UNIPHY2 link A, A+B
  650. * DIG6 drives UNIPHY2 link B
  651. *
  652. * DCE 4.1
  653. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  654. * Supports up to 6 digital outputs
  655. * - 2 DIG encoder blocks.
  656. * llano
  657. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  658. * ontario
  659. * DIG1 drives UNIPHY0/1/2 link A
  660. * DIG2 drives UNIPHY0/1/2 link B
  661. *
  662. * Routing
  663. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  664. * Examples:
  665. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  666. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  667. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  668. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  669. */
  670. union dig_encoder_control {
  671. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  672. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  673. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  674. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  675. };
  676. void
  677. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  678. {
  679. struct drm_device *dev = encoder->dev;
  680. struct radeon_device *rdev = dev->dev_private;
  681. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  682. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  683. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  684. union dig_encoder_control args;
  685. int index = 0;
  686. uint8_t frev, crev;
  687. int dp_clock = 0;
  688. int dp_lane_count = 0;
  689. int hpd_id = RADEON_HPD_NONE;
  690. if (connector) {
  691. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  692. struct radeon_connector_atom_dig *dig_connector =
  693. radeon_connector->con_priv;
  694. dp_clock = dig_connector->dp_clock;
  695. dp_lane_count = dig_connector->dp_lane_count;
  696. hpd_id = radeon_connector->hpd.hpd;
  697. }
  698. /* no dig encoder assigned */
  699. if (dig->dig_encoder == -1)
  700. return;
  701. memset(&args, 0, sizeof(args));
  702. if (ASIC_IS_DCE4(rdev))
  703. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  704. else {
  705. if (dig->dig_encoder)
  706. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  707. else
  708. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  709. }
  710. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  711. return;
  712. switch (frev) {
  713. case 1:
  714. switch (crev) {
  715. case 1:
  716. args.v1.ucAction = action;
  717. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  718. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  719. args.v3.ucPanelMode = panel_mode;
  720. else
  721. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  722. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  723. args.v1.ucLaneNum = dp_lane_count;
  724. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  725. args.v1.ucLaneNum = 8;
  726. else
  727. args.v1.ucLaneNum = 4;
  728. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  729. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  730. switch (radeon_encoder->encoder_id) {
  731. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  732. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  733. break;
  734. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  735. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  736. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  737. break;
  738. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  739. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  740. break;
  741. }
  742. if (dig->linkb)
  743. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  744. else
  745. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  746. break;
  747. case 2:
  748. case 3:
  749. args.v3.ucAction = action;
  750. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  751. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  752. args.v3.ucPanelMode = panel_mode;
  753. else
  754. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  755. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  756. args.v3.ucLaneNum = dp_lane_count;
  757. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  758. args.v3.ucLaneNum = 8;
  759. else
  760. args.v3.ucLaneNum = 4;
  761. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  762. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  763. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  764. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  765. break;
  766. case 4:
  767. args.v4.ucAction = action;
  768. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  769. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  770. args.v4.ucPanelMode = panel_mode;
  771. else
  772. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  773. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  774. args.v4.ucLaneNum = dp_lane_count;
  775. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  776. args.v4.ucLaneNum = 8;
  777. else
  778. args.v4.ucLaneNum = 4;
  779. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  780. if (dp_clock == 270000)
  781. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  782. else if (dp_clock == 540000)
  783. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  784. }
  785. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  786. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  787. if (hpd_id == RADEON_HPD_NONE)
  788. args.v4.ucHPD_ID = 0;
  789. else
  790. args.v4.ucHPD_ID = hpd_id + 1;
  791. break;
  792. default:
  793. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  794. break;
  795. }
  796. break;
  797. default:
  798. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  799. break;
  800. }
  801. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  802. }
  803. union dig_transmitter_control {
  804. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  805. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  806. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  807. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  808. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  809. };
  810. void
  811. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  812. {
  813. struct drm_device *dev = encoder->dev;
  814. struct radeon_device *rdev = dev->dev_private;
  815. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  816. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  817. struct drm_connector *connector;
  818. union dig_transmitter_control args;
  819. int index = 0;
  820. uint8_t frev, crev;
  821. bool is_dp = false;
  822. int pll_id = 0;
  823. int dp_clock = 0;
  824. int dp_lane_count = 0;
  825. int connector_object_id = 0;
  826. int igp_lane_info = 0;
  827. int dig_encoder = dig->dig_encoder;
  828. int hpd_id = RADEON_HPD_NONE;
  829. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  830. connector = radeon_get_connector_for_encoder_init(encoder);
  831. /* just needed to avoid bailing in the encoder check. the encoder
  832. * isn't used for init
  833. */
  834. dig_encoder = 0;
  835. } else
  836. connector = radeon_get_connector_for_encoder(encoder);
  837. if (connector) {
  838. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  839. struct radeon_connector_atom_dig *dig_connector =
  840. radeon_connector->con_priv;
  841. hpd_id = radeon_connector->hpd.hpd;
  842. dp_clock = dig_connector->dp_clock;
  843. dp_lane_count = dig_connector->dp_lane_count;
  844. connector_object_id =
  845. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  846. igp_lane_info = dig_connector->igp_lane_info;
  847. }
  848. if (encoder->crtc) {
  849. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  850. pll_id = radeon_crtc->pll_id;
  851. }
  852. /* no dig encoder assigned */
  853. if (dig_encoder == -1)
  854. return;
  855. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  856. is_dp = true;
  857. memset(&args, 0, sizeof(args));
  858. switch (radeon_encoder->encoder_id) {
  859. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  860. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  861. break;
  862. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  863. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  865. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  866. break;
  867. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  868. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  869. break;
  870. }
  871. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  872. return;
  873. switch (frev) {
  874. case 1:
  875. switch (crev) {
  876. case 1:
  877. args.v1.ucAction = action;
  878. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  879. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  880. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  881. args.v1.asMode.ucLaneSel = lane_num;
  882. args.v1.asMode.ucLaneSet = lane_set;
  883. } else {
  884. if (is_dp)
  885. args.v1.usPixelClock =
  886. cpu_to_le16(dp_clock / 10);
  887. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  888. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  889. else
  890. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  891. }
  892. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  893. if (dig_encoder)
  894. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  895. else
  896. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  897. if ((rdev->flags & RADEON_IS_IGP) &&
  898. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  899. if (is_dp ||
  900. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  901. if (igp_lane_info & 0x1)
  902. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  903. else if (igp_lane_info & 0x2)
  904. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  905. else if (igp_lane_info & 0x4)
  906. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  907. else if (igp_lane_info & 0x8)
  908. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  909. } else {
  910. if (igp_lane_info & 0x3)
  911. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  912. else if (igp_lane_info & 0xc)
  913. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  914. }
  915. }
  916. if (dig->linkb)
  917. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  918. else
  919. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  920. if (is_dp)
  921. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  922. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  923. if (dig->coherent_mode)
  924. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  925. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  926. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  927. }
  928. break;
  929. case 2:
  930. args.v2.ucAction = action;
  931. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  932. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  933. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  934. args.v2.asMode.ucLaneSel = lane_num;
  935. args.v2.asMode.ucLaneSet = lane_set;
  936. } else {
  937. if (is_dp)
  938. args.v2.usPixelClock =
  939. cpu_to_le16(dp_clock / 10);
  940. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  941. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  942. else
  943. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  944. }
  945. args.v2.acConfig.ucEncoderSel = dig_encoder;
  946. if (dig->linkb)
  947. args.v2.acConfig.ucLinkSel = 1;
  948. switch (radeon_encoder->encoder_id) {
  949. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  950. args.v2.acConfig.ucTransmitterSel = 0;
  951. break;
  952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  953. args.v2.acConfig.ucTransmitterSel = 1;
  954. break;
  955. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  956. args.v2.acConfig.ucTransmitterSel = 2;
  957. break;
  958. }
  959. if (is_dp) {
  960. args.v2.acConfig.fCoherentMode = 1;
  961. args.v2.acConfig.fDPConnector = 1;
  962. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  963. if (dig->coherent_mode)
  964. args.v2.acConfig.fCoherentMode = 1;
  965. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  966. args.v2.acConfig.fDualLinkConnector = 1;
  967. }
  968. break;
  969. case 3:
  970. args.v3.ucAction = action;
  971. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  972. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  973. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  974. args.v3.asMode.ucLaneSel = lane_num;
  975. args.v3.asMode.ucLaneSet = lane_set;
  976. } else {
  977. if (is_dp)
  978. args.v3.usPixelClock =
  979. cpu_to_le16(dp_clock / 10);
  980. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  981. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  982. else
  983. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  984. }
  985. if (is_dp)
  986. args.v3.ucLaneNum = dp_lane_count;
  987. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  988. args.v3.ucLaneNum = 8;
  989. else
  990. args.v3.ucLaneNum = 4;
  991. if (dig->linkb)
  992. args.v3.acConfig.ucLinkSel = 1;
  993. if (dig_encoder & 1)
  994. args.v3.acConfig.ucEncoderSel = 1;
  995. /* Select the PLL for the PHY
  996. * DP PHY should be clocked from external src if there is
  997. * one.
  998. */
  999. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1000. if (is_dp && rdev->clock.dp_extclk)
  1001. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1002. else
  1003. args.v3.acConfig.ucRefClkSource = pll_id;
  1004. switch (radeon_encoder->encoder_id) {
  1005. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1006. args.v3.acConfig.ucTransmitterSel = 0;
  1007. break;
  1008. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1009. args.v3.acConfig.ucTransmitterSel = 1;
  1010. break;
  1011. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1012. args.v3.acConfig.ucTransmitterSel = 2;
  1013. break;
  1014. }
  1015. if (is_dp)
  1016. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1017. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1018. if (dig->coherent_mode)
  1019. args.v3.acConfig.fCoherentMode = 1;
  1020. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1021. args.v3.acConfig.fDualLinkConnector = 1;
  1022. }
  1023. break;
  1024. case 4:
  1025. args.v4.ucAction = action;
  1026. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1027. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1028. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1029. args.v4.asMode.ucLaneSel = lane_num;
  1030. args.v4.asMode.ucLaneSet = lane_set;
  1031. } else {
  1032. if (is_dp)
  1033. args.v4.usPixelClock =
  1034. cpu_to_le16(dp_clock / 10);
  1035. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1036. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1037. else
  1038. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1039. }
  1040. if (is_dp)
  1041. args.v4.ucLaneNum = dp_lane_count;
  1042. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1043. args.v4.ucLaneNum = 8;
  1044. else
  1045. args.v4.ucLaneNum = 4;
  1046. if (dig->linkb)
  1047. args.v4.acConfig.ucLinkSel = 1;
  1048. if (dig_encoder & 1)
  1049. args.v4.acConfig.ucEncoderSel = 1;
  1050. /* Select the PLL for the PHY
  1051. * DP PHY should be clocked from external src if there is
  1052. * one.
  1053. */
  1054. /* On DCE5 DCPLL usually generates the DP ref clock */
  1055. if (is_dp) {
  1056. if (rdev->clock.dp_extclk)
  1057. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1058. else
  1059. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1060. } else
  1061. args.v4.acConfig.ucRefClkSource = pll_id;
  1062. switch (radeon_encoder->encoder_id) {
  1063. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1064. args.v4.acConfig.ucTransmitterSel = 0;
  1065. break;
  1066. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1067. args.v4.acConfig.ucTransmitterSel = 1;
  1068. break;
  1069. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1070. args.v4.acConfig.ucTransmitterSel = 2;
  1071. break;
  1072. }
  1073. if (is_dp)
  1074. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1075. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1076. if (dig->coherent_mode)
  1077. args.v4.acConfig.fCoherentMode = 1;
  1078. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1079. args.v4.acConfig.fDualLinkConnector = 1;
  1080. }
  1081. break;
  1082. case 5:
  1083. args.v5.ucAction = action;
  1084. if (is_dp)
  1085. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1086. else
  1087. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1088. switch (radeon_encoder->encoder_id) {
  1089. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1090. if (dig->linkb)
  1091. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1092. else
  1093. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1094. break;
  1095. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1096. if (dig->linkb)
  1097. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1098. else
  1099. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1100. break;
  1101. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1102. if (dig->linkb)
  1103. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1104. else
  1105. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1106. break;
  1107. }
  1108. if (is_dp)
  1109. args.v5.ucLaneNum = dp_lane_count;
  1110. else if (radeon_encoder->pixel_clock > 165000)
  1111. args.v5.ucLaneNum = 8;
  1112. else
  1113. args.v5.ucLaneNum = 4;
  1114. args.v5.ucConnObjId = connector_object_id;
  1115. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1116. if (is_dp && rdev->clock.dp_extclk)
  1117. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1118. else
  1119. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1120. if (is_dp)
  1121. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1122. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1123. if (dig->coherent_mode)
  1124. args.v5.asConfig.ucCoherentMode = 1;
  1125. }
  1126. if (hpd_id == RADEON_HPD_NONE)
  1127. args.v5.asConfig.ucHPDSel = 0;
  1128. else
  1129. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1130. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1131. args.v5.ucDPLaneSet = lane_set;
  1132. break;
  1133. default:
  1134. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1135. break;
  1136. }
  1137. break;
  1138. default:
  1139. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1140. break;
  1141. }
  1142. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1143. }
  1144. bool
  1145. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1146. {
  1147. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1148. struct drm_device *dev = radeon_connector->base.dev;
  1149. struct radeon_device *rdev = dev->dev_private;
  1150. union dig_transmitter_control args;
  1151. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1152. uint8_t frev, crev;
  1153. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1154. goto done;
  1155. if (!ASIC_IS_DCE4(rdev))
  1156. goto done;
  1157. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1158. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1159. goto done;
  1160. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1161. goto done;
  1162. memset(&args, 0, sizeof(args));
  1163. args.v1.ucAction = action;
  1164. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1165. /* wait for the panel to power up */
  1166. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1167. int i;
  1168. for (i = 0; i < 300; i++) {
  1169. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1170. return true;
  1171. mdelay(1);
  1172. }
  1173. return false;
  1174. }
  1175. done:
  1176. return true;
  1177. }
  1178. union external_encoder_control {
  1179. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1180. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1181. };
  1182. static void
  1183. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1184. struct drm_encoder *ext_encoder,
  1185. int action)
  1186. {
  1187. struct drm_device *dev = encoder->dev;
  1188. struct radeon_device *rdev = dev->dev_private;
  1189. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1190. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1191. union external_encoder_control args;
  1192. struct drm_connector *connector;
  1193. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1194. u8 frev, crev;
  1195. int dp_clock = 0;
  1196. int dp_lane_count = 0;
  1197. int connector_object_id = 0;
  1198. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1199. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1200. connector = radeon_get_connector_for_encoder_init(encoder);
  1201. else
  1202. connector = radeon_get_connector_for_encoder(encoder);
  1203. if (connector) {
  1204. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1205. struct radeon_connector_atom_dig *dig_connector =
  1206. radeon_connector->con_priv;
  1207. dp_clock = dig_connector->dp_clock;
  1208. dp_lane_count = dig_connector->dp_lane_count;
  1209. connector_object_id =
  1210. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1211. }
  1212. memset(&args, 0, sizeof(args));
  1213. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1214. return;
  1215. switch (frev) {
  1216. case 1:
  1217. /* no params on frev 1 */
  1218. break;
  1219. case 2:
  1220. switch (crev) {
  1221. case 1:
  1222. case 2:
  1223. args.v1.sDigEncoder.ucAction = action;
  1224. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1225. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1226. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1227. if (dp_clock == 270000)
  1228. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1229. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1230. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1231. args.v1.sDigEncoder.ucLaneNum = 8;
  1232. else
  1233. args.v1.sDigEncoder.ucLaneNum = 4;
  1234. break;
  1235. case 3:
  1236. args.v3.sExtEncoder.ucAction = action;
  1237. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1238. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1239. else
  1240. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1241. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1242. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1243. if (dp_clock == 270000)
  1244. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1245. else if (dp_clock == 540000)
  1246. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1247. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1248. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1249. args.v3.sExtEncoder.ucLaneNum = 8;
  1250. else
  1251. args.v3.sExtEncoder.ucLaneNum = 4;
  1252. switch (ext_enum) {
  1253. case GRAPH_OBJECT_ENUM_ID1:
  1254. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1255. break;
  1256. case GRAPH_OBJECT_ENUM_ID2:
  1257. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1258. break;
  1259. case GRAPH_OBJECT_ENUM_ID3:
  1260. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1261. break;
  1262. }
  1263. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1264. break;
  1265. default:
  1266. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1267. return;
  1268. }
  1269. break;
  1270. default:
  1271. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1272. return;
  1273. }
  1274. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1275. }
  1276. static void
  1277. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1278. {
  1279. struct drm_device *dev = encoder->dev;
  1280. struct radeon_device *rdev = dev->dev_private;
  1281. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1282. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1283. ENABLE_YUV_PS_ALLOCATION args;
  1284. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1285. uint32_t temp, reg;
  1286. memset(&args, 0, sizeof(args));
  1287. if (rdev->family >= CHIP_R600)
  1288. reg = R600_BIOS_3_SCRATCH;
  1289. else
  1290. reg = RADEON_BIOS_3_SCRATCH;
  1291. /* XXX: fix up scratch reg handling */
  1292. temp = RREG32(reg);
  1293. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1294. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1295. (radeon_crtc->crtc_id << 18)));
  1296. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1297. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1298. else
  1299. WREG32(reg, 0);
  1300. if (enable)
  1301. args.ucEnable = ATOM_ENABLE;
  1302. args.ucCRTC = radeon_crtc->crtc_id;
  1303. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1304. WREG32(reg, temp);
  1305. }
  1306. static void
  1307. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1308. {
  1309. struct drm_device *dev = encoder->dev;
  1310. struct radeon_device *rdev = dev->dev_private;
  1311. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1312. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1313. int index = 0;
  1314. memset(&args, 0, sizeof(args));
  1315. switch (radeon_encoder->encoder_id) {
  1316. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1317. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1318. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1319. break;
  1320. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1321. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1322. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1323. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1324. break;
  1325. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1326. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1327. break;
  1328. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1329. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1330. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1331. else
  1332. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1333. break;
  1334. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1335. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1336. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1337. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1338. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1339. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1340. else
  1341. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1342. break;
  1343. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1344. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1345. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1346. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1347. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1348. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1349. else
  1350. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1351. break;
  1352. default:
  1353. return;
  1354. }
  1355. switch (mode) {
  1356. case DRM_MODE_DPMS_ON:
  1357. args.ucAction = ATOM_ENABLE;
  1358. /* workaround for DVOOutputControl on some RS690 systems */
  1359. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1360. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1361. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1363. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1364. } else
  1365. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1366. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1367. args.ucAction = ATOM_LCD_BLON;
  1368. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1369. }
  1370. break;
  1371. case DRM_MODE_DPMS_STANDBY:
  1372. case DRM_MODE_DPMS_SUSPEND:
  1373. case DRM_MODE_DPMS_OFF:
  1374. args.ucAction = ATOM_DISABLE;
  1375. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1376. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1377. args.ucAction = ATOM_LCD_BLOFF;
  1378. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1379. }
  1380. break;
  1381. }
  1382. }
  1383. static void
  1384. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1385. {
  1386. struct drm_device *dev = encoder->dev;
  1387. struct radeon_device *rdev = dev->dev_private;
  1388. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1389. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1390. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1391. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1392. struct radeon_connector *radeon_connector = NULL;
  1393. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1394. if (connector) {
  1395. radeon_connector = to_radeon_connector(connector);
  1396. radeon_dig_connector = radeon_connector->con_priv;
  1397. }
  1398. switch (mode) {
  1399. case DRM_MODE_DPMS_ON:
  1400. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1401. if (!connector)
  1402. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1403. else
  1404. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1405. /* setup and enable the encoder */
  1406. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1407. atombios_dig_encoder_setup(encoder,
  1408. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1409. dig->panel_mode);
  1410. if (ext_encoder) {
  1411. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1412. atombios_external_encoder_setup(encoder, ext_encoder,
  1413. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1414. }
  1415. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1416. } else if (ASIC_IS_DCE4(rdev)) {
  1417. /* setup and enable the encoder */
  1418. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1419. /* enable the transmitter */
  1420. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1421. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1422. } else {
  1423. /* setup and enable the encoder and transmitter */
  1424. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1425. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1426. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1427. /* some early dce3.2 boards have a bug in their transmitter control table */
  1428. if ((rdev->family != CHIP_RV710) || (rdev->family != CHIP_RV730))
  1429. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1430. }
  1431. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1432. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1433. atombios_set_edp_panel_power(connector,
  1434. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1435. radeon_dig_connector->edp_on = true;
  1436. }
  1437. radeon_dp_link_train(encoder, connector);
  1438. if (ASIC_IS_DCE4(rdev))
  1439. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1440. }
  1441. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1442. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1443. break;
  1444. case DRM_MODE_DPMS_STANDBY:
  1445. case DRM_MODE_DPMS_SUSPEND:
  1446. case DRM_MODE_DPMS_OFF:
  1447. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1448. /* disable the transmitter */
  1449. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1450. } else if (ASIC_IS_DCE4(rdev)) {
  1451. /* disable the transmitter */
  1452. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1453. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1454. } else {
  1455. /* disable the encoder and transmitter */
  1456. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1457. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1458. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1459. }
  1460. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1461. if (ASIC_IS_DCE4(rdev))
  1462. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1463. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1464. atombios_set_edp_panel_power(connector,
  1465. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1466. radeon_dig_connector->edp_on = false;
  1467. }
  1468. }
  1469. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1470. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1471. break;
  1472. }
  1473. }
  1474. static void
  1475. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1476. struct drm_encoder *ext_encoder,
  1477. int mode)
  1478. {
  1479. struct drm_device *dev = encoder->dev;
  1480. struct radeon_device *rdev = dev->dev_private;
  1481. switch (mode) {
  1482. case DRM_MODE_DPMS_ON:
  1483. default:
  1484. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1485. atombios_external_encoder_setup(encoder, ext_encoder,
  1486. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1487. atombios_external_encoder_setup(encoder, ext_encoder,
  1488. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1489. } else
  1490. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1491. break;
  1492. case DRM_MODE_DPMS_STANDBY:
  1493. case DRM_MODE_DPMS_SUSPEND:
  1494. case DRM_MODE_DPMS_OFF:
  1495. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1496. atombios_external_encoder_setup(encoder, ext_encoder,
  1497. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1498. atombios_external_encoder_setup(encoder, ext_encoder,
  1499. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1500. } else
  1501. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1502. break;
  1503. }
  1504. }
  1505. static void
  1506. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1507. {
  1508. struct drm_device *dev = encoder->dev;
  1509. struct radeon_device *rdev = dev->dev_private;
  1510. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1511. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1512. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1513. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1514. radeon_encoder->active_device);
  1515. switch (radeon_encoder->encoder_id) {
  1516. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1517. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1518. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1519. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1520. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1521. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1522. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1523. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1524. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1525. break;
  1526. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1527. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1528. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1529. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1530. radeon_atom_encoder_dpms_dig(encoder, mode);
  1531. break;
  1532. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1533. if (ASIC_IS_DCE5(rdev)) {
  1534. switch (mode) {
  1535. case DRM_MODE_DPMS_ON:
  1536. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1537. break;
  1538. case DRM_MODE_DPMS_STANDBY:
  1539. case DRM_MODE_DPMS_SUSPEND:
  1540. case DRM_MODE_DPMS_OFF:
  1541. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1542. break;
  1543. }
  1544. } else if (ASIC_IS_DCE3(rdev))
  1545. radeon_atom_encoder_dpms_dig(encoder, mode);
  1546. else
  1547. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1548. break;
  1549. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1550. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1551. if (ASIC_IS_DCE5(rdev)) {
  1552. switch (mode) {
  1553. case DRM_MODE_DPMS_ON:
  1554. atombios_dac_setup(encoder, ATOM_ENABLE);
  1555. break;
  1556. case DRM_MODE_DPMS_STANDBY:
  1557. case DRM_MODE_DPMS_SUSPEND:
  1558. case DRM_MODE_DPMS_OFF:
  1559. atombios_dac_setup(encoder, ATOM_DISABLE);
  1560. break;
  1561. }
  1562. } else
  1563. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1564. break;
  1565. default:
  1566. return;
  1567. }
  1568. if (ext_encoder)
  1569. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1570. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1571. }
  1572. union crtc_source_param {
  1573. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1574. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1575. };
  1576. static void
  1577. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1578. {
  1579. struct drm_device *dev = encoder->dev;
  1580. struct radeon_device *rdev = dev->dev_private;
  1581. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1582. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1583. union crtc_source_param args;
  1584. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1585. uint8_t frev, crev;
  1586. struct radeon_encoder_atom_dig *dig;
  1587. memset(&args, 0, sizeof(args));
  1588. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1589. return;
  1590. switch (frev) {
  1591. case 1:
  1592. switch (crev) {
  1593. case 1:
  1594. default:
  1595. if (ASIC_IS_AVIVO(rdev))
  1596. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1597. else {
  1598. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1599. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1600. } else {
  1601. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1602. }
  1603. }
  1604. switch (radeon_encoder->encoder_id) {
  1605. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1606. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1607. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1608. break;
  1609. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1610. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1611. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1612. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1613. else
  1614. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1615. break;
  1616. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1617. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1618. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1619. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1620. break;
  1621. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1622. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1623. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1624. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1625. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1626. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1627. else
  1628. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1629. break;
  1630. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1631. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1632. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1633. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1634. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1635. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1636. else
  1637. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1638. break;
  1639. }
  1640. break;
  1641. case 2:
  1642. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1643. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1644. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1645. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1646. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1647. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1648. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1649. else
  1650. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1651. } else
  1652. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1653. switch (radeon_encoder->encoder_id) {
  1654. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1655. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1656. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1657. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1658. dig = radeon_encoder->enc_priv;
  1659. switch (dig->dig_encoder) {
  1660. case 0:
  1661. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1662. break;
  1663. case 1:
  1664. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1665. break;
  1666. case 2:
  1667. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1668. break;
  1669. case 3:
  1670. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1671. break;
  1672. case 4:
  1673. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1674. break;
  1675. case 5:
  1676. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1677. break;
  1678. }
  1679. break;
  1680. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1681. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1682. break;
  1683. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1684. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1685. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1686. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1687. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1688. else
  1689. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1690. break;
  1691. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1692. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1693. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1694. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1695. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1696. else
  1697. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1698. break;
  1699. }
  1700. break;
  1701. }
  1702. break;
  1703. default:
  1704. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1705. return;
  1706. }
  1707. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1708. /* update scratch regs with new routing */
  1709. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1710. }
  1711. static void
  1712. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1713. struct drm_display_mode *mode)
  1714. {
  1715. struct drm_device *dev = encoder->dev;
  1716. struct radeon_device *rdev = dev->dev_private;
  1717. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1718. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1719. /* Funky macbooks */
  1720. if ((dev->pdev->device == 0x71C5) &&
  1721. (dev->pdev->subsystem_vendor == 0x106b) &&
  1722. (dev->pdev->subsystem_device == 0x0080)) {
  1723. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1724. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1725. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1726. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1727. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1728. }
  1729. }
  1730. /* set scaler clears this on some chips */
  1731. if (ASIC_IS_AVIVO(rdev) &&
  1732. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1733. if (ASIC_IS_DCE4(rdev)) {
  1734. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1735. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1736. EVERGREEN_INTERLEAVE_EN);
  1737. else
  1738. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1739. } else {
  1740. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1741. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1742. AVIVO_D1MODE_INTERLEAVE_EN);
  1743. else
  1744. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1745. }
  1746. }
  1747. }
  1748. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1749. {
  1750. struct drm_device *dev = encoder->dev;
  1751. struct radeon_device *rdev = dev->dev_private;
  1752. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1753. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1754. struct drm_encoder *test_encoder;
  1755. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1756. uint32_t dig_enc_in_use = 0;
  1757. if (ASIC_IS_DCE6(rdev)) {
  1758. /* DCE6 */
  1759. switch (radeon_encoder->encoder_id) {
  1760. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1761. if (dig->linkb)
  1762. return 1;
  1763. else
  1764. return 0;
  1765. break;
  1766. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1767. if (dig->linkb)
  1768. return 3;
  1769. else
  1770. return 2;
  1771. break;
  1772. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1773. if (dig->linkb)
  1774. return 5;
  1775. else
  1776. return 4;
  1777. break;
  1778. }
  1779. } else if (ASIC_IS_DCE4(rdev)) {
  1780. /* DCE4/5 */
  1781. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1782. /* ontario follows DCE4 */
  1783. if (rdev->family == CHIP_PALM) {
  1784. if (dig->linkb)
  1785. return 1;
  1786. else
  1787. return 0;
  1788. } else
  1789. /* llano follows DCE3.2 */
  1790. return radeon_crtc->crtc_id;
  1791. } else {
  1792. switch (radeon_encoder->encoder_id) {
  1793. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1794. if (dig->linkb)
  1795. return 1;
  1796. else
  1797. return 0;
  1798. break;
  1799. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1800. if (dig->linkb)
  1801. return 3;
  1802. else
  1803. return 2;
  1804. break;
  1805. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1806. if (dig->linkb)
  1807. return 5;
  1808. else
  1809. return 4;
  1810. break;
  1811. }
  1812. }
  1813. }
  1814. /* on DCE32 and encoder can driver any block so just crtc id */
  1815. if (ASIC_IS_DCE32(rdev)) {
  1816. return radeon_crtc->crtc_id;
  1817. }
  1818. /* on DCE3 - LVTMA can only be driven by DIGB */
  1819. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1820. struct radeon_encoder *radeon_test_encoder;
  1821. if (encoder == test_encoder)
  1822. continue;
  1823. if (!radeon_encoder_is_digital(test_encoder))
  1824. continue;
  1825. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1826. dig = radeon_test_encoder->enc_priv;
  1827. if (dig->dig_encoder >= 0)
  1828. dig_enc_in_use |= (1 << dig->dig_encoder);
  1829. }
  1830. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1831. if (dig_enc_in_use & 0x2)
  1832. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1833. return 1;
  1834. }
  1835. if (!(dig_enc_in_use & 1))
  1836. return 0;
  1837. return 1;
  1838. }
  1839. /* This only needs to be called once at startup */
  1840. void
  1841. radeon_atom_encoder_init(struct radeon_device *rdev)
  1842. {
  1843. struct drm_device *dev = rdev->ddev;
  1844. struct drm_encoder *encoder;
  1845. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1846. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1847. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1848. switch (radeon_encoder->encoder_id) {
  1849. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1850. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1851. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1852. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1853. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1854. break;
  1855. default:
  1856. break;
  1857. }
  1858. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1859. atombios_external_encoder_setup(encoder, ext_encoder,
  1860. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1861. }
  1862. }
  1863. static void
  1864. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1865. struct drm_display_mode *mode,
  1866. struct drm_display_mode *adjusted_mode)
  1867. {
  1868. struct drm_device *dev = encoder->dev;
  1869. struct radeon_device *rdev = dev->dev_private;
  1870. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1871. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1872. /* need to call this here rather than in prepare() since we need some crtc info */
  1873. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1874. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1875. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1876. atombios_yuv_setup(encoder, true);
  1877. else
  1878. atombios_yuv_setup(encoder, false);
  1879. }
  1880. switch (radeon_encoder->encoder_id) {
  1881. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1882. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1883. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1884. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1885. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1886. break;
  1887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1888. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1889. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1891. /* handled in dpms */
  1892. break;
  1893. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1894. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1895. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1896. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1897. break;
  1898. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1899. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1900. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1901. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1902. atombios_dac_setup(encoder, ATOM_ENABLE);
  1903. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1904. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1905. atombios_tv_setup(encoder, ATOM_ENABLE);
  1906. else
  1907. atombios_tv_setup(encoder, ATOM_DISABLE);
  1908. }
  1909. break;
  1910. }
  1911. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1912. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1913. r600_hdmi_enable(encoder);
  1914. if (ASIC_IS_DCE6(rdev))
  1915. ; /* TODO (use pointers instead of if-s?) */
  1916. else if (ASIC_IS_DCE4(rdev))
  1917. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1918. else
  1919. r600_hdmi_setmode(encoder, adjusted_mode);
  1920. }
  1921. }
  1922. static bool
  1923. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1924. {
  1925. struct drm_device *dev = encoder->dev;
  1926. struct radeon_device *rdev = dev->dev_private;
  1927. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1928. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1929. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1930. ATOM_DEVICE_CV_SUPPORT |
  1931. ATOM_DEVICE_CRT_SUPPORT)) {
  1932. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1933. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1934. uint8_t frev, crev;
  1935. memset(&args, 0, sizeof(args));
  1936. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1937. return false;
  1938. args.sDacload.ucMisc = 0;
  1939. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1940. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1941. args.sDacload.ucDacType = ATOM_DAC_A;
  1942. else
  1943. args.sDacload.ucDacType = ATOM_DAC_B;
  1944. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1945. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1946. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1947. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1948. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1949. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1950. if (crev >= 3)
  1951. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1952. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1953. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1954. if (crev >= 3)
  1955. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1956. }
  1957. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1958. return true;
  1959. } else
  1960. return false;
  1961. }
  1962. static enum drm_connector_status
  1963. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1964. {
  1965. struct drm_device *dev = encoder->dev;
  1966. struct radeon_device *rdev = dev->dev_private;
  1967. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1968. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1969. uint32_t bios_0_scratch;
  1970. if (!atombios_dac_load_detect(encoder, connector)) {
  1971. DRM_DEBUG_KMS("detect returned false \n");
  1972. return connector_status_unknown;
  1973. }
  1974. if (rdev->family >= CHIP_R600)
  1975. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1976. else
  1977. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1978. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1979. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1980. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1981. return connector_status_connected;
  1982. }
  1983. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1984. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1985. return connector_status_connected;
  1986. }
  1987. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1988. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1989. return connector_status_connected;
  1990. }
  1991. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1992. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1993. return connector_status_connected; /* CTV */
  1994. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1995. return connector_status_connected; /* STV */
  1996. }
  1997. return connector_status_disconnected;
  1998. }
  1999. static enum drm_connector_status
  2000. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2001. {
  2002. struct drm_device *dev = encoder->dev;
  2003. struct radeon_device *rdev = dev->dev_private;
  2004. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2005. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2006. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2007. u32 bios_0_scratch;
  2008. if (!ASIC_IS_DCE4(rdev))
  2009. return connector_status_unknown;
  2010. if (!ext_encoder)
  2011. return connector_status_unknown;
  2012. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2013. return connector_status_unknown;
  2014. /* load detect on the dp bridge */
  2015. atombios_external_encoder_setup(encoder, ext_encoder,
  2016. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2017. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2018. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2019. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2020. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2021. return connector_status_connected;
  2022. }
  2023. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2024. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2025. return connector_status_connected;
  2026. }
  2027. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2028. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2029. return connector_status_connected;
  2030. }
  2031. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2032. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2033. return connector_status_connected; /* CTV */
  2034. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2035. return connector_status_connected; /* STV */
  2036. }
  2037. return connector_status_disconnected;
  2038. }
  2039. void
  2040. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2041. {
  2042. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2043. if (ext_encoder)
  2044. /* ddc_setup on the dp bridge */
  2045. atombios_external_encoder_setup(encoder, ext_encoder,
  2046. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2047. }
  2048. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2049. {
  2050. struct radeon_device *rdev = encoder->dev->dev_private;
  2051. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2052. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2053. if ((radeon_encoder->active_device &
  2054. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2055. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2056. ENCODER_OBJECT_ID_NONE)) {
  2057. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2058. if (dig) {
  2059. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2060. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2061. if (rdev->family >= CHIP_R600)
  2062. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2063. else
  2064. /* RS600/690/740 have only 1 afmt block */
  2065. dig->afmt = rdev->mode_info.afmt[0];
  2066. }
  2067. }
  2068. }
  2069. radeon_atom_output_lock(encoder, true);
  2070. if (connector) {
  2071. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2072. /* select the clock/data port if it uses a router */
  2073. if (radeon_connector->router.cd_valid)
  2074. radeon_router_select_cd_port(radeon_connector);
  2075. /* turn eDP panel on for mode set */
  2076. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2077. atombios_set_edp_panel_power(connector,
  2078. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2079. }
  2080. /* this is needed for the pll/ss setup to work correctly in some cases */
  2081. atombios_set_encoder_crtc_source(encoder);
  2082. }
  2083. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2084. {
  2085. /* need to call this here as we need the crtc set up */
  2086. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2087. radeon_atom_output_lock(encoder, false);
  2088. }
  2089. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2090. {
  2091. struct drm_device *dev = encoder->dev;
  2092. struct radeon_device *rdev = dev->dev_private;
  2093. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2094. struct radeon_encoder_atom_dig *dig;
  2095. /* check for pre-DCE3 cards with shared encoders;
  2096. * can't really use the links individually, so don't disable
  2097. * the encoder if it's in use by another connector
  2098. */
  2099. if (!ASIC_IS_DCE3(rdev)) {
  2100. struct drm_encoder *other_encoder;
  2101. struct radeon_encoder *other_radeon_encoder;
  2102. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2103. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2104. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2105. drm_helper_encoder_in_use(other_encoder))
  2106. goto disable_done;
  2107. }
  2108. }
  2109. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2110. switch (radeon_encoder->encoder_id) {
  2111. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2112. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2113. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2114. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2115. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2116. break;
  2117. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2118. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2119. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2120. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2121. /* handled in dpms */
  2122. break;
  2123. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2124. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2125. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2126. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2127. break;
  2128. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2129. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2130. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2131. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2132. atombios_dac_setup(encoder, ATOM_DISABLE);
  2133. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2134. atombios_tv_setup(encoder, ATOM_DISABLE);
  2135. break;
  2136. }
  2137. disable_done:
  2138. if (radeon_encoder_is_digital(encoder)) {
  2139. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2140. r600_hdmi_disable(encoder);
  2141. dig = radeon_encoder->enc_priv;
  2142. dig->dig_encoder = -1;
  2143. }
  2144. radeon_encoder->active_device = 0;
  2145. }
  2146. /* these are handled by the primary encoders */
  2147. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2148. {
  2149. }
  2150. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2151. {
  2152. }
  2153. static void
  2154. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2155. struct drm_display_mode *mode,
  2156. struct drm_display_mode *adjusted_mode)
  2157. {
  2158. }
  2159. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2160. {
  2161. }
  2162. static void
  2163. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2164. {
  2165. }
  2166. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2167. const struct drm_display_mode *mode,
  2168. struct drm_display_mode *adjusted_mode)
  2169. {
  2170. return true;
  2171. }
  2172. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2173. .dpms = radeon_atom_ext_dpms,
  2174. .mode_fixup = radeon_atom_ext_mode_fixup,
  2175. .prepare = radeon_atom_ext_prepare,
  2176. .mode_set = radeon_atom_ext_mode_set,
  2177. .commit = radeon_atom_ext_commit,
  2178. .disable = radeon_atom_ext_disable,
  2179. /* no detect for TMDS/LVDS yet */
  2180. };
  2181. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2182. .dpms = radeon_atom_encoder_dpms,
  2183. .mode_fixup = radeon_atom_mode_fixup,
  2184. .prepare = radeon_atom_encoder_prepare,
  2185. .mode_set = radeon_atom_encoder_mode_set,
  2186. .commit = radeon_atom_encoder_commit,
  2187. .disable = radeon_atom_encoder_disable,
  2188. .detect = radeon_atom_dig_detect,
  2189. };
  2190. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2191. .dpms = radeon_atom_encoder_dpms,
  2192. .mode_fixup = radeon_atom_mode_fixup,
  2193. .prepare = radeon_atom_encoder_prepare,
  2194. .mode_set = radeon_atom_encoder_mode_set,
  2195. .commit = radeon_atom_encoder_commit,
  2196. .detect = radeon_atom_dac_detect,
  2197. };
  2198. void radeon_enc_destroy(struct drm_encoder *encoder)
  2199. {
  2200. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2201. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2202. radeon_atom_backlight_exit(radeon_encoder);
  2203. kfree(radeon_encoder->enc_priv);
  2204. drm_encoder_cleanup(encoder);
  2205. kfree(radeon_encoder);
  2206. }
  2207. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2208. .destroy = radeon_enc_destroy,
  2209. };
  2210. struct radeon_encoder_atom_dac *
  2211. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2212. {
  2213. struct drm_device *dev = radeon_encoder->base.dev;
  2214. struct radeon_device *rdev = dev->dev_private;
  2215. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2216. if (!dac)
  2217. return NULL;
  2218. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2219. return dac;
  2220. }
  2221. struct radeon_encoder_atom_dig *
  2222. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2223. {
  2224. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2225. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2226. if (!dig)
  2227. return NULL;
  2228. /* coherent mode by default */
  2229. dig->coherent_mode = true;
  2230. dig->dig_encoder = -1;
  2231. if (encoder_enum == 2)
  2232. dig->linkb = true;
  2233. else
  2234. dig->linkb = false;
  2235. return dig;
  2236. }
  2237. void
  2238. radeon_add_atom_encoder(struct drm_device *dev,
  2239. uint32_t encoder_enum,
  2240. uint32_t supported_device,
  2241. u16 caps)
  2242. {
  2243. struct radeon_device *rdev = dev->dev_private;
  2244. struct drm_encoder *encoder;
  2245. struct radeon_encoder *radeon_encoder;
  2246. /* see if we already added it */
  2247. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2248. radeon_encoder = to_radeon_encoder(encoder);
  2249. if (radeon_encoder->encoder_enum == encoder_enum) {
  2250. radeon_encoder->devices |= supported_device;
  2251. return;
  2252. }
  2253. }
  2254. /* add a new one */
  2255. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2256. if (!radeon_encoder)
  2257. return;
  2258. encoder = &radeon_encoder->base;
  2259. switch (rdev->num_crtc) {
  2260. case 1:
  2261. encoder->possible_crtcs = 0x1;
  2262. break;
  2263. case 2:
  2264. default:
  2265. encoder->possible_crtcs = 0x3;
  2266. break;
  2267. case 4:
  2268. encoder->possible_crtcs = 0xf;
  2269. break;
  2270. case 6:
  2271. encoder->possible_crtcs = 0x3f;
  2272. break;
  2273. }
  2274. radeon_encoder->enc_priv = NULL;
  2275. radeon_encoder->encoder_enum = encoder_enum;
  2276. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2277. radeon_encoder->devices = supported_device;
  2278. radeon_encoder->rmx_type = RMX_OFF;
  2279. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2280. radeon_encoder->is_ext_encoder = false;
  2281. radeon_encoder->caps = caps;
  2282. switch (radeon_encoder->encoder_id) {
  2283. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2284. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2285. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2286. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2287. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2288. radeon_encoder->rmx_type = RMX_FULL;
  2289. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2290. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2291. } else {
  2292. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2293. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2294. }
  2295. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2296. break;
  2297. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2298. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2299. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2300. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2301. break;
  2302. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2303. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2304. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2305. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2306. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2307. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2308. break;
  2309. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2311. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2312. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2313. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2314. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2315. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2316. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2317. radeon_encoder->rmx_type = RMX_FULL;
  2318. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2319. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2320. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2321. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2322. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2323. } else {
  2324. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2325. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2326. }
  2327. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2328. break;
  2329. case ENCODER_OBJECT_ID_SI170B:
  2330. case ENCODER_OBJECT_ID_CH7303:
  2331. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2332. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2333. case ENCODER_OBJECT_ID_TITFP513:
  2334. case ENCODER_OBJECT_ID_VT1623:
  2335. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2336. case ENCODER_OBJECT_ID_TRAVIS:
  2337. case ENCODER_OBJECT_ID_NUTMEG:
  2338. /* these are handled by the primary encoders */
  2339. radeon_encoder->is_ext_encoder = true;
  2340. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2341. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2342. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2343. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2344. else
  2345. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2346. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2347. break;
  2348. }
  2349. }