i2c-imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * Copyright (C) 2002 Motorola GSG-China
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307,
  17. * USA.
  18. *
  19. * Author:
  20. * Darius Augulis, Teltonika Inc.
  21. *
  22. * Desc.:
  23. * Implementation of I2C Adapter/Algorithm Driver
  24. * for I2C Bus integrated in Freescale i.MX/MXC processors
  25. *
  26. * Derived from Motorola GSG China I2C example driver
  27. *
  28. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
  29. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
  30. * Copyright (C) 2007 RightHand Technologies, Inc.
  31. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  32. *
  33. */
  34. /** Includes *******************************************************************
  35. *******************************************************************************/
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/module.h>
  39. #include <linux/errno.h>
  40. #include <linux/err.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/delay.h>
  43. #include <linux/i2c.h>
  44. #include <linux/io.h>
  45. #include <linux/sched.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/clk.h>
  48. #include <linux/slab.h>
  49. #include <linux/of.h>
  50. #include <linux/of_device.h>
  51. #include <linux/of_i2c.h>
  52. #include <linux/pinctrl/consumer.h>
  53. #include <mach/irqs.h>
  54. #include <mach/hardware.h>
  55. #include <mach/i2c.h>
  56. /** Defines ********************************************************************
  57. *******************************************************************************/
  58. /* This will be the driver name the kernel reports */
  59. #define DRIVER_NAME "imx-i2c"
  60. /* Default value */
  61. #define IMX_I2C_BIT_RATE 100000 /* 100kHz */
  62. /* IMX I2C registers */
  63. #define IMX_I2C_IADR 0x00 /* i2c slave address */
  64. #define IMX_I2C_IFDR 0x04 /* i2c frequency divider */
  65. #define IMX_I2C_I2CR 0x08 /* i2c control */
  66. #define IMX_I2C_I2SR 0x0C /* i2c status */
  67. #define IMX_I2C_I2DR 0x10 /* i2c transfer data */
  68. /* Bits of IMX I2C registers */
  69. #define I2SR_RXAK 0x01
  70. #define I2SR_IIF 0x02
  71. #define I2SR_SRW 0x04
  72. #define I2SR_IAL 0x10
  73. #define I2SR_IBB 0x20
  74. #define I2SR_IAAS 0x40
  75. #define I2SR_ICF 0x80
  76. #define I2CR_RSTA 0x04
  77. #define I2CR_TXAK 0x08
  78. #define I2CR_MTX 0x10
  79. #define I2CR_MSTA 0x20
  80. #define I2CR_IIEN 0x40
  81. #define I2CR_IEN 0x80
  82. /** Variables ******************************************************************
  83. *******************************************************************************/
  84. /*
  85. * sorted list of clock divider, register value pairs
  86. * taken from table 26-5, p.26-9, Freescale i.MX
  87. * Integrated Portable System Processor Reference Manual
  88. * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
  89. *
  90. * Duplicated divider values removed from list
  91. */
  92. static u16 __initdata i2c_clk_div[50][2] = {
  93. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  94. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  95. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  96. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  97. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  98. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  99. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  100. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  101. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  102. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  103. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  104. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  105. { 3072, 0x1E }, { 3840, 0x1F }
  106. };
  107. struct imx_i2c_struct {
  108. struct i2c_adapter adapter;
  109. struct clk *clk;
  110. void __iomem *base;
  111. wait_queue_head_t queue;
  112. unsigned long i2csr;
  113. unsigned int disable_delay;
  114. int stopped;
  115. unsigned int ifdr; /* IMX_I2C_IFDR */
  116. };
  117. static const struct of_device_id i2c_imx_dt_ids[] = {
  118. { .compatible = "fsl,imx1-i2c", },
  119. { /* sentinel */ }
  120. };
  121. /** Functions for IMX I2C adapter driver ***************************************
  122. *******************************************************************************/
  123. static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx, int for_busy)
  124. {
  125. unsigned long orig_jiffies = jiffies;
  126. unsigned int temp;
  127. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  128. while (1) {
  129. temp = readb(i2c_imx->base + IMX_I2C_I2SR);
  130. if (for_busy && (temp & I2SR_IBB))
  131. break;
  132. if (!for_busy && !(temp & I2SR_IBB))
  133. break;
  134. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  135. dev_dbg(&i2c_imx->adapter.dev,
  136. "<%s> I2C bus is busy\n", __func__);
  137. return -ETIMEDOUT;
  138. }
  139. schedule();
  140. }
  141. return 0;
  142. }
  143. static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx)
  144. {
  145. wait_event_timeout(i2c_imx->queue, i2c_imx->i2csr & I2SR_IIF, HZ / 10);
  146. if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
  147. dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
  148. return -ETIMEDOUT;
  149. }
  150. dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
  151. i2c_imx->i2csr = 0;
  152. return 0;
  153. }
  154. static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
  155. {
  156. if (readb(i2c_imx->base + IMX_I2C_I2SR) & I2SR_RXAK) {
  157. dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
  158. return -EIO; /* No ACK */
  159. }
  160. dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
  161. return 0;
  162. }
  163. static int i2c_imx_start(struct imx_i2c_struct *i2c_imx)
  164. {
  165. unsigned int temp = 0;
  166. int result;
  167. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  168. clk_prepare_enable(i2c_imx->clk);
  169. writeb(i2c_imx->ifdr, i2c_imx->base + IMX_I2C_IFDR);
  170. /* Enable I2C controller */
  171. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  172. writeb(I2CR_IEN, i2c_imx->base + IMX_I2C_I2CR);
  173. /* Wait controller to be stable */
  174. udelay(50);
  175. /* Start I2C transaction */
  176. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  177. temp |= I2CR_MSTA;
  178. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  179. result = i2c_imx_bus_busy(i2c_imx, 1);
  180. if (result)
  181. return result;
  182. i2c_imx->stopped = 0;
  183. temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
  184. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  185. return result;
  186. }
  187. static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx)
  188. {
  189. unsigned int temp = 0;
  190. if (!i2c_imx->stopped) {
  191. /* Stop I2C transaction */
  192. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  193. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  194. temp &= ~(I2CR_MSTA | I2CR_MTX);
  195. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  196. }
  197. if (cpu_is_mx1()) {
  198. /*
  199. * This delay caused by an i.MXL hardware bug.
  200. * If no (or too short) delay, no "STOP" bit will be generated.
  201. */
  202. udelay(i2c_imx->disable_delay);
  203. }
  204. if (!i2c_imx->stopped) {
  205. i2c_imx_bus_busy(i2c_imx, 0);
  206. i2c_imx->stopped = 1;
  207. }
  208. /* Disable I2C controller */
  209. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  210. clk_disable_unprepare(i2c_imx->clk);
  211. }
  212. static void __init i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx,
  213. unsigned int rate)
  214. {
  215. unsigned int i2c_clk_rate;
  216. unsigned int div;
  217. int i;
  218. /* Divider value calculation */
  219. i2c_clk_rate = clk_get_rate(i2c_imx->clk);
  220. div = (i2c_clk_rate + rate - 1) / rate;
  221. if (div < i2c_clk_div[0][0])
  222. i = 0;
  223. else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
  224. i = ARRAY_SIZE(i2c_clk_div) - 1;
  225. else
  226. for (i = 0; i2c_clk_div[i][0] < div; i++);
  227. /* Store divider value */
  228. i2c_imx->ifdr = i2c_clk_div[i][1];
  229. /*
  230. * There dummy delay is calculated.
  231. * It should be about one I2C clock period long.
  232. * This delay is used in I2C bus disable function
  233. * to fix chip hardware bug.
  234. */
  235. i2c_imx->disable_delay = (500000U * i2c_clk_div[i][0]
  236. + (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
  237. /* dev_dbg() can't be used, because adapter is not yet registered */
  238. #ifdef CONFIG_I2C_DEBUG_BUS
  239. printk(KERN_DEBUG "I2C: <%s> I2C_CLK=%d, REQ DIV=%d\n",
  240. __func__, i2c_clk_rate, div);
  241. printk(KERN_DEBUG "I2C: <%s> IFDR[IC]=0x%x, REAL DIV=%d\n",
  242. __func__, i2c_clk_div[i][1], i2c_clk_div[i][0]);
  243. #endif
  244. }
  245. static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
  246. {
  247. struct imx_i2c_struct *i2c_imx = dev_id;
  248. unsigned int temp;
  249. temp = readb(i2c_imx->base + IMX_I2C_I2SR);
  250. if (temp & I2SR_IIF) {
  251. /* save status register */
  252. i2c_imx->i2csr = temp;
  253. temp &= ~I2SR_IIF;
  254. writeb(temp, i2c_imx->base + IMX_I2C_I2SR);
  255. wake_up(&i2c_imx->queue);
  256. return IRQ_HANDLED;
  257. }
  258. return IRQ_NONE;
  259. }
  260. static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
  261. {
  262. int i, result;
  263. dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
  264. __func__, msgs->addr << 1);
  265. /* write slave address */
  266. writeb(msgs->addr << 1, i2c_imx->base + IMX_I2C_I2DR);
  267. result = i2c_imx_trx_complete(i2c_imx);
  268. if (result)
  269. return result;
  270. result = i2c_imx_acked(i2c_imx);
  271. if (result)
  272. return result;
  273. dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
  274. /* write data */
  275. for (i = 0; i < msgs->len; i++) {
  276. dev_dbg(&i2c_imx->adapter.dev,
  277. "<%s> write byte: B%d=0x%X\n",
  278. __func__, i, msgs->buf[i]);
  279. writeb(msgs->buf[i], i2c_imx->base + IMX_I2C_I2DR);
  280. result = i2c_imx_trx_complete(i2c_imx);
  281. if (result)
  282. return result;
  283. result = i2c_imx_acked(i2c_imx);
  284. if (result)
  285. return result;
  286. }
  287. return 0;
  288. }
  289. static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
  290. {
  291. int i, result;
  292. unsigned int temp;
  293. dev_dbg(&i2c_imx->adapter.dev,
  294. "<%s> write slave address: addr=0x%x\n",
  295. __func__, (msgs->addr << 1) | 0x01);
  296. /* write slave address */
  297. writeb((msgs->addr << 1) | 0x01, i2c_imx->base + IMX_I2C_I2DR);
  298. result = i2c_imx_trx_complete(i2c_imx);
  299. if (result)
  300. return result;
  301. result = i2c_imx_acked(i2c_imx);
  302. if (result)
  303. return result;
  304. dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
  305. /* setup bus to read data */
  306. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  307. temp &= ~I2CR_MTX;
  308. if (msgs->len - 1)
  309. temp &= ~I2CR_TXAK;
  310. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  311. readb(i2c_imx->base + IMX_I2C_I2DR); /* dummy read */
  312. dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
  313. /* read data */
  314. for (i = 0; i < msgs->len; i++) {
  315. result = i2c_imx_trx_complete(i2c_imx);
  316. if (result)
  317. return result;
  318. if (i == (msgs->len - 1)) {
  319. /* It must generate STOP before read I2DR to prevent
  320. controller from generating another clock cycle */
  321. dev_dbg(&i2c_imx->adapter.dev,
  322. "<%s> clear MSTA\n", __func__);
  323. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  324. temp &= ~(I2CR_MSTA | I2CR_MTX);
  325. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  326. i2c_imx_bus_busy(i2c_imx, 0);
  327. i2c_imx->stopped = 1;
  328. } else if (i == (msgs->len - 2)) {
  329. dev_dbg(&i2c_imx->adapter.dev,
  330. "<%s> set TXAK\n", __func__);
  331. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  332. temp |= I2CR_TXAK;
  333. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  334. }
  335. msgs->buf[i] = readb(i2c_imx->base + IMX_I2C_I2DR);
  336. dev_dbg(&i2c_imx->adapter.dev,
  337. "<%s> read byte: B%d=0x%X\n",
  338. __func__, i, msgs->buf[i]);
  339. }
  340. return 0;
  341. }
  342. static int i2c_imx_xfer(struct i2c_adapter *adapter,
  343. struct i2c_msg *msgs, int num)
  344. {
  345. unsigned int i, temp;
  346. int result;
  347. struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
  348. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  349. /* Start I2C transfer */
  350. result = i2c_imx_start(i2c_imx);
  351. if (result)
  352. goto fail0;
  353. /* read/write data */
  354. for (i = 0; i < num; i++) {
  355. if (i) {
  356. dev_dbg(&i2c_imx->adapter.dev,
  357. "<%s> repeated start\n", __func__);
  358. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  359. temp |= I2CR_RSTA;
  360. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  361. result = i2c_imx_bus_busy(i2c_imx, 1);
  362. if (result)
  363. goto fail0;
  364. }
  365. dev_dbg(&i2c_imx->adapter.dev,
  366. "<%s> transfer message: %d\n", __func__, i);
  367. /* write/read data */
  368. #ifdef CONFIG_I2C_DEBUG_BUS
  369. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  370. dev_dbg(&i2c_imx->adapter.dev, "<%s> CONTROL: IEN=%d, IIEN=%d, "
  371. "MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n", __func__,
  372. (temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
  373. (temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
  374. (temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
  375. temp = readb(i2c_imx->base + IMX_I2C_I2SR);
  376. dev_dbg(&i2c_imx->adapter.dev,
  377. "<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, "
  378. "IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n", __func__,
  379. (temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
  380. (temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
  381. (temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
  382. (temp & I2SR_RXAK ? 1 : 0));
  383. #endif
  384. if (msgs[i].flags & I2C_M_RD)
  385. result = i2c_imx_read(i2c_imx, &msgs[i]);
  386. else
  387. result = i2c_imx_write(i2c_imx, &msgs[i]);
  388. if (result)
  389. goto fail0;
  390. }
  391. fail0:
  392. /* Stop I2C transfer */
  393. i2c_imx_stop(i2c_imx);
  394. dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  395. (result < 0) ? "error" : "success msg",
  396. (result < 0) ? result : num);
  397. return (result < 0) ? result : num;
  398. }
  399. static u32 i2c_imx_func(struct i2c_adapter *adapter)
  400. {
  401. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  402. }
  403. static struct i2c_algorithm i2c_imx_algo = {
  404. .master_xfer = i2c_imx_xfer,
  405. .functionality = i2c_imx_func,
  406. };
  407. static int __init i2c_imx_probe(struct platform_device *pdev)
  408. {
  409. struct imx_i2c_struct *i2c_imx;
  410. struct resource *res;
  411. struct imxi2c_platform_data *pdata = pdev->dev.platform_data;
  412. struct pinctrl *pinctrl;
  413. void __iomem *base;
  414. int irq, bitrate;
  415. int ret;
  416. dev_dbg(&pdev->dev, "<%s>\n", __func__);
  417. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  418. if (!res) {
  419. dev_err(&pdev->dev, "can't get device resources\n");
  420. return -ENOENT;
  421. }
  422. irq = platform_get_irq(pdev, 0);
  423. if (irq < 0) {
  424. dev_err(&pdev->dev, "can't get irq number\n");
  425. return -ENOENT;
  426. }
  427. base = devm_request_and_ioremap(&pdev->dev, res);
  428. if (!base)
  429. return -EBUSY;
  430. i2c_imx = devm_kzalloc(&pdev->dev, sizeof(struct imx_i2c_struct),
  431. GFP_KERNEL);
  432. if (!i2c_imx) {
  433. dev_err(&pdev->dev, "can't allocate interface\n");
  434. return -ENOMEM;
  435. }
  436. /* Setup i2c_imx driver structure */
  437. strlcpy(i2c_imx->adapter.name, pdev->name, sizeof(i2c_imx->adapter.name));
  438. i2c_imx->adapter.owner = THIS_MODULE;
  439. i2c_imx->adapter.algo = &i2c_imx_algo;
  440. i2c_imx->adapter.dev.parent = &pdev->dev;
  441. i2c_imx->adapter.nr = pdev->id;
  442. i2c_imx->adapter.dev.of_node = pdev->dev.of_node;
  443. i2c_imx->base = base;
  444. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  445. if (IS_ERR(pinctrl)) {
  446. dev_err(&pdev->dev, "can't get/select pinctrl\n");
  447. return PTR_ERR(pinctrl);
  448. }
  449. /* Get I2C clock */
  450. i2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
  451. if (IS_ERR(i2c_imx->clk)) {
  452. dev_err(&pdev->dev, "can't get I2C clock\n");
  453. return PTR_ERR(i2c_imx->clk);
  454. }
  455. /* Request IRQ */
  456. ret = devm_request_irq(&pdev->dev, irq, i2c_imx_isr, 0,
  457. pdev->name, i2c_imx);
  458. if (ret) {
  459. dev_err(&pdev->dev, "can't claim irq %d\n", irq);
  460. return ret;
  461. }
  462. /* Init queue */
  463. init_waitqueue_head(&i2c_imx->queue);
  464. /* Set up adapter data */
  465. i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
  466. /* Set up clock divider */
  467. bitrate = IMX_I2C_BIT_RATE;
  468. ret = of_property_read_u32(pdev->dev.of_node,
  469. "clock-frequency", &bitrate);
  470. if (ret < 0 && pdata && pdata->bitrate)
  471. bitrate = pdata->bitrate;
  472. i2c_imx_set_clk(i2c_imx, bitrate);
  473. /* Set up chip registers to defaults */
  474. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  475. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  476. /* Add I2C adapter */
  477. ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
  478. if (ret < 0) {
  479. dev_err(&pdev->dev, "registration failed\n");
  480. return ret;
  481. }
  482. of_i2c_register_devices(&i2c_imx->adapter);
  483. /* Set up platform driver data */
  484. platform_set_drvdata(pdev, i2c_imx);
  485. dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", irq);
  486. dev_dbg(&i2c_imx->adapter.dev, "device resources from 0x%x to 0x%x\n",
  487. res->start, res->end);
  488. dev_dbg(&i2c_imx->adapter.dev, "allocated %d bytes at 0x%x\n",
  489. resource_size(res), res->start);
  490. dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
  491. i2c_imx->adapter.name);
  492. dev_dbg(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
  493. return 0; /* Return OK */
  494. }
  495. static int __exit i2c_imx_remove(struct platform_device *pdev)
  496. {
  497. struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
  498. /* remove adapter */
  499. dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
  500. i2c_del_adapter(&i2c_imx->adapter);
  501. platform_set_drvdata(pdev, NULL);
  502. /* setup chip registers to defaults */
  503. writeb(0, i2c_imx->base + IMX_I2C_IADR);
  504. writeb(0, i2c_imx->base + IMX_I2C_IFDR);
  505. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  506. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  507. return 0;
  508. }
  509. static struct platform_driver i2c_imx_driver = {
  510. .remove = __exit_p(i2c_imx_remove),
  511. .driver = {
  512. .name = DRIVER_NAME,
  513. .owner = THIS_MODULE,
  514. .of_match_table = i2c_imx_dt_ids,
  515. }
  516. };
  517. static int __init i2c_adap_imx_init(void)
  518. {
  519. return platform_driver_probe(&i2c_imx_driver, i2c_imx_probe);
  520. }
  521. subsys_initcall(i2c_adap_imx_init);
  522. static void __exit i2c_adap_imx_exit(void)
  523. {
  524. platform_driver_unregister(&i2c_imx_driver);
  525. }
  526. module_exit(i2c_adap_imx_exit);
  527. MODULE_LICENSE("GPL");
  528. MODULE_AUTHOR("Darius Augulis");
  529. MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
  530. MODULE_ALIAS("platform:" DRIVER_NAME);