Kconfig 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_STRNCPY_FROM_USER
  19. select GENERIC_STRNLEN_USER
  20. select HARDIRQS_SW_RESEND
  21. select HAVE_AOUT
  22. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  23. select HAVE_ARCH_KGDB
  24. select HAVE_ARCH_SECCOMP_FILTER
  25. select HAVE_ARCH_TRACEHOOK
  26. select HAVE_BPF_JIT
  27. select HAVE_C_RECORDMCOUNT
  28. select HAVE_DEBUG_KMEMLEAK
  29. select HAVE_DMA_API_DEBUG
  30. select HAVE_DMA_ATTRS
  31. select HAVE_DMA_CONTIGUOUS if MMU
  32. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  33. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  34. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  35. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  36. select HAVE_GENERIC_DMA_COHERENT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  39. select HAVE_IDE if PCI || ISA || PCMCIA
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select HAVE_VIRT_TO_BUS
  53. select KTIME_SCALAR
  54. select PERF_USE_VMALLOC
  55. select RTC_LIB
  56. select SYS_SUPPORTS_APM_EMULATION
  57. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  58. select MODULES_USE_ELF_REL
  59. select CLONE_BACKWARDS
  60. select OLD_SIGSUSPEND3
  61. select OLD_SIGACTION
  62. help
  63. The ARM series is a line of low-power-consumption RISC chip designs
  64. licensed by ARM Ltd and targeted at embedded applications and
  65. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  66. manufactured, but legacy ARM-based PC hardware remains popular in
  67. Europe. There is an ARM Linux project with a web page at
  68. <http://www.arm.linux.org.uk/>.
  69. config ARM_HAS_SG_CHAIN
  70. bool
  71. config NEED_SG_DMA_LENGTH
  72. bool
  73. config ARM_DMA_USE_IOMMU
  74. bool
  75. select ARM_HAS_SG_CHAIN
  76. select NEED_SG_DMA_LENGTH
  77. if ARM_DMA_USE_IOMMU
  78. config ARM_DMA_IOMMU_ALIGNMENT
  79. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  80. range 4 9
  81. default 8
  82. help
  83. DMA mapping framework by default aligns all buffers to the smallest
  84. PAGE_SIZE order which is greater than or equal to the requested buffer
  85. size. This works well for buffers up to a few hundreds kilobytes, but
  86. for larger buffers it just a waste of address space. Drivers which has
  87. relatively small addressing window (like 64Mib) might run out of
  88. virtual space with just a few allocations.
  89. With this parameter you can specify the maximum PAGE_SIZE order for
  90. DMA IOMMU buffers. Larger buffers will be aligned only to this
  91. specified order. The order is expressed as a power of two multiplied
  92. by the PAGE_SIZE.
  93. endif
  94. config HAVE_PWM
  95. bool
  96. config MIGHT_HAVE_PCI
  97. bool
  98. config SYS_SUPPORTS_APM_EMULATION
  99. bool
  100. config GENERIC_GPIO
  101. bool
  102. config HAVE_TCM
  103. bool
  104. select GENERIC_ALLOCATOR
  105. config HAVE_PROC_CPU
  106. bool
  107. config NO_IOPORT
  108. bool
  109. config EISA
  110. bool
  111. ---help---
  112. The Extended Industry Standard Architecture (EISA) bus was
  113. developed as an open alternative to the IBM MicroChannel bus.
  114. The EISA bus provided some of the features of the IBM MicroChannel
  115. bus while maintaining backward compatibility with cards made for
  116. the older ISA bus. The EISA bus saw limited use between 1988 and
  117. 1995 when it was made obsolete by the PCI bus.
  118. Say Y here if you are building a kernel for an EISA-based machine.
  119. Otherwise, say N.
  120. config SBUS
  121. bool
  122. config STACKTRACE_SUPPORT
  123. bool
  124. default y
  125. config HAVE_LATENCYTOP_SUPPORT
  126. bool
  127. depends on !SMP
  128. default y
  129. config LOCKDEP_SUPPORT
  130. bool
  131. default y
  132. config TRACE_IRQFLAGS_SUPPORT
  133. bool
  134. default y
  135. config RWSEM_GENERIC_SPINLOCK
  136. bool
  137. default y
  138. config RWSEM_XCHGADD_ALGORITHM
  139. bool
  140. config ARCH_HAS_ILOG2_U32
  141. bool
  142. config ARCH_HAS_ILOG2_U64
  143. bool
  144. config ARCH_HAS_CPUFREQ
  145. bool
  146. help
  147. Internal node to signify that the ARCH has CPUFREQ support
  148. and that the relevant menu configurations are displayed for
  149. it.
  150. config GENERIC_HWEIGHT
  151. bool
  152. default y
  153. config GENERIC_CALIBRATE_DELAY
  154. bool
  155. default y
  156. config ARCH_MAY_HAVE_PC_FDC
  157. bool
  158. config ZONE_DMA
  159. bool
  160. config NEED_DMA_MAP_STATE
  161. def_bool y
  162. config ARCH_HAS_DMA_SET_COHERENT_MASK
  163. bool
  164. config GENERIC_ISA_DMA
  165. bool
  166. config FIQ
  167. bool
  168. config NEED_RET_TO_USER
  169. bool
  170. config ARCH_MTD_XIP
  171. bool
  172. config VECTORS_BASE
  173. hex
  174. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  175. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  176. default 0x00000000
  177. help
  178. The base address of exception vectors.
  179. config ARM_PATCH_PHYS_VIRT
  180. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  181. default y
  182. depends on !XIP_KERNEL && MMU
  183. depends on !ARCH_REALVIEW || !SPARSEMEM
  184. help
  185. Patch phys-to-virt and virt-to-phys translation functions at
  186. boot and module load time according to the position of the
  187. kernel in system memory.
  188. This can only be used with non-XIP MMU kernels where the base
  189. of physical memory is at a 16MB boundary.
  190. Only disable this option if you know that you do not require
  191. this feature (eg, building a kernel for a single machine) and
  192. you need to shrink the kernel to the minimal size.
  193. config NEED_MACH_GPIO_H
  194. bool
  195. help
  196. Select this when mach/gpio.h is required to provide special
  197. definitions for this platform. The need for mach/gpio.h should
  198. be avoided when possible.
  199. config NEED_MACH_IO_H
  200. bool
  201. help
  202. Select this when mach/io.h is required to provide special
  203. definitions for this platform. The need for mach/io.h should
  204. be avoided when possible.
  205. config NEED_MACH_MEMORY_H
  206. bool
  207. help
  208. Select this when mach/memory.h is required to provide special
  209. definitions for this platform. The need for mach/memory.h should
  210. be avoided when possible.
  211. config PHYS_OFFSET
  212. hex "Physical address of main memory" if MMU
  213. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  214. default DRAM_BASE if !MMU
  215. help
  216. Please provide the physical address corresponding to the
  217. location of main memory in your system.
  218. config GENERIC_BUG
  219. def_bool y
  220. depends on BUG
  221. source "init/Kconfig"
  222. source "kernel/Kconfig.freezer"
  223. menu "System Type"
  224. config MMU
  225. bool "MMU-based Paged Memory Management Support"
  226. default y
  227. help
  228. Select if you want MMU-based virtualised addressing space
  229. support by paged memory management. If unsure, say 'Y'.
  230. #
  231. # The "ARM system type" choice list is ordered alphabetically by option
  232. # text. Please add new entries in the option alphabetic order.
  233. #
  234. choice
  235. prompt "ARM system type"
  236. default ARCH_VERSATILE if !MMU
  237. default ARCH_MULTIPLATFORM if MMU
  238. config ARCH_MULTIPLATFORM
  239. bool "Allow multiple platforms to be selected"
  240. depends on MMU
  241. select ARM_PATCH_PHYS_VIRT
  242. select AUTO_ZRELADDR
  243. select COMMON_CLK
  244. select MULTI_IRQ_HANDLER
  245. select SPARSE_IRQ
  246. select USE_OF
  247. config ARCH_INTEGRATOR
  248. bool "ARM Ltd. Integrator family"
  249. select ARCH_HAS_CPUFREQ
  250. select ARM_AMBA
  251. select COMMON_CLK
  252. select COMMON_CLK_VERSATILE
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_TCM
  255. select ICST
  256. select MULTI_IRQ_HANDLER
  257. select NEED_MACH_MEMORY_H
  258. select PLAT_VERSATILE
  259. select SPARSE_IRQ
  260. select VERSATILE_FPGA_IRQ
  261. help
  262. Support for ARM's Integrator platform.
  263. config ARCH_REALVIEW
  264. bool "ARM Ltd. RealView family"
  265. select ARCH_WANT_OPTIONAL_GPIOLIB
  266. select ARM_AMBA
  267. select ARM_TIMER_SP804
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select GPIO_PL061 if GPIOLIB
  272. select ICST
  273. select NEED_MACH_MEMORY_H
  274. select PLAT_VERSATILE
  275. select PLAT_VERSATILE_CLCD
  276. help
  277. This enables support for ARM Ltd RealView boards.
  278. config ARCH_VERSATILE
  279. bool "ARM Ltd. Versatile family"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select ARM_VIC
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select HAVE_MACH_CLKDEV
  287. select ICST
  288. select PLAT_VERSATILE
  289. select PLAT_VERSATILE_CLCD
  290. select PLAT_VERSATILE_CLOCK
  291. select VERSATILE_FPGA_IRQ
  292. help
  293. This enables support for ARM Ltd Versatile board.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select CLKDEV_LOOKUP
  298. select HAVE_CLK
  299. select IRQ_DOMAIN
  300. select NEED_MACH_GPIO_H
  301. select NEED_MACH_IO_H if PCCARD
  302. select PINCTRL
  303. select PINCTRL_AT91 if USE_OF
  304. help
  305. This enables support for systems based on Atmel
  306. AT91RM9200 and AT91SAM9* processors.
  307. config ARCH_BCM2835
  308. bool "Broadcom BCM2835 family"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select ARM_AMBA
  311. select ARM_ERRATA_411920
  312. select ARM_TIMER_SP804
  313. select CLKDEV_LOOKUP
  314. select CLKSRC_OF
  315. select COMMON_CLK
  316. select CPU_V6
  317. select GENERIC_CLOCKEVENTS
  318. select MULTI_IRQ_HANDLER
  319. select PINCTRL
  320. select PINCTRL_BCM2835
  321. select SPARSE_IRQ
  322. select USE_OF
  323. help
  324. This enables support for the Broadcom BCM2835 SoC. This SoC is
  325. use in the Raspberry Pi, and Roku 2 devices.
  326. config ARCH_CNS3XXX
  327. bool "Cavium Networks CNS3XXX family"
  328. select ARM_GIC
  329. select CPU_V6K
  330. select GENERIC_CLOCKEVENTS
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select MIGHT_HAVE_PCI
  333. select PCI_DOMAINS if PCI
  334. help
  335. Support for Cavium Networks CNS3XXX platform.
  336. config ARCH_CLPS711X
  337. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  338. select ARCH_REQUIRE_GPIOLIB
  339. select AUTO_ZRELADDR
  340. select CLKDEV_LOOKUP
  341. select COMMON_CLK
  342. select CPU_ARM720T
  343. select GENERIC_CLOCKEVENTS
  344. select MULTI_IRQ_HANDLER
  345. select NEED_MACH_MEMORY_H
  346. select SPARSE_IRQ
  347. help
  348. Support for Cirrus Logic 711x/721x/731x based boards.
  349. config ARCH_GEMINI
  350. bool "Cortina Systems Gemini"
  351. select ARCH_REQUIRE_GPIOLIB
  352. select ARCH_USES_GETTIMEOFFSET
  353. select CPU_FA526
  354. help
  355. Support for the Cortina Systems Gemini family SoCs
  356. config ARCH_SIRF
  357. bool "CSR SiRF"
  358. select ARCH_REQUIRE_GPIOLIB
  359. select AUTO_ZRELADDR
  360. select COMMON_CLK
  361. select GENERIC_CLOCKEVENTS
  362. select GENERIC_IRQ_CHIP
  363. select MIGHT_HAVE_CACHE_L2X0
  364. select NO_IOPORT
  365. select PINCTRL
  366. select PINCTRL_SIRF
  367. select USE_OF
  368. help
  369. Support for CSR SiRFprimaII/Marco/Polo platforms
  370. config ARCH_EBSA110
  371. bool "EBSA-110"
  372. select ARCH_USES_GETTIMEOFFSET
  373. select CPU_SA110
  374. select ISA
  375. select NEED_MACH_IO_H
  376. select NEED_MACH_MEMORY_H
  377. select NO_IOPORT
  378. help
  379. This is an evaluation board for the StrongARM processor available
  380. from Digital. It has limited hardware on-board, including an
  381. Ethernet interface, two PCMCIA sockets, two serial ports and a
  382. parallel port.
  383. config ARCH_EP93XX
  384. bool "EP93xx-based"
  385. select ARCH_HAS_HOLES_MEMORYMODEL
  386. select ARCH_REQUIRE_GPIOLIB
  387. select ARCH_USES_GETTIMEOFFSET
  388. select ARM_AMBA
  389. select ARM_VIC
  390. select CLKDEV_LOOKUP
  391. select CPU_ARM920T
  392. select NEED_MACH_MEMORY_H
  393. help
  394. This enables support for the Cirrus EP93xx series of CPUs.
  395. config ARCH_FOOTBRIDGE
  396. bool "FootBridge"
  397. select CPU_SA110
  398. select FOOTBRIDGE
  399. select GENERIC_CLOCKEVENTS
  400. select HAVE_IDE
  401. select NEED_MACH_IO_H if !MMU
  402. select NEED_MACH_MEMORY_H
  403. help
  404. Support for systems based on the DC21285 companion chip
  405. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  406. config ARCH_MXS
  407. bool "Freescale MXS-based"
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select COMMON_CLK
  412. select GENERIC_CLOCKEVENTS
  413. select HAVE_CLK_PREPARE
  414. select MULTI_IRQ_HANDLER
  415. select PINCTRL
  416. select SPARSE_IRQ
  417. select USE_OF
  418. help
  419. Support for Freescale MXS-based family of processors
  420. config ARCH_NETX
  421. bool "Hilscher NetX based"
  422. select ARM_VIC
  423. select CLKSRC_MMIO
  424. select CPU_ARM926T
  425. select GENERIC_CLOCKEVENTS
  426. help
  427. This enables support for systems based on the Hilscher NetX Soc
  428. config ARCH_H720X
  429. bool "Hynix HMS720x-based"
  430. select ARCH_USES_GETTIMEOFFSET
  431. select CPU_ARM720T
  432. select ISA_DMA_API
  433. help
  434. This enables support for systems based on the Hynix HMS720x
  435. config ARCH_IOP13XX
  436. bool "IOP13xx-based"
  437. depends on MMU
  438. select ARCH_SUPPORTS_MSI
  439. select CPU_XSC3
  440. select NEED_MACH_MEMORY_H
  441. select NEED_RET_TO_USER
  442. select PCI
  443. select PLAT_IOP
  444. select VMSPLIT_1G
  445. help
  446. Support for Intel's IOP13XX (XScale) family of processors.
  447. config ARCH_IOP32X
  448. bool "IOP32x-based"
  449. depends on MMU
  450. select ARCH_REQUIRE_GPIOLIB
  451. select CPU_XSCALE
  452. select NEED_MACH_GPIO_H
  453. select NEED_RET_TO_USER
  454. select PCI
  455. select PLAT_IOP
  456. help
  457. Support for Intel's 80219 and IOP32X (XScale) family of
  458. processors.
  459. config ARCH_IOP33X
  460. bool "IOP33x-based"
  461. depends on MMU
  462. select ARCH_REQUIRE_GPIOLIB
  463. select CPU_XSCALE
  464. select NEED_MACH_GPIO_H
  465. select NEED_RET_TO_USER
  466. select PCI
  467. select PLAT_IOP
  468. help
  469. Support for Intel's IOP33X (XScale) family of processors.
  470. config ARCH_IXP4XX
  471. bool "IXP4xx-based"
  472. depends on MMU
  473. select ARCH_HAS_DMA_SET_COHERENT_MASK
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CLKSRC_MMIO
  476. select CPU_XSCALE
  477. select DMABOUNCE if PCI
  478. select GENERIC_CLOCKEVENTS
  479. select MIGHT_HAVE_PCI
  480. select NEED_MACH_IO_H
  481. help
  482. Support for Intel's IXP4XX (XScale) family of processors.
  483. config ARCH_DOVE
  484. bool "Marvell Dove"
  485. select ARCH_REQUIRE_GPIOLIB
  486. select COMMON_CLK_DOVE
  487. select CPU_V7
  488. select GENERIC_CLOCKEVENTS
  489. select MIGHT_HAVE_PCI
  490. select PINCTRL
  491. select PINCTRL_DOVE
  492. select PLAT_ORION_LEGACY
  493. select USB_ARCH_HAS_EHCI
  494. help
  495. Support for the Marvell Dove SoC 88AP510
  496. config ARCH_KIRKWOOD
  497. bool "Marvell Kirkwood"
  498. select ARCH_REQUIRE_GPIOLIB
  499. select CPU_FEROCEON
  500. select GENERIC_CLOCKEVENTS
  501. select PCI
  502. select PCI_QUIRKS
  503. select PINCTRL
  504. select PINCTRL_KIRKWOOD
  505. select PLAT_ORION_LEGACY
  506. help
  507. Support for the following Marvell Kirkwood series SoCs:
  508. 88F6180, 88F6192 and 88F6281.
  509. config ARCH_MV78XX0
  510. bool "Marvell MV78xx0"
  511. select ARCH_REQUIRE_GPIOLIB
  512. select CPU_FEROCEON
  513. select GENERIC_CLOCKEVENTS
  514. select PCI
  515. select PLAT_ORION_LEGACY
  516. help
  517. Support for the following Marvell MV78xx0 series SoCs:
  518. MV781x0, MV782x0.
  519. config ARCH_ORION5X
  520. bool "Marvell Orion"
  521. depends on MMU
  522. select ARCH_REQUIRE_GPIOLIB
  523. select CPU_FEROCEON
  524. select GENERIC_CLOCKEVENTS
  525. select PCI
  526. select PLAT_ORION_LEGACY
  527. help
  528. Support for the following Marvell Orion 5x series SoCs:
  529. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  530. Orion-2 (5281), Orion-1-90 (6183).
  531. config ARCH_MMP
  532. bool "Marvell PXA168/910/MMP2"
  533. depends on MMU
  534. select ARCH_REQUIRE_GPIOLIB
  535. select CLKDEV_LOOKUP
  536. select GENERIC_ALLOCATOR
  537. select GENERIC_CLOCKEVENTS
  538. select GPIO_PXA
  539. select IRQ_DOMAIN
  540. select NEED_MACH_GPIO_H
  541. select PINCTRL
  542. select PLAT_PXA
  543. select SPARSE_IRQ
  544. help
  545. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  546. config ARCH_KS8695
  547. bool "Micrel/Kendin KS8695"
  548. select ARCH_REQUIRE_GPIOLIB
  549. select CLKSRC_MMIO
  550. select CPU_ARM922T
  551. select GENERIC_CLOCKEVENTS
  552. select NEED_MACH_MEMORY_H
  553. help
  554. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  555. System-on-Chip devices.
  556. config ARCH_W90X900
  557. bool "Nuvoton W90X900 CPU"
  558. select ARCH_REQUIRE_GPIOLIB
  559. select CLKDEV_LOOKUP
  560. select CLKSRC_MMIO
  561. select CPU_ARM926T
  562. select GENERIC_CLOCKEVENTS
  563. help
  564. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  565. At present, the w90x900 has been renamed nuc900, regarding
  566. the ARM series product line, you can login the following
  567. link address to know more.
  568. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  569. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  570. config ARCH_LPC32XX
  571. bool "NXP LPC32XX"
  572. select ARCH_REQUIRE_GPIOLIB
  573. select ARM_AMBA
  574. select CLKDEV_LOOKUP
  575. select CLKSRC_MMIO
  576. select CPU_ARM926T
  577. select GENERIC_CLOCKEVENTS
  578. select HAVE_IDE
  579. select HAVE_PWM
  580. select USB_ARCH_HAS_OHCI
  581. select USE_OF
  582. help
  583. Support for the NXP LPC32XX family of processors
  584. config ARCH_TEGRA
  585. bool "NVIDIA Tegra"
  586. select ARCH_HAS_CPUFREQ
  587. select ARCH_REQUIRE_GPIOLIB
  588. select CLKDEV_LOOKUP
  589. select CLKSRC_MMIO
  590. select CLKSRC_OF
  591. select COMMON_CLK
  592. select GENERIC_CLOCKEVENTS
  593. select HAVE_CLK
  594. select HAVE_SMP
  595. select MIGHT_HAVE_CACHE_L2X0
  596. select SPARSE_IRQ
  597. select USE_OF
  598. help
  599. This enables support for NVIDIA Tegra based systems (Tegra APX,
  600. Tegra 6xx and Tegra 2 series).
  601. config ARCH_PXA
  602. bool "PXA2xx/PXA3xx-based"
  603. depends on MMU
  604. select ARCH_HAS_CPUFREQ
  605. select ARCH_MTD_XIP
  606. select ARCH_REQUIRE_GPIOLIB
  607. select ARM_CPU_SUSPEND if PM
  608. select AUTO_ZRELADDR
  609. select CLKDEV_LOOKUP
  610. select CLKSRC_MMIO
  611. select GENERIC_CLOCKEVENTS
  612. select GPIO_PXA
  613. select HAVE_IDE
  614. select MULTI_IRQ_HANDLER
  615. select NEED_MACH_GPIO_H
  616. select PLAT_PXA
  617. select SPARSE_IRQ
  618. help
  619. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  620. config ARCH_MSM
  621. bool "Qualcomm MSM"
  622. select ARCH_REQUIRE_GPIOLIB
  623. select CLKDEV_LOOKUP
  624. select GENERIC_CLOCKEVENTS
  625. select HAVE_CLK
  626. help
  627. Support for Qualcomm MSM/QSD based systems. This runs on the
  628. apps processor of the MSM/QSD and depends on a shared memory
  629. interface to the modem processor which runs the baseband
  630. stack and controls some vital subsystems
  631. (clock and power control, etc).
  632. config ARCH_SHMOBILE
  633. bool "Renesas SH-Mobile / R-Mobile"
  634. select CLKDEV_LOOKUP
  635. select GENERIC_CLOCKEVENTS
  636. select HAVE_CLK
  637. select HAVE_MACH_CLKDEV
  638. select HAVE_SMP
  639. select MIGHT_HAVE_CACHE_L2X0
  640. select MULTI_IRQ_HANDLER
  641. select NEED_MACH_MEMORY_H
  642. select NO_IOPORT
  643. select PINCTRL
  644. select PM_GENERIC_DOMAINS if PM
  645. select SPARSE_IRQ
  646. help
  647. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  648. config ARCH_RPC
  649. bool "RiscPC"
  650. select ARCH_ACORN
  651. select ARCH_MAY_HAVE_PC_FDC
  652. select ARCH_SPARSEMEM_ENABLE
  653. select ARCH_USES_GETTIMEOFFSET
  654. select FIQ
  655. select HAVE_IDE
  656. select HAVE_PATA_PLATFORM
  657. select ISA_DMA_API
  658. select NEED_MACH_IO_H
  659. select NEED_MACH_MEMORY_H
  660. select NO_IOPORT
  661. help
  662. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  663. CD-ROM interface, serial and parallel port, and the floppy drive.
  664. config ARCH_SA1100
  665. bool "SA1100-based"
  666. select ARCH_HAS_CPUFREQ
  667. select ARCH_MTD_XIP
  668. select ARCH_REQUIRE_GPIOLIB
  669. select ARCH_SPARSEMEM_ENABLE
  670. select CLKDEV_LOOKUP
  671. select CLKSRC_MMIO
  672. select CPU_FREQ
  673. select CPU_SA1100
  674. select GENERIC_CLOCKEVENTS
  675. select HAVE_IDE
  676. select ISA
  677. select NEED_MACH_GPIO_H
  678. select NEED_MACH_MEMORY_H
  679. select SPARSE_IRQ
  680. help
  681. Support for StrongARM 11x0 based boards.
  682. config ARCH_S3C24XX
  683. bool "Samsung S3C24XX SoCs"
  684. select ARCH_HAS_CPUFREQ
  685. select ARCH_USES_GETTIMEOFFSET
  686. select CLKDEV_LOOKUP
  687. select HAVE_CLK
  688. select HAVE_S3C2410_I2C if I2C
  689. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  690. select HAVE_S3C_RTC if RTC_CLASS
  691. select NEED_MACH_GPIO_H
  692. select NEED_MACH_IO_H
  693. help
  694. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  695. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  696. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  697. Samsung SMDK2410 development board (and derivatives).
  698. config ARCH_S3C64XX
  699. bool "Samsung S3C64XX"
  700. select ARCH_HAS_CPUFREQ
  701. select ARCH_REQUIRE_GPIOLIB
  702. select ARCH_USES_GETTIMEOFFSET
  703. select ARM_VIC
  704. select CLKDEV_LOOKUP
  705. select CPU_V6
  706. select HAVE_CLK
  707. select HAVE_S3C2410_I2C if I2C
  708. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  709. select HAVE_TCM
  710. select NEED_MACH_GPIO_H
  711. select NO_IOPORT
  712. select PLAT_SAMSUNG
  713. select S3C_DEV_NAND
  714. select S3C_GPIO_TRACK
  715. select SAMSUNG_CLKSRC
  716. select SAMSUNG_GPIOLIB_4BIT
  717. select SAMSUNG_IRQ_VIC_TIMER
  718. select USB_ARCH_HAS_OHCI
  719. help
  720. Samsung S3C64XX series based systems
  721. config ARCH_S5P64X0
  722. bool "Samsung S5P6440 S5P6450"
  723. select CLKDEV_LOOKUP
  724. select CLKSRC_MMIO
  725. select CPU_V6
  726. select GENERIC_CLOCKEVENTS
  727. select HAVE_CLK
  728. select HAVE_S3C2410_I2C if I2C
  729. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  730. select HAVE_S3C_RTC if RTC_CLASS
  731. select NEED_MACH_GPIO_H
  732. help
  733. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  734. SMDK6450.
  735. config ARCH_S5PC100
  736. bool "Samsung S5PC100"
  737. select ARCH_USES_GETTIMEOFFSET
  738. select CLKDEV_LOOKUP
  739. select CPU_V7
  740. select HAVE_CLK
  741. select HAVE_S3C2410_I2C if I2C
  742. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  743. select HAVE_S3C_RTC if RTC_CLASS
  744. select NEED_MACH_GPIO_H
  745. help
  746. Samsung S5PC100 series based systems
  747. config ARCH_S5PV210
  748. bool "Samsung S5PV210/S5PC110"
  749. select ARCH_HAS_CPUFREQ
  750. select ARCH_HAS_HOLES_MEMORYMODEL
  751. select ARCH_SPARSEMEM_ENABLE
  752. select CLKDEV_LOOKUP
  753. select CLKSRC_MMIO
  754. select CPU_V7
  755. select GENERIC_CLOCKEVENTS
  756. select HAVE_CLK
  757. select HAVE_S3C2410_I2C if I2C
  758. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  759. select HAVE_S3C_RTC if RTC_CLASS
  760. select NEED_MACH_GPIO_H
  761. select NEED_MACH_MEMORY_H
  762. help
  763. Samsung S5PV210/S5PC110 series based systems
  764. config ARCH_EXYNOS
  765. bool "Samsung EXYNOS"
  766. select ARCH_HAS_CPUFREQ
  767. select ARCH_HAS_HOLES_MEMORYMODEL
  768. select ARCH_SPARSEMEM_ENABLE
  769. select CLKDEV_LOOKUP
  770. select CPU_V7
  771. select GENERIC_CLOCKEVENTS
  772. select HAVE_CLK
  773. select HAVE_S3C2410_I2C if I2C
  774. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  775. select HAVE_S3C_RTC if RTC_CLASS
  776. select NEED_MACH_GPIO_H
  777. select NEED_MACH_MEMORY_H
  778. help
  779. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  780. config ARCH_SHARK
  781. bool "Shark"
  782. select ARCH_USES_GETTIMEOFFSET
  783. select CPU_SA110
  784. select ISA
  785. select ISA_DMA
  786. select NEED_MACH_MEMORY_H
  787. select PCI
  788. select ZONE_DMA
  789. help
  790. Support for the StrongARM based Digital DNARD machine, also known
  791. as "Shark" (<http://www.shark-linux.de/shark.html>).
  792. config ARCH_U300
  793. bool "ST-Ericsson U300 Series"
  794. depends on MMU
  795. select ARCH_REQUIRE_GPIOLIB
  796. select ARM_AMBA
  797. select ARM_PATCH_PHYS_VIRT
  798. select ARM_VIC
  799. select CLKDEV_LOOKUP
  800. select CLKSRC_MMIO
  801. select COMMON_CLK
  802. select CPU_ARM926T
  803. select GENERIC_CLOCKEVENTS
  804. select HAVE_TCM
  805. select SPARSE_IRQ
  806. help
  807. Support for ST-Ericsson U300 series mobile platforms.
  808. config ARCH_U8500
  809. bool "ST-Ericsson U8500 Series"
  810. depends on MMU
  811. select ARCH_HAS_CPUFREQ
  812. select ARCH_REQUIRE_GPIOLIB
  813. select ARM_AMBA
  814. select CLKDEV_LOOKUP
  815. select CPU_V7
  816. select GENERIC_CLOCKEVENTS
  817. select HAVE_SMP
  818. select MIGHT_HAVE_CACHE_L2X0
  819. select SPARSE_IRQ
  820. help
  821. Support for ST-Ericsson's Ux500 architecture
  822. config ARCH_NOMADIK
  823. bool "STMicroelectronics Nomadik"
  824. select ARCH_REQUIRE_GPIOLIB
  825. select ARM_AMBA
  826. select ARM_VIC
  827. select CLKSRC_NOMADIK_MTU
  828. select COMMON_CLK
  829. select CPU_ARM926T
  830. select GENERIC_CLOCKEVENTS
  831. select MIGHT_HAVE_CACHE_L2X0
  832. select USE_OF
  833. select PINCTRL
  834. select PINCTRL_STN8815
  835. select SPARSE_IRQ
  836. help
  837. Support for the Nomadik platform by ST-Ericsson
  838. config PLAT_SPEAR_SINGLE
  839. bool "ST SPEAr"
  840. help
  841. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  842. config ARCH_DAVINCI
  843. bool "TI DaVinci"
  844. select ARCH_HAS_HOLES_MEMORYMODEL
  845. select ARCH_REQUIRE_GPIOLIB
  846. select CLKDEV_LOOKUP
  847. select GENERIC_ALLOCATOR
  848. select GENERIC_CLOCKEVENTS
  849. select GENERIC_IRQ_CHIP
  850. select HAVE_IDE
  851. select NEED_MACH_GPIO_H
  852. select USE_OF
  853. select ZONE_DMA
  854. help
  855. Support for TI's DaVinci platform.
  856. config ARCH_OMAP1
  857. bool "TI OMAP1"
  858. depends on MMU
  859. select ARCH_HAS_CPUFREQ
  860. select ARCH_HAS_HOLES_MEMORYMODEL
  861. select ARCH_OMAP
  862. select ARCH_REQUIRE_GPIOLIB
  863. select CLKDEV_LOOKUP
  864. select CLKSRC_MMIO
  865. select GENERIC_CLOCKEVENTS
  866. select GENERIC_IRQ_CHIP
  867. select HAVE_CLK
  868. select HAVE_IDE
  869. select IRQ_DOMAIN
  870. select NEED_MACH_IO_H if PCCARD
  871. select NEED_MACH_MEMORY_H
  872. help
  873. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  874. endchoice
  875. menu "Multiple platform selection"
  876. depends on ARCH_MULTIPLATFORM
  877. comment "CPU Core family selection"
  878. config ARCH_MULTI_V4
  879. bool "ARMv4 based platforms (FA526, StrongARM)"
  880. depends on !ARCH_MULTI_V6_V7
  881. select ARCH_MULTI_V4_V5
  882. config ARCH_MULTI_V4T
  883. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  884. depends on !ARCH_MULTI_V6_V7
  885. select ARCH_MULTI_V4_V5
  886. config ARCH_MULTI_V5
  887. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  888. depends on !ARCH_MULTI_V6_V7
  889. select ARCH_MULTI_V4_V5
  890. config ARCH_MULTI_V4_V5
  891. bool
  892. config ARCH_MULTI_V6
  893. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  894. select ARCH_MULTI_V6_V7
  895. select CPU_V6
  896. config ARCH_MULTI_V7
  897. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  898. default y
  899. select ARCH_MULTI_V6_V7
  900. select ARCH_VEXPRESS
  901. select CPU_V7
  902. config ARCH_MULTI_V6_V7
  903. bool
  904. config ARCH_MULTI_CPU_AUTO
  905. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  906. select ARCH_MULTI_V5
  907. endmenu
  908. #
  909. # This is sorted alphabetically by mach-* pathname. However, plat-*
  910. # Kconfigs may be included either alphabetically (according to the
  911. # plat- suffix) or along side the corresponding mach-* source.
  912. #
  913. source "arch/arm/mach-mvebu/Kconfig"
  914. source "arch/arm/mach-at91/Kconfig"
  915. source "arch/arm/mach-bcm/Kconfig"
  916. source "arch/arm/mach-clps711x/Kconfig"
  917. source "arch/arm/mach-cns3xxx/Kconfig"
  918. source "arch/arm/mach-davinci/Kconfig"
  919. source "arch/arm/mach-dove/Kconfig"
  920. source "arch/arm/mach-ep93xx/Kconfig"
  921. source "arch/arm/mach-footbridge/Kconfig"
  922. source "arch/arm/mach-gemini/Kconfig"
  923. source "arch/arm/mach-h720x/Kconfig"
  924. source "arch/arm/mach-highbank/Kconfig"
  925. source "arch/arm/mach-integrator/Kconfig"
  926. source "arch/arm/mach-iop32x/Kconfig"
  927. source "arch/arm/mach-iop33x/Kconfig"
  928. source "arch/arm/mach-iop13xx/Kconfig"
  929. source "arch/arm/mach-ixp4xx/Kconfig"
  930. source "arch/arm/mach-kirkwood/Kconfig"
  931. source "arch/arm/mach-ks8695/Kconfig"
  932. source "arch/arm/mach-msm/Kconfig"
  933. source "arch/arm/mach-mv78xx0/Kconfig"
  934. source "arch/arm/mach-imx/Kconfig"
  935. source "arch/arm/mach-mxs/Kconfig"
  936. source "arch/arm/mach-netx/Kconfig"
  937. source "arch/arm/mach-nomadik/Kconfig"
  938. source "arch/arm/plat-omap/Kconfig"
  939. source "arch/arm/mach-omap1/Kconfig"
  940. source "arch/arm/mach-omap2/Kconfig"
  941. source "arch/arm/mach-orion5x/Kconfig"
  942. source "arch/arm/mach-picoxcell/Kconfig"
  943. source "arch/arm/mach-pxa/Kconfig"
  944. source "arch/arm/plat-pxa/Kconfig"
  945. source "arch/arm/mach-mmp/Kconfig"
  946. source "arch/arm/mach-realview/Kconfig"
  947. source "arch/arm/mach-sa1100/Kconfig"
  948. source "arch/arm/plat-samsung/Kconfig"
  949. source "arch/arm/mach-socfpga/Kconfig"
  950. source "arch/arm/mach-spear/Kconfig"
  951. source "arch/arm/mach-s3c24xx/Kconfig"
  952. if ARCH_S3C64XX
  953. source "arch/arm/mach-s3c64xx/Kconfig"
  954. endif
  955. source "arch/arm/mach-s5p64x0/Kconfig"
  956. source "arch/arm/mach-s5pc100/Kconfig"
  957. source "arch/arm/mach-s5pv210/Kconfig"
  958. source "arch/arm/mach-exynos/Kconfig"
  959. source "arch/arm/mach-shmobile/Kconfig"
  960. source "arch/arm/mach-sunxi/Kconfig"
  961. source "arch/arm/mach-prima2/Kconfig"
  962. source "arch/arm/mach-tegra/Kconfig"
  963. source "arch/arm/mach-u300/Kconfig"
  964. source "arch/arm/mach-ux500/Kconfig"
  965. source "arch/arm/mach-versatile/Kconfig"
  966. source "arch/arm/mach-vexpress/Kconfig"
  967. source "arch/arm/plat-versatile/Kconfig"
  968. source "arch/arm/mach-virt/Kconfig"
  969. source "arch/arm/mach-vt8500/Kconfig"
  970. source "arch/arm/mach-w90x900/Kconfig"
  971. source "arch/arm/mach-zynq/Kconfig"
  972. # Definitions to make life easier
  973. config ARCH_ACORN
  974. bool
  975. config PLAT_IOP
  976. bool
  977. select GENERIC_CLOCKEVENTS
  978. config PLAT_ORION
  979. bool
  980. select CLKSRC_MMIO
  981. select COMMON_CLK
  982. select GENERIC_IRQ_CHIP
  983. select IRQ_DOMAIN
  984. config PLAT_ORION_LEGACY
  985. bool
  986. select PLAT_ORION
  987. config PLAT_PXA
  988. bool
  989. config PLAT_VERSATILE
  990. bool
  991. config ARM_TIMER_SP804
  992. bool
  993. select CLKSRC_MMIO
  994. select HAVE_SCHED_CLOCK
  995. source arch/arm/mm/Kconfig
  996. config ARM_NR_BANKS
  997. int
  998. default 16 if ARCH_EP93XX
  999. default 8
  1000. config IWMMXT
  1001. bool "Enable iWMMXt support"
  1002. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1003. default y if PXA27x || PXA3xx || ARCH_MMP
  1004. help
  1005. Enable support for iWMMXt context switching at run time if
  1006. running on a CPU that supports it.
  1007. config XSCALE_PMU
  1008. bool
  1009. depends on CPU_XSCALE
  1010. default y
  1011. config MULTI_IRQ_HANDLER
  1012. bool
  1013. help
  1014. Allow each machine to specify it's own IRQ handler at run time.
  1015. if !MMU
  1016. source "arch/arm/Kconfig-nommu"
  1017. endif
  1018. config ARM_ERRATA_326103
  1019. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1020. depends on CPU_V6
  1021. help
  1022. Executing a SWP instruction to read-only memory does not set bit 11
  1023. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1024. treat the access as a read, preventing a COW from occurring and
  1025. causing the faulting task to livelock.
  1026. config ARM_ERRATA_411920
  1027. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1028. depends on CPU_V6 || CPU_V6K
  1029. help
  1030. Invalidation of the Instruction Cache operation can
  1031. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1032. It does not affect the MPCore. This option enables the ARM Ltd.
  1033. recommended workaround.
  1034. config ARM_ERRATA_430973
  1035. bool "ARM errata: Stale prediction on replaced interworking branch"
  1036. depends on CPU_V7
  1037. help
  1038. This option enables the workaround for the 430973 Cortex-A8
  1039. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1040. interworking branch is replaced with another code sequence at the
  1041. same virtual address, whether due to self-modifying code or virtual
  1042. to physical address re-mapping, Cortex-A8 does not recover from the
  1043. stale interworking branch prediction. This results in Cortex-A8
  1044. executing the new code sequence in the incorrect ARM or Thumb state.
  1045. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1046. and also flushes the branch target cache at every context switch.
  1047. Note that setting specific bits in the ACTLR register may not be
  1048. available in non-secure mode.
  1049. config ARM_ERRATA_458693
  1050. bool "ARM errata: Processor deadlock when a false hazard is created"
  1051. depends on CPU_V7
  1052. depends on !ARCH_MULTIPLATFORM
  1053. help
  1054. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1055. erratum. For very specific sequences of memory operations, it is
  1056. possible for a hazard condition intended for a cache line to instead
  1057. be incorrectly associated with a different cache line. This false
  1058. hazard might then cause a processor deadlock. The workaround enables
  1059. the L1 caching of the NEON accesses and disables the PLD instruction
  1060. in the ACTLR register. Note that setting specific bits in the ACTLR
  1061. register may not be available in non-secure mode.
  1062. config ARM_ERRATA_460075
  1063. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1064. depends on CPU_V7
  1065. depends on !ARCH_MULTIPLATFORM
  1066. help
  1067. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1068. erratum. Any asynchronous access to the L2 cache may encounter a
  1069. situation in which recent store transactions to the L2 cache are lost
  1070. and overwritten with stale memory contents from external memory. The
  1071. workaround disables the write-allocate mode for the L2 cache via the
  1072. ACTLR register. Note that setting specific bits in the ACTLR register
  1073. may not be available in non-secure mode.
  1074. config ARM_ERRATA_742230
  1075. bool "ARM errata: DMB operation may be faulty"
  1076. depends on CPU_V7 && SMP
  1077. depends on !ARCH_MULTIPLATFORM
  1078. help
  1079. This option enables the workaround for the 742230 Cortex-A9
  1080. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1081. between two write operations may not ensure the correct visibility
  1082. ordering of the two writes. This workaround sets a specific bit in
  1083. the diagnostic register of the Cortex-A9 which causes the DMB
  1084. instruction to behave as a DSB, ensuring the correct behaviour of
  1085. the two writes.
  1086. config ARM_ERRATA_742231
  1087. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1088. depends on CPU_V7 && SMP
  1089. depends on !ARCH_MULTIPLATFORM
  1090. help
  1091. This option enables the workaround for the 742231 Cortex-A9
  1092. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1093. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1094. accessing some data located in the same cache line, may get corrupted
  1095. data due to bad handling of the address hazard when the line gets
  1096. replaced from one of the CPUs at the same time as another CPU is
  1097. accessing it. This workaround sets specific bits in the diagnostic
  1098. register of the Cortex-A9 which reduces the linefill issuing
  1099. capabilities of the processor.
  1100. config PL310_ERRATA_588369
  1101. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1102. depends on CACHE_L2X0
  1103. help
  1104. The PL310 L2 cache controller implements three types of Clean &
  1105. Invalidate maintenance operations: by Physical Address
  1106. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1107. They are architecturally defined to behave as the execution of a
  1108. clean operation followed immediately by an invalidate operation,
  1109. both performing to the same memory location. This functionality
  1110. is not correctly implemented in PL310 as clean lines are not
  1111. invalidated as a result of these operations.
  1112. config ARM_ERRATA_720789
  1113. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1114. depends on CPU_V7
  1115. help
  1116. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1117. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1118. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1119. As a consequence of this erratum, some TLB entries which should be
  1120. invalidated are not, resulting in an incoherency in the system page
  1121. tables. The workaround changes the TLB flushing routines to invalidate
  1122. entries regardless of the ASID.
  1123. config PL310_ERRATA_727915
  1124. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1125. depends on CACHE_L2X0
  1126. help
  1127. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1128. operation (offset 0x7FC). This operation runs in background so that
  1129. PL310 can handle normal accesses while it is in progress. Under very
  1130. rare circumstances, due to this erratum, write data can be lost when
  1131. PL310 treats a cacheable write transaction during a Clean &
  1132. Invalidate by Way operation.
  1133. config ARM_ERRATA_743622
  1134. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1135. depends on CPU_V7
  1136. depends on !ARCH_MULTIPLATFORM
  1137. help
  1138. This option enables the workaround for the 743622 Cortex-A9
  1139. (r2p*) erratum. Under very rare conditions, a faulty
  1140. optimisation in the Cortex-A9 Store Buffer may lead to data
  1141. corruption. This workaround sets a specific bit in the diagnostic
  1142. register of the Cortex-A9 which disables the Store Buffer
  1143. optimisation, preventing the defect from occurring. This has no
  1144. visible impact on the overall performance or power consumption of the
  1145. processor.
  1146. config ARM_ERRATA_751472
  1147. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1148. depends on CPU_V7
  1149. depends on !ARCH_MULTIPLATFORM
  1150. help
  1151. This option enables the workaround for the 751472 Cortex-A9 (prior
  1152. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1153. completion of a following broadcasted operation if the second
  1154. operation is received by a CPU before the ICIALLUIS has completed,
  1155. potentially leading to corrupted entries in the cache or TLB.
  1156. config PL310_ERRATA_753970
  1157. bool "PL310 errata: cache sync operation may be faulty"
  1158. depends on CACHE_PL310
  1159. help
  1160. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1161. Under some condition the effect of cache sync operation on
  1162. the store buffer still remains when the operation completes.
  1163. This means that the store buffer is always asked to drain and
  1164. this prevents it from merging any further writes. The workaround
  1165. is to replace the normal offset of cache sync operation (0x730)
  1166. by another offset targeting an unmapped PL310 register 0x740.
  1167. This has the same effect as the cache sync operation: store buffer
  1168. drain and waiting for all buffers empty.
  1169. config ARM_ERRATA_754322
  1170. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1171. depends on CPU_V7
  1172. help
  1173. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1174. r3p*) erratum. A speculative memory access may cause a page table walk
  1175. which starts prior to an ASID switch but completes afterwards. This
  1176. can populate the micro-TLB with a stale entry which may be hit with
  1177. the new ASID. This workaround places two dsb instructions in the mm
  1178. switching code so that no page table walks can cross the ASID switch.
  1179. config ARM_ERRATA_754327
  1180. bool "ARM errata: no automatic Store Buffer drain"
  1181. depends on CPU_V7 && SMP
  1182. help
  1183. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1184. r2p0) erratum. The Store Buffer does not have any automatic draining
  1185. mechanism and therefore a livelock may occur if an external agent
  1186. continuously polls a memory location waiting to observe an update.
  1187. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1188. written polling loops from denying visibility of updates to memory.
  1189. config ARM_ERRATA_364296
  1190. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1191. depends on CPU_V6 && !SMP
  1192. help
  1193. This options enables the workaround for the 364296 ARM1136
  1194. r0p2 erratum (possible cache data corruption with
  1195. hit-under-miss enabled). It sets the undocumented bit 31 in
  1196. the auxiliary control register and the FI bit in the control
  1197. register, thus disabling hit-under-miss without putting the
  1198. processor into full low interrupt latency mode. ARM11MPCore
  1199. is not affected.
  1200. config ARM_ERRATA_764369
  1201. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1202. depends on CPU_V7 && SMP
  1203. help
  1204. This option enables the workaround for erratum 764369
  1205. affecting Cortex-A9 MPCore with two or more processors (all
  1206. current revisions). Under certain timing circumstances, a data
  1207. cache line maintenance operation by MVA targeting an Inner
  1208. Shareable memory region may fail to proceed up to either the
  1209. Point of Coherency or to the Point of Unification of the
  1210. system. This workaround adds a DSB instruction before the
  1211. relevant cache maintenance functions and sets a specific bit
  1212. in the diagnostic control register of the SCU.
  1213. config PL310_ERRATA_769419
  1214. bool "PL310 errata: no automatic Store Buffer drain"
  1215. depends on CACHE_L2X0
  1216. help
  1217. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1218. not automatically drain. This can cause normal, non-cacheable
  1219. writes to be retained when the memory system is idle, leading
  1220. to suboptimal I/O performance for drivers using coherent DMA.
  1221. This option adds a write barrier to the cpu_idle loop so that,
  1222. on systems with an outer cache, the store buffer is drained
  1223. explicitly.
  1224. config ARM_ERRATA_775420
  1225. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1226. depends on CPU_V7
  1227. help
  1228. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1229. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1230. operation aborts with MMU exception, it might cause the processor
  1231. to deadlock. This workaround puts DSB before executing ISB if
  1232. an abort may occur on cache maintenance.
  1233. endmenu
  1234. source "arch/arm/common/Kconfig"
  1235. menu "Bus support"
  1236. config ARM_AMBA
  1237. bool
  1238. config ISA
  1239. bool
  1240. help
  1241. Find out whether you have ISA slots on your motherboard. ISA is the
  1242. name of a bus system, i.e. the way the CPU talks to the other stuff
  1243. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1244. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1245. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1246. # Select ISA DMA controller support
  1247. config ISA_DMA
  1248. bool
  1249. select ISA_DMA_API
  1250. config ARCH_NO_VIRT_TO_BUS
  1251. def_bool y
  1252. depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
  1253. # Select ISA DMA interface
  1254. config ISA_DMA_API
  1255. bool
  1256. config PCI
  1257. bool "PCI support" if MIGHT_HAVE_PCI
  1258. help
  1259. Find out whether you have a PCI motherboard. PCI is the name of a
  1260. bus system, i.e. the way the CPU talks to the other stuff inside
  1261. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1262. VESA. If you have PCI, say Y, otherwise N.
  1263. config PCI_DOMAINS
  1264. bool
  1265. depends on PCI
  1266. config PCI_NANOENGINE
  1267. bool "BSE nanoEngine PCI support"
  1268. depends on SA1100_NANOENGINE
  1269. help
  1270. Enable PCI on the BSE nanoEngine board.
  1271. config PCI_SYSCALL
  1272. def_bool PCI
  1273. # Select the host bridge type
  1274. config PCI_HOST_VIA82C505
  1275. bool
  1276. depends on PCI && ARCH_SHARK
  1277. default y
  1278. config PCI_HOST_ITE8152
  1279. bool
  1280. depends on PCI && MACH_ARMCORE
  1281. default y
  1282. select DMABOUNCE
  1283. source "drivers/pci/Kconfig"
  1284. source "drivers/pcmcia/Kconfig"
  1285. endmenu
  1286. menu "Kernel Features"
  1287. config HAVE_SMP
  1288. bool
  1289. help
  1290. This option should be selected by machines which have an SMP-
  1291. capable CPU.
  1292. The only effect of this option is to make the SMP-related
  1293. options available to the user for configuration.
  1294. config SMP
  1295. bool "Symmetric Multi-Processing"
  1296. depends on CPU_V6K || CPU_V7
  1297. depends on GENERIC_CLOCKEVENTS
  1298. depends on HAVE_SMP
  1299. depends on MMU
  1300. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1301. select USE_GENERIC_SMP_HELPERS
  1302. help
  1303. This enables support for systems with more than one CPU. If you have
  1304. a system with only one CPU, like most personal computers, say N. If
  1305. you have a system with more than one CPU, say Y.
  1306. If you say N here, the kernel will run on single and multiprocessor
  1307. machines, but will use only one CPU of a multiprocessor machine. If
  1308. you say Y here, the kernel will run on many, but not all, single
  1309. processor machines. On a single processor machine, the kernel will
  1310. run faster if you say N here.
  1311. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1312. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1313. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1314. If you don't know what to do here, say N.
  1315. config SMP_ON_UP
  1316. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1317. depends on SMP && !XIP_KERNEL
  1318. default y
  1319. help
  1320. SMP kernels contain instructions which fail on non-SMP processors.
  1321. Enabling this option allows the kernel to modify itself to make
  1322. these instructions safe. Disabling it allows about 1K of space
  1323. savings.
  1324. If you don't know what to do here, say Y.
  1325. config ARM_CPU_TOPOLOGY
  1326. bool "Support cpu topology definition"
  1327. depends on SMP && CPU_V7
  1328. default y
  1329. help
  1330. Support ARM cpu topology definition. The MPIDR register defines
  1331. affinity between processors which is then used to describe the cpu
  1332. topology of an ARM System.
  1333. config SCHED_MC
  1334. bool "Multi-core scheduler support"
  1335. depends on ARM_CPU_TOPOLOGY
  1336. help
  1337. Multi-core scheduler support improves the CPU scheduler's decision
  1338. making when dealing with multi-core CPU chips at a cost of slightly
  1339. increased overhead in some places. If unsure say N here.
  1340. config SCHED_SMT
  1341. bool "SMT scheduler support"
  1342. depends on ARM_CPU_TOPOLOGY
  1343. help
  1344. Improves the CPU scheduler's decision making when dealing with
  1345. MultiThreading at a cost of slightly increased overhead in some
  1346. places. If unsure say N here.
  1347. config HAVE_ARM_SCU
  1348. bool
  1349. help
  1350. This option enables support for the ARM system coherency unit
  1351. config HAVE_ARM_ARCH_TIMER
  1352. bool "Architected timer support"
  1353. depends on CPU_V7
  1354. select ARM_ARCH_TIMER
  1355. help
  1356. This option enables support for the ARM architected timer
  1357. config HAVE_ARM_TWD
  1358. bool
  1359. depends on SMP
  1360. help
  1361. This options enables support for the ARM timer and watchdog unit
  1362. choice
  1363. prompt "Memory split"
  1364. default VMSPLIT_3G
  1365. help
  1366. Select the desired split between kernel and user memory.
  1367. If you are not absolutely sure what you are doing, leave this
  1368. option alone!
  1369. config VMSPLIT_3G
  1370. bool "3G/1G user/kernel split"
  1371. config VMSPLIT_2G
  1372. bool "2G/2G user/kernel split"
  1373. config VMSPLIT_1G
  1374. bool "1G/3G user/kernel split"
  1375. endchoice
  1376. config PAGE_OFFSET
  1377. hex
  1378. default 0x40000000 if VMSPLIT_1G
  1379. default 0x80000000 if VMSPLIT_2G
  1380. default 0xC0000000
  1381. config NR_CPUS
  1382. int "Maximum number of CPUs (2-32)"
  1383. range 2 32
  1384. depends on SMP
  1385. default "4"
  1386. config HOTPLUG_CPU
  1387. bool "Support for hot-pluggable CPUs"
  1388. depends on SMP && HOTPLUG
  1389. help
  1390. Say Y here to experiment with turning CPUs off and on. CPUs
  1391. can be controlled through /sys/devices/system/cpu.
  1392. config ARM_PSCI
  1393. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1394. depends on CPU_V7
  1395. help
  1396. Say Y here if you want Linux to communicate with system firmware
  1397. implementing the PSCI specification for CPU-centric power
  1398. management operations described in ARM document number ARM DEN
  1399. 0022A ("Power State Coordination Interface System Software on
  1400. ARM processors").
  1401. config LOCAL_TIMERS
  1402. bool "Use local timer interrupts"
  1403. depends on SMP
  1404. default y
  1405. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1406. help
  1407. Enable support for local timers on SMP platforms, rather then the
  1408. legacy IPI broadcast method. Local timers allows the system
  1409. accounting to be spread across the timer interval, preventing a
  1410. "thundering herd" at every timer tick.
  1411. config ARCH_NR_GPIO
  1412. int
  1413. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1414. default 355 if ARCH_U8500
  1415. default 264 if MACH_H4700
  1416. default 512 if SOC_OMAP5
  1417. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1418. default 0
  1419. help
  1420. Maximum number of GPIOs in the system.
  1421. If unsure, leave the default value.
  1422. source kernel/Kconfig.preempt
  1423. config HZ
  1424. int
  1425. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1426. ARCH_S5PV210 || ARCH_EXYNOS4
  1427. default AT91_TIMER_HZ if ARCH_AT91
  1428. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1429. default 100
  1430. config SCHED_HRTICK
  1431. def_bool HIGH_RES_TIMERS
  1432. config THUMB2_KERNEL
  1433. bool "Compile the kernel in Thumb-2 mode"
  1434. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1435. select AEABI
  1436. select ARM_ASM_UNIFIED
  1437. select ARM_UNWIND
  1438. help
  1439. By enabling this option, the kernel will be compiled in
  1440. Thumb-2 mode. A compiler/assembler that understand the unified
  1441. ARM-Thumb syntax is needed.
  1442. If unsure, say N.
  1443. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1444. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1445. depends on THUMB2_KERNEL && MODULES
  1446. default y
  1447. help
  1448. Various binutils versions can resolve Thumb-2 branches to
  1449. locally-defined, preemptible global symbols as short-range "b.n"
  1450. branch instructions.
  1451. This is a problem, because there's no guarantee the final
  1452. destination of the symbol, or any candidate locations for a
  1453. trampoline, are within range of the branch. For this reason, the
  1454. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1455. relocation in modules at all, and it makes little sense to add
  1456. support.
  1457. The symptom is that the kernel fails with an "unsupported
  1458. relocation" error when loading some modules.
  1459. Until fixed tools are available, passing
  1460. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1461. code which hits this problem, at the cost of a bit of extra runtime
  1462. stack usage in some cases.
  1463. The problem is described in more detail at:
  1464. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1465. Only Thumb-2 kernels are affected.
  1466. Unless you are sure your tools don't have this problem, say Y.
  1467. config ARM_ASM_UNIFIED
  1468. bool
  1469. config AEABI
  1470. bool "Use the ARM EABI to compile the kernel"
  1471. help
  1472. This option allows for the kernel to be compiled using the latest
  1473. ARM ABI (aka EABI). This is only useful if you are using a user
  1474. space environment that is also compiled with EABI.
  1475. Since there are major incompatibilities between the legacy ABI and
  1476. EABI, especially with regard to structure member alignment, this
  1477. option also changes the kernel syscall calling convention to
  1478. disambiguate both ABIs and allow for backward compatibility support
  1479. (selected with CONFIG_OABI_COMPAT).
  1480. To use this you need GCC version 4.0.0 or later.
  1481. config OABI_COMPAT
  1482. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1483. depends on AEABI && !THUMB2_KERNEL
  1484. default y
  1485. help
  1486. This option preserves the old syscall interface along with the
  1487. new (ARM EABI) one. It also provides a compatibility layer to
  1488. intercept syscalls that have structure arguments which layout
  1489. in memory differs between the legacy ABI and the new ARM EABI
  1490. (only for non "thumb" binaries). This option adds a tiny
  1491. overhead to all syscalls and produces a slightly larger kernel.
  1492. If you know you'll be using only pure EABI user space then you
  1493. can say N here. If this option is not selected and you attempt
  1494. to execute a legacy ABI binary then the result will be
  1495. UNPREDICTABLE (in fact it can be predicted that it won't work
  1496. at all). If in doubt say Y.
  1497. config ARCH_HAS_HOLES_MEMORYMODEL
  1498. bool
  1499. config ARCH_SPARSEMEM_ENABLE
  1500. bool
  1501. config ARCH_SPARSEMEM_DEFAULT
  1502. def_bool ARCH_SPARSEMEM_ENABLE
  1503. config ARCH_SELECT_MEMORY_MODEL
  1504. def_bool ARCH_SPARSEMEM_ENABLE
  1505. config HAVE_ARCH_PFN_VALID
  1506. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1507. config HIGHMEM
  1508. bool "High Memory Support"
  1509. depends on MMU
  1510. help
  1511. The address space of ARM processors is only 4 Gigabytes large
  1512. and it has to accommodate user address space, kernel address
  1513. space as well as some memory mapped IO. That means that, if you
  1514. have a large amount of physical memory and/or IO, not all of the
  1515. memory can be "permanently mapped" by the kernel. The physical
  1516. memory that is not permanently mapped is called "high memory".
  1517. Depending on the selected kernel/user memory split, minimum
  1518. vmalloc space and actual amount of RAM, you may not need this
  1519. option which should result in a slightly faster kernel.
  1520. If unsure, say n.
  1521. config HIGHPTE
  1522. bool "Allocate 2nd-level pagetables from highmem"
  1523. depends on HIGHMEM
  1524. config HW_PERF_EVENTS
  1525. bool "Enable hardware performance counter support for perf events"
  1526. depends on PERF_EVENTS
  1527. default y
  1528. help
  1529. Enable hardware performance counter support for perf events. If
  1530. disabled, perf events will use software events only.
  1531. source "mm/Kconfig"
  1532. config FORCE_MAX_ZONEORDER
  1533. int "Maximum zone order" if ARCH_SHMOBILE
  1534. range 11 64 if ARCH_SHMOBILE
  1535. default "12" if SOC_AM33XX
  1536. default "9" if SA1111
  1537. default "11"
  1538. help
  1539. The kernel memory allocator divides physically contiguous memory
  1540. blocks into "zones", where each zone is a power of two number of
  1541. pages. This option selects the largest power of two that the kernel
  1542. keeps in the memory allocator. If you need to allocate very large
  1543. blocks of physically contiguous memory, then you may need to
  1544. increase this value.
  1545. This config option is actually maximum order plus one. For example,
  1546. a value of 11 means that the largest free memory block is 2^10 pages.
  1547. config ALIGNMENT_TRAP
  1548. bool
  1549. depends on CPU_CP15_MMU
  1550. default y if !ARCH_EBSA110
  1551. select HAVE_PROC_CPU if PROC_FS
  1552. help
  1553. ARM processors cannot fetch/store information which is not
  1554. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1555. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1556. fetch/store instructions will be emulated in software if you say
  1557. here, which has a severe performance impact. This is necessary for
  1558. correct operation of some network protocols. With an IP-only
  1559. configuration it is safe to say N, otherwise say Y.
  1560. config UACCESS_WITH_MEMCPY
  1561. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1562. depends on MMU
  1563. default y if CPU_FEROCEON
  1564. help
  1565. Implement faster copy_to_user and clear_user methods for CPU
  1566. cores where a 8-word STM instruction give significantly higher
  1567. memory write throughput than a sequence of individual 32bit stores.
  1568. A possible side effect is a slight increase in scheduling latency
  1569. between threads sharing the same address space if they invoke
  1570. such copy operations with large buffers.
  1571. However, if the CPU data cache is using a write-allocate mode,
  1572. this option is unlikely to provide any performance gain.
  1573. config SECCOMP
  1574. bool
  1575. prompt "Enable seccomp to safely compute untrusted bytecode"
  1576. ---help---
  1577. This kernel feature is useful for number crunching applications
  1578. that may need to compute untrusted bytecode during their
  1579. execution. By using pipes or other transports made available to
  1580. the process as file descriptors supporting the read/write
  1581. syscalls, it's possible to isolate those applications in
  1582. their own address space using seccomp. Once seccomp is
  1583. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1584. and the task is only allowed to execute a few safe syscalls
  1585. defined by each seccomp mode.
  1586. config CC_STACKPROTECTOR
  1587. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1588. help
  1589. This option turns on the -fstack-protector GCC feature. This
  1590. feature puts, at the beginning of functions, a canary value on
  1591. the stack just before the return address, and validates
  1592. the value just before actually returning. Stack based buffer
  1593. overflows (that need to overwrite this return address) now also
  1594. overwrite the canary, which gets detected and the attack is then
  1595. neutralized via a kernel panic.
  1596. This feature requires gcc version 4.2 or above.
  1597. config XEN_DOM0
  1598. def_bool y
  1599. depends on XEN
  1600. config XEN
  1601. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1602. depends on ARM && OF
  1603. depends on CPU_V7 && !CPU_V6
  1604. help
  1605. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1606. endmenu
  1607. menu "Boot options"
  1608. config USE_OF
  1609. bool "Flattened Device Tree support"
  1610. select IRQ_DOMAIN
  1611. select OF
  1612. select OF_EARLY_FLATTREE
  1613. help
  1614. Include support for flattened device tree machine descriptions.
  1615. config ATAGS
  1616. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1617. default y
  1618. help
  1619. This is the traditional way of passing data to the kernel at boot
  1620. time. If you are solely relying on the flattened device tree (or
  1621. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1622. to remove ATAGS support from your kernel binary. If unsure,
  1623. leave this to y.
  1624. config DEPRECATED_PARAM_STRUCT
  1625. bool "Provide old way to pass kernel parameters"
  1626. depends on ATAGS
  1627. help
  1628. This was deprecated in 2001 and announced to live on for 5 years.
  1629. Some old boot loaders still use this way.
  1630. # Compressed boot loader in ROM. Yes, we really want to ask about
  1631. # TEXT and BSS so we preserve their values in the config files.
  1632. config ZBOOT_ROM_TEXT
  1633. hex "Compressed ROM boot loader base address"
  1634. default "0"
  1635. help
  1636. The physical address at which the ROM-able zImage is to be
  1637. placed in the target. Platforms which normally make use of
  1638. ROM-able zImage formats normally set this to a suitable
  1639. value in their defconfig file.
  1640. If ZBOOT_ROM is not enabled, this has no effect.
  1641. config ZBOOT_ROM_BSS
  1642. hex "Compressed ROM boot loader BSS address"
  1643. default "0"
  1644. help
  1645. The base address of an area of read/write memory in the target
  1646. for the ROM-able zImage which must be available while the
  1647. decompressor is running. It must be large enough to hold the
  1648. entire decompressed kernel plus an additional 128 KiB.
  1649. Platforms which normally make use of ROM-able zImage formats
  1650. normally set this to a suitable value in their defconfig file.
  1651. If ZBOOT_ROM is not enabled, this has no effect.
  1652. config ZBOOT_ROM
  1653. bool "Compressed boot loader in ROM/flash"
  1654. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1655. help
  1656. Say Y here if you intend to execute your compressed kernel image
  1657. (zImage) directly from ROM or flash. If unsure, say N.
  1658. choice
  1659. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1660. depends on ZBOOT_ROM && ARCH_SH7372
  1661. default ZBOOT_ROM_NONE
  1662. help
  1663. Include experimental SD/MMC loading code in the ROM-able zImage.
  1664. With this enabled it is possible to write the ROM-able zImage
  1665. kernel image to an MMC or SD card and boot the kernel straight
  1666. from the reset vector. At reset the processor Mask ROM will load
  1667. the first part of the ROM-able zImage which in turn loads the
  1668. rest the kernel image to RAM.
  1669. config ZBOOT_ROM_NONE
  1670. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1671. help
  1672. Do not load image from SD or MMC
  1673. config ZBOOT_ROM_MMCIF
  1674. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1675. help
  1676. Load image from MMCIF hardware block.
  1677. config ZBOOT_ROM_SH_MOBILE_SDHI
  1678. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1679. help
  1680. Load image from SDHI hardware block
  1681. endchoice
  1682. config ARM_APPENDED_DTB
  1683. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1684. depends on OF && !ZBOOT_ROM
  1685. help
  1686. With this option, the boot code will look for a device tree binary
  1687. (DTB) appended to zImage
  1688. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1689. This is meant as a backward compatibility convenience for those
  1690. systems with a bootloader that can't be upgraded to accommodate
  1691. the documented boot protocol using a device tree.
  1692. Beware that there is very little in terms of protection against
  1693. this option being confused by leftover garbage in memory that might
  1694. look like a DTB header after a reboot if no actual DTB is appended
  1695. to zImage. Do not leave this option active in a production kernel
  1696. if you don't intend to always append a DTB. Proper passing of the
  1697. location into r2 of a bootloader provided DTB is always preferable
  1698. to this option.
  1699. config ARM_ATAG_DTB_COMPAT
  1700. bool "Supplement the appended DTB with traditional ATAG information"
  1701. depends on ARM_APPENDED_DTB
  1702. help
  1703. Some old bootloaders can't be updated to a DTB capable one, yet
  1704. they provide ATAGs with memory configuration, the ramdisk address,
  1705. the kernel cmdline string, etc. Such information is dynamically
  1706. provided by the bootloader and can't always be stored in a static
  1707. DTB. To allow a device tree enabled kernel to be used with such
  1708. bootloaders, this option allows zImage to extract the information
  1709. from the ATAG list and store it at run time into the appended DTB.
  1710. choice
  1711. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1712. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1713. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1714. bool "Use bootloader kernel arguments if available"
  1715. help
  1716. Uses the command-line options passed by the boot loader instead of
  1717. the device tree bootargs property. If the boot loader doesn't provide
  1718. any, the device tree bootargs property will be used.
  1719. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1720. bool "Extend with bootloader kernel arguments"
  1721. help
  1722. The command-line arguments provided by the boot loader will be
  1723. appended to the the device tree bootargs property.
  1724. endchoice
  1725. config CMDLINE
  1726. string "Default kernel command string"
  1727. default ""
  1728. help
  1729. On some architectures (EBSA110 and CATS), there is currently no way
  1730. for the boot loader to pass arguments to the kernel. For these
  1731. architectures, you should supply some command-line options at build
  1732. time by entering them here. As a minimum, you should specify the
  1733. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1734. choice
  1735. prompt "Kernel command line type" if CMDLINE != ""
  1736. default CMDLINE_FROM_BOOTLOADER
  1737. depends on ATAGS
  1738. config CMDLINE_FROM_BOOTLOADER
  1739. bool "Use bootloader kernel arguments if available"
  1740. help
  1741. Uses the command-line options passed by the boot loader. If
  1742. the boot loader doesn't provide any, the default kernel command
  1743. string provided in CMDLINE will be used.
  1744. config CMDLINE_EXTEND
  1745. bool "Extend bootloader kernel arguments"
  1746. help
  1747. The command-line arguments provided by the boot loader will be
  1748. appended to the default kernel command string.
  1749. config CMDLINE_FORCE
  1750. bool "Always use the default kernel command string"
  1751. help
  1752. Always use the default kernel command string, even if the boot
  1753. loader passes other arguments to the kernel.
  1754. This is useful if you cannot or don't want to change the
  1755. command-line options your boot loader passes to the kernel.
  1756. endchoice
  1757. config XIP_KERNEL
  1758. bool "Kernel Execute-In-Place from ROM"
  1759. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1760. help
  1761. Execute-In-Place allows the kernel to run from non-volatile storage
  1762. directly addressable by the CPU, such as NOR flash. This saves RAM
  1763. space since the text section of the kernel is not loaded from flash
  1764. to RAM. Read-write sections, such as the data section and stack,
  1765. are still copied to RAM. The XIP kernel is not compressed since
  1766. it has to run directly from flash, so it will take more space to
  1767. store it. The flash address used to link the kernel object files,
  1768. and for storing it, is configuration dependent. Therefore, if you
  1769. say Y here, you must know the proper physical address where to
  1770. store the kernel image depending on your own flash memory usage.
  1771. Also note that the make target becomes "make xipImage" rather than
  1772. "make zImage" or "make Image". The final kernel binary to put in
  1773. ROM memory will be arch/arm/boot/xipImage.
  1774. If unsure, say N.
  1775. config XIP_PHYS_ADDR
  1776. hex "XIP Kernel Physical Location"
  1777. depends on XIP_KERNEL
  1778. default "0x00080000"
  1779. help
  1780. This is the physical address in your flash memory the kernel will
  1781. be linked for and stored to. This address is dependent on your
  1782. own flash usage.
  1783. config KEXEC
  1784. bool "Kexec system call (EXPERIMENTAL)"
  1785. depends on (!SMP || HOTPLUG_CPU)
  1786. help
  1787. kexec is a system call that implements the ability to shutdown your
  1788. current kernel, and to start another kernel. It is like a reboot
  1789. but it is independent of the system firmware. And like a reboot
  1790. you can start any kernel with it, not just Linux.
  1791. It is an ongoing process to be certain the hardware in a machine
  1792. is properly shutdown, so do not be surprised if this code does not
  1793. initially work for you. It may help to enable device hotplugging
  1794. support.
  1795. config ATAGS_PROC
  1796. bool "Export atags in procfs"
  1797. depends on ATAGS && KEXEC
  1798. default y
  1799. help
  1800. Should the atags used to boot the kernel be exported in an "atags"
  1801. file in procfs. Useful with kexec.
  1802. config CRASH_DUMP
  1803. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1804. help
  1805. Generate crash dump after being started by kexec. This should
  1806. be normally only set in special crash dump kernels which are
  1807. loaded in the main kernel with kexec-tools into a specially
  1808. reserved region and then later executed after a crash by
  1809. kdump/kexec. The crash dump kernel must be compiled to a
  1810. memory address not used by the main kernel
  1811. For more details see Documentation/kdump/kdump.txt
  1812. config AUTO_ZRELADDR
  1813. bool "Auto calculation of the decompressed kernel image address"
  1814. depends on !ZBOOT_ROM && !ARCH_U300
  1815. help
  1816. ZRELADDR is the physical address where the decompressed kernel
  1817. image will be placed. If AUTO_ZRELADDR is selected, the address
  1818. will be determined at run-time by masking the current IP with
  1819. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1820. from start of memory.
  1821. endmenu
  1822. menu "CPU Power Management"
  1823. if ARCH_HAS_CPUFREQ
  1824. source "drivers/cpufreq/Kconfig"
  1825. config CPU_FREQ_IMX
  1826. tristate "CPUfreq driver for i.MX CPUs"
  1827. depends on ARCH_MXC && CPU_FREQ
  1828. select CPU_FREQ_TABLE
  1829. help
  1830. This enables the CPUfreq driver for i.MX CPUs.
  1831. config CPU_FREQ_SA1100
  1832. bool
  1833. config CPU_FREQ_SA1110
  1834. bool
  1835. config CPU_FREQ_INTEGRATOR
  1836. tristate "CPUfreq driver for ARM Integrator CPUs"
  1837. depends on ARCH_INTEGRATOR && CPU_FREQ
  1838. default y
  1839. help
  1840. This enables the CPUfreq driver for ARM Integrator CPUs.
  1841. For details, take a look at <file:Documentation/cpu-freq>.
  1842. If in doubt, say Y.
  1843. config CPU_FREQ_PXA
  1844. bool
  1845. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1846. default y
  1847. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1848. select CPU_FREQ_TABLE
  1849. config CPU_FREQ_S3C
  1850. bool
  1851. help
  1852. Internal configuration node for common cpufreq on Samsung SoC
  1853. config CPU_FREQ_S3C24XX
  1854. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1855. depends on ARCH_S3C24XX && CPU_FREQ
  1856. select CPU_FREQ_S3C
  1857. help
  1858. This enables the CPUfreq driver for the Samsung S3C24XX family
  1859. of CPUs.
  1860. For details, take a look at <file:Documentation/cpu-freq>.
  1861. If in doubt, say N.
  1862. config CPU_FREQ_S3C24XX_PLL
  1863. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1864. depends on CPU_FREQ_S3C24XX
  1865. help
  1866. Compile in support for changing the PLL frequency from the
  1867. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1868. after a frequency change, so by default it is not enabled.
  1869. This also means that the PLL tables for the selected CPU(s) will
  1870. be built which may increase the size of the kernel image.
  1871. config CPU_FREQ_S3C24XX_DEBUG
  1872. bool "Debug CPUfreq Samsung driver core"
  1873. depends on CPU_FREQ_S3C24XX
  1874. help
  1875. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1876. config CPU_FREQ_S3C24XX_IODEBUG
  1877. bool "Debug CPUfreq Samsung driver IO timing"
  1878. depends on CPU_FREQ_S3C24XX
  1879. help
  1880. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1881. config CPU_FREQ_S3C24XX_DEBUGFS
  1882. bool "Export debugfs for CPUFreq"
  1883. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1884. help
  1885. Export status information via debugfs.
  1886. endif
  1887. source "drivers/cpuidle/Kconfig"
  1888. endmenu
  1889. menu "Floating point emulation"
  1890. comment "At least one emulation must be selected"
  1891. config FPE_NWFPE
  1892. bool "NWFPE math emulation"
  1893. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1894. ---help---
  1895. Say Y to include the NWFPE floating point emulator in the kernel.
  1896. This is necessary to run most binaries. Linux does not currently
  1897. support floating point hardware so you need to say Y here even if
  1898. your machine has an FPA or floating point co-processor podule.
  1899. You may say N here if you are going to load the Acorn FPEmulator
  1900. early in the bootup.
  1901. config FPE_NWFPE_XP
  1902. bool "Support extended precision"
  1903. depends on FPE_NWFPE
  1904. help
  1905. Say Y to include 80-bit support in the kernel floating-point
  1906. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1907. Note that gcc does not generate 80-bit operations by default,
  1908. so in most cases this option only enlarges the size of the
  1909. floating point emulator without any good reason.
  1910. You almost surely want to say N here.
  1911. config FPE_FASTFPE
  1912. bool "FastFPE math emulation (EXPERIMENTAL)"
  1913. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1914. ---help---
  1915. Say Y here to include the FAST floating point emulator in the kernel.
  1916. This is an experimental much faster emulator which now also has full
  1917. precision for the mantissa. It does not support any exceptions.
  1918. It is very simple, and approximately 3-6 times faster than NWFPE.
  1919. It should be sufficient for most programs. It may be not suitable
  1920. for scientific calculations, but you have to check this for yourself.
  1921. If you do not feel you need a faster FP emulation you should better
  1922. choose NWFPE.
  1923. config VFP
  1924. bool "VFP-format floating point maths"
  1925. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1926. help
  1927. Say Y to include VFP support code in the kernel. This is needed
  1928. if your hardware includes a VFP unit.
  1929. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1930. release notes and additional status information.
  1931. Say N if your target does not have VFP hardware.
  1932. config VFPv3
  1933. bool
  1934. depends on VFP
  1935. default y if CPU_V7
  1936. config NEON
  1937. bool "Advanced SIMD (NEON) Extension support"
  1938. depends on VFPv3 && CPU_V7
  1939. help
  1940. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1941. Extension.
  1942. endmenu
  1943. menu "Userspace binary formats"
  1944. source "fs/Kconfig.binfmt"
  1945. config ARTHUR
  1946. tristate "RISC OS personality"
  1947. depends on !AEABI
  1948. help
  1949. Say Y here to include the kernel code necessary if you want to run
  1950. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1951. experimental; if this sounds frightening, say N and sleep in peace.
  1952. You can also say M here to compile this support as a module (which
  1953. will be called arthur).
  1954. endmenu
  1955. menu "Power management options"
  1956. source "kernel/power/Kconfig"
  1957. config ARCH_SUSPEND_POSSIBLE
  1958. depends on !ARCH_S5PC100
  1959. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1960. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1961. def_bool y
  1962. config ARM_CPU_SUSPEND
  1963. def_bool PM_SLEEP
  1964. endmenu
  1965. source "net/Kconfig"
  1966. source "drivers/Kconfig"
  1967. source "fs/Kconfig"
  1968. source "arch/arm/Kconfig.debug"
  1969. source "security/Kconfig"
  1970. source "crypto/Kconfig"
  1971. source "lib/Kconfig"
  1972. source "arch/arm/kvm/Kconfig"