cx18-av-firmware.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * cx18 ADEC firmware functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301, USA.
  21. */
  22. #include "cx18-driver.h"
  23. #include "cx18-io.h"
  24. #include <linux/firmware.h>
  25. #define CX18_AUDIO_ENABLE 0xc72014
  26. #define FWFILE "v4l-cx23418-dig.fw"
  27. int cx18_av_loadfw(struct cx18 *cx)
  28. {
  29. const struct firmware *fw = NULL;
  30. u32 size;
  31. u32 v;
  32. const u8 *ptr;
  33. int i;
  34. int retries1 = 0;
  35. if (request_firmware(&fw, FWFILE, &cx->dev->dev) != 0) {
  36. CX18_ERR("unable to open firmware %s\n", FWFILE);
  37. return -EINVAL;
  38. }
  39. /* The firmware load often has byte errors, so allow for several
  40. retries, both at byte level and at the firmware load level. */
  41. while (retries1 < 5) {
  42. cx18_av_write4_expect(cx, CXADEC_CHIP_CTRL, 0x00010000,
  43. 0x00008430, 0xffffffff); /* cx25843 */
  44. cx18_av_write_expect(cx, CXADEC_STD_DET_CTL, 0xf6, 0xf6, 0xff);
  45. /* Reset the Mako core, Register is alias of CXADEC_CHIP_CTRL */
  46. cx18_av_write4_expect(cx, 0x8100, 0x00010000,
  47. 0x00008430, 0xffffffff); /* cx25843 */
  48. /* Put the 8051 in reset and enable firmware upload */
  49. cx18_av_write4_noretry(cx, CXADEC_DL_CTL, 0x0F000000);
  50. ptr = fw->data;
  51. size = fw->size;
  52. for (i = 0; i < size; i++) {
  53. u32 dl_control = 0x0F000000 | i | ((u32)ptr[i] << 16);
  54. u32 value = 0;
  55. int retries2;
  56. int unrec_err = 0;
  57. for (retries2 = 0; retries2 < CX18_MAX_MMIO_WR_RETRIES;
  58. retries2++) {
  59. cx18_av_write4_noretry(cx, CXADEC_DL_CTL,
  60. dl_control);
  61. udelay(10);
  62. value = cx18_av_read4(cx, CXADEC_DL_CTL);
  63. if (value == dl_control)
  64. break;
  65. /* Check if we can correct the byte by changing
  66. the address. We can only write the lower
  67. address byte of the address. */
  68. if ((value & 0x3F00) != (dl_control & 0x3F00)) {
  69. unrec_err = 1;
  70. break;
  71. }
  72. }
  73. if (unrec_err || retries2 >= CX18_MAX_MMIO_WR_RETRIES)
  74. break;
  75. }
  76. if (i == size)
  77. break;
  78. retries1++;
  79. }
  80. if (retries1 >= 5) {
  81. CX18_ERR("unable to load firmware %s\n", FWFILE);
  82. release_firmware(fw);
  83. return -EIO;
  84. }
  85. cx18_av_write4_expect(cx, CXADEC_DL_CTL,
  86. 0x13000000 | fw->size, 0x13000000, 0x13000000);
  87. /* Output to the 416 */
  88. cx18_av_and_or4(cx, CXADEC_PIN_CTRL1, ~0, 0x78000);
  89. /* Audio input control 1 set to Sony mode */
  90. /* Audio output input 2 is 0 for slave operation input */
  91. /* 0xC4000914[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
  92. /* 0xC4000914[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
  93. after WS transition for first bit of audio word. */
  94. cx18_av_write4(cx, CXADEC_I2S_IN_CTL, 0x000000A0);
  95. /* Audio output control 1 is set to Sony mode */
  96. /* Audio output control 2 is set to 1 for master mode */
  97. /* 0xC4000918[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
  98. /* 0xC4000918[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
  99. after WS transition for first bit of audio word. */
  100. /* 0xC4000918[8]: 0 = slave operation, 1 = master (SCK_OUT and WS_OUT
  101. are generated) */
  102. cx18_av_write4(cx, CXADEC_I2S_OUT_CTL, 0x000001A0);
  103. /* set alt I2s master clock to /16 and enable alt divider i2s
  104. passthrough */
  105. cx18_av_write4(cx, CXADEC_PIN_CFG3, 0x5000B687);
  106. cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, 0x000000F6, 0x000000F6,
  107. 0x3F00FFFF);
  108. /* CxDevWrReg(CXADEC_STD_DET_CTL, 0x000000FF); */
  109. /* Set bit 0 in register 0x9CC to signify that this is MiniMe. */
  110. /* Register 0x09CC is defined by the Merlin firmware, and doesn't
  111. have a name in the spec. */
  112. cx18_av_write4(cx, 0x09CC, 1);
  113. v = cx18_read_reg(cx, CX18_AUDIO_ENABLE);
  114. /* If bit 11 is 1, clear bit 10 */
  115. if (v & 0x800)
  116. cx18_write_reg(cx, v & 0xFFFFFBFF, CX18_AUDIO_ENABLE);
  117. /* Enable WW auto audio standard detection */
  118. v = cx18_av_read4(cx, CXADEC_STD_DET_CTL);
  119. v |= 0xFF; /* Auto by default */
  120. v |= 0x400; /* Stereo by default */
  121. v |= 0x14000000;
  122. cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, v, v, 0x3F00FFFF);
  123. release_firmware(fw);
  124. CX18_INFO("loaded %s firmware (%d bytes)\n", FWFILE, size);
  125. return 0;
  126. }