radeon_kms.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. /*
  33. * Driver load/unload
  34. */
  35. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  36. {
  37. struct radeon_device *rdev;
  38. int r;
  39. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  40. if (rdev == NULL) {
  41. return -ENOMEM;
  42. }
  43. dev->dev_private = (void *)rdev;
  44. /* update BUS flag */
  45. if (drm_device_is_agp(dev)) {
  46. flags |= RADEON_IS_AGP;
  47. } else if (drm_device_is_pcie(dev)) {
  48. flags |= RADEON_IS_PCIE;
  49. } else {
  50. flags |= RADEON_IS_PCI;
  51. }
  52. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  53. if (r) {
  54. DRM_ERROR("Failed to initialize radeon, disabling IOCTL\n");
  55. radeon_device_fini(rdev);
  56. kfree(rdev);
  57. dev->dev_private = NULL;
  58. return r;
  59. }
  60. return 0;
  61. }
  62. int radeon_driver_unload_kms(struct drm_device *dev)
  63. {
  64. struct radeon_device *rdev = dev->dev_private;
  65. radeon_device_fini(rdev);
  66. kfree(rdev);
  67. dev->dev_private = NULL;
  68. return 0;
  69. }
  70. /*
  71. * Userspace get informations ioctl
  72. */
  73. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  74. {
  75. struct radeon_device *rdev = dev->dev_private;
  76. struct drm_radeon_info *info;
  77. uint32_t *value_ptr;
  78. uint32_t value;
  79. info = data;
  80. value_ptr = (uint32_t *)((unsigned long)info->value);
  81. switch (info->request) {
  82. case RADEON_INFO_DEVICE_ID:
  83. value = dev->pci_device;
  84. break;
  85. case RADEON_INFO_NUM_GB_PIPES:
  86. value = rdev->num_gb_pipes;
  87. break;
  88. case RADEON_INFO_NUM_Z_PIPES:
  89. value = rdev->num_z_pipes;
  90. break;
  91. default:
  92. DRM_DEBUG("Invalid request %d\n", info->request);
  93. return -EINVAL;
  94. }
  95. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  96. DRM_ERROR("copy_to_user\n");
  97. return -EFAULT;
  98. }
  99. return 0;
  100. }
  101. /*
  102. * Outdated mess for old drm with Xorg being in charge (void function now).
  103. */
  104. int radeon_driver_firstopen_kms(struct drm_device *dev)
  105. {
  106. return 0;
  107. }
  108. void radeon_driver_lastclose_kms(struct drm_device *dev)
  109. {
  110. }
  111. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  112. {
  113. return 0;
  114. }
  115. void radeon_driver_postclose_kms(struct drm_device *dev,
  116. struct drm_file *file_priv)
  117. {
  118. }
  119. void radeon_driver_preclose_kms(struct drm_device *dev,
  120. struct drm_file *file_priv)
  121. {
  122. }
  123. /*
  124. * VBlank related functions.
  125. */
  126. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  127. {
  128. struct radeon_device *rdev = dev->dev_private;
  129. if (crtc < 0 || crtc > 1) {
  130. DRM_ERROR("Invalid crtc %d\n", crtc);
  131. return -EINVAL;
  132. }
  133. return radeon_get_vblank_counter(rdev, crtc);
  134. }
  135. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  136. {
  137. struct radeon_device *rdev = dev->dev_private;
  138. if (crtc < 0 || crtc > 1) {
  139. DRM_ERROR("Invalid crtc %d\n", crtc);
  140. return -EINVAL;
  141. }
  142. rdev->irq.crtc_vblank_int[crtc] = true;
  143. return radeon_irq_set(rdev);
  144. }
  145. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  146. {
  147. struct radeon_device *rdev = dev->dev_private;
  148. if (crtc < 0 || crtc > 1) {
  149. DRM_ERROR("Invalid crtc %d\n", crtc);
  150. return;
  151. }
  152. rdev->irq.crtc_vblank_int[crtc] = false;
  153. radeon_irq_set(rdev);
  154. }
  155. /*
  156. * For multiple master (like multiple X).
  157. */
  158. struct drm_radeon_master_private {
  159. drm_local_map_t *sarea;
  160. drm_radeon_sarea_t *sarea_priv;
  161. };
  162. int radeon_master_create_kms(struct drm_device *dev, struct drm_master *master)
  163. {
  164. struct drm_radeon_master_private *master_priv;
  165. unsigned long sareapage;
  166. int ret;
  167. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  168. if (master_priv == NULL) {
  169. return -ENOMEM;
  170. }
  171. /* prebuild the SAREA */
  172. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  173. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM,
  174. _DRM_CONTAINS_LOCK,
  175. &master_priv->sarea);
  176. if (ret) {
  177. DRM_ERROR("SAREA setup failed\n");
  178. return ret;
  179. }
  180. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  181. master_priv->sarea_priv->pfCurrentPage = 0;
  182. master->driver_priv = master_priv;
  183. return 0;
  184. }
  185. void radeon_master_destroy_kms(struct drm_device *dev,
  186. struct drm_master *master)
  187. {
  188. struct drm_radeon_master_private *master_priv = master->driver_priv;
  189. if (master_priv == NULL) {
  190. return;
  191. }
  192. if (master_priv->sarea) {
  193. drm_rmmap_locked(dev, master_priv->sarea);
  194. }
  195. kfree(master_priv);
  196. master->driver_priv = NULL;
  197. }
  198. /*
  199. * IOCTL.
  200. */
  201. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  202. struct drm_file *file_priv)
  203. {
  204. /* Not valid in KMS. */
  205. return -EINVAL;
  206. }
  207. #define KMS_INVALID_IOCTL(name) \
  208. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  209. { \
  210. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  211. return -EINVAL; \
  212. }
  213. /*
  214. * All these ioctls are invalid in kms world.
  215. */
  216. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  217. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  218. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  219. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  220. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  221. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  222. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  223. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  224. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  225. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  226. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  227. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  228. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  229. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  230. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  231. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  232. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  233. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  234. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  235. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  236. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  237. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  238. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  239. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  240. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  241. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  242. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  243. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  244. DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  245. DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  246. DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  247. DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  248. DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  249. DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  250. DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  251. DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  252. DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  253. DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  254. DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  255. DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  256. DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  257. DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  258. DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  259. DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  260. DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  261. DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  262. DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  263. DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  264. DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  265. DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  266. DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  267. DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  268. DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  269. DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  270. DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  271. /* KMS */
  272. DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH),
  273. DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH),
  274. DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH),
  275. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH),
  276. DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
  277. DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
  278. DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH),
  279. DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH),
  280. DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH),
  281. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH),
  282. DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH),
  283. DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH),
  284. };
  285. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);