radeon_asic.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. int r100_init(struct radeon_device *rdev);
  42. int r200_init(struct radeon_device *rdev);
  43. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  44. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  45. void r100_errata(struct radeon_device *rdev);
  46. void r100_vram_info(struct radeon_device *rdev);
  47. int r100_gpu_reset(struct radeon_device *rdev);
  48. int r100_mc_init(struct radeon_device *rdev);
  49. void r100_mc_fini(struct radeon_device *rdev);
  50. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  51. int r100_wb_init(struct radeon_device *rdev);
  52. void r100_wb_fini(struct radeon_device *rdev);
  53. int r100_gart_enable(struct radeon_device *rdev);
  54. void r100_pci_gart_disable(struct radeon_device *rdev);
  55. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  56. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  57. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  58. void r100_cp_fini(struct radeon_device *rdev);
  59. void r100_cp_disable(struct radeon_device *rdev);
  60. void r100_cp_commit(struct radeon_device *rdev);
  61. void r100_ring_start(struct radeon_device *rdev);
  62. int r100_irq_set(struct radeon_device *rdev);
  63. int r100_irq_process(struct radeon_device *rdev);
  64. void r100_fence_ring_emit(struct radeon_device *rdev,
  65. struct radeon_fence *fence);
  66. int r100_cs_parse(struct radeon_cs_parser *p);
  67. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  68. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  69. int r100_copy_blit(struct radeon_device *rdev,
  70. uint64_t src_offset,
  71. uint64_t dst_offset,
  72. unsigned num_pages,
  73. struct radeon_fence *fence);
  74. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  75. uint32_t tiling_flags, uint32_t pitch,
  76. uint32_t offset, uint32_t obj_size);
  77. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  78. void r100_bandwidth_update(struct radeon_device *rdev);
  79. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  80. int r100_ib_test(struct radeon_device *rdev);
  81. int r100_ring_test(struct radeon_device *rdev);
  82. static struct radeon_asic r100_asic = {
  83. .init = &r100_init,
  84. .errata = &r100_errata,
  85. .vram_info = &r100_vram_info,
  86. .gpu_reset = &r100_gpu_reset,
  87. .mc_init = &r100_mc_init,
  88. .mc_fini = &r100_mc_fini,
  89. .wb_init = &r100_wb_init,
  90. .wb_fini = &r100_wb_fini,
  91. .gart_enable = &r100_gart_enable,
  92. .gart_disable = &r100_pci_gart_disable,
  93. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  94. .gart_set_page = &r100_pci_gart_set_page,
  95. .cp_init = &r100_cp_init,
  96. .cp_fini = &r100_cp_fini,
  97. .cp_disable = &r100_cp_disable,
  98. .cp_commit = &r100_cp_commit,
  99. .ring_start = &r100_ring_start,
  100. .ring_test = &r100_ring_test,
  101. .ring_ib_execute = &r100_ring_ib_execute,
  102. .ib_test = &r100_ib_test,
  103. .irq_set = &r100_irq_set,
  104. .irq_process = &r100_irq_process,
  105. .get_vblank_counter = &r100_get_vblank_counter,
  106. .fence_ring_emit = &r100_fence_ring_emit,
  107. .cs_parse = &r100_cs_parse,
  108. .copy_blit = &r100_copy_blit,
  109. .copy_dma = NULL,
  110. .copy = &r100_copy_blit,
  111. .set_engine_clock = &radeon_legacy_set_engine_clock,
  112. .set_memory_clock = NULL,
  113. .set_pcie_lanes = NULL,
  114. .set_clock_gating = &radeon_legacy_set_clock_gating,
  115. .set_surface_reg = r100_set_surface_reg,
  116. .clear_surface_reg = r100_clear_surface_reg,
  117. .bandwidth_update = &r100_bandwidth_update,
  118. };
  119. /*
  120. * r300,r350,rv350,rv380
  121. */
  122. int r300_init(struct radeon_device *rdev);
  123. void r300_errata(struct radeon_device *rdev);
  124. void r300_vram_info(struct radeon_device *rdev);
  125. int r300_gpu_reset(struct radeon_device *rdev);
  126. int r300_mc_init(struct radeon_device *rdev);
  127. void r300_mc_fini(struct radeon_device *rdev);
  128. void r300_ring_start(struct radeon_device *rdev);
  129. void r300_fence_ring_emit(struct radeon_device *rdev,
  130. struct radeon_fence *fence);
  131. int r300_cs_parse(struct radeon_cs_parser *p);
  132. int r300_gart_enable(struct radeon_device *rdev);
  133. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  134. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  135. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  136. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  137. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  138. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  139. int r300_copy_dma(struct radeon_device *rdev,
  140. uint64_t src_offset,
  141. uint64_t dst_offset,
  142. unsigned num_pages,
  143. struct radeon_fence *fence);
  144. static struct radeon_asic r300_asic = {
  145. .init = &r300_init,
  146. .errata = &r300_errata,
  147. .vram_info = &r300_vram_info,
  148. .gpu_reset = &r300_gpu_reset,
  149. .mc_init = &r300_mc_init,
  150. .mc_fini = &r300_mc_fini,
  151. .wb_init = &r100_wb_init,
  152. .wb_fini = &r100_wb_fini,
  153. .gart_enable = &r300_gart_enable,
  154. .gart_disable = &r100_pci_gart_disable,
  155. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  156. .gart_set_page = &r100_pci_gart_set_page,
  157. .cp_init = &r100_cp_init,
  158. .cp_fini = &r100_cp_fini,
  159. .cp_disable = &r100_cp_disable,
  160. .cp_commit = &r100_cp_commit,
  161. .ring_start = &r300_ring_start,
  162. .ring_test = &r100_ring_test,
  163. .ring_ib_execute = &r100_ring_ib_execute,
  164. .ib_test = &r100_ib_test,
  165. .irq_set = &r100_irq_set,
  166. .irq_process = &r100_irq_process,
  167. .get_vblank_counter = &r100_get_vblank_counter,
  168. .fence_ring_emit = &r300_fence_ring_emit,
  169. .cs_parse = &r300_cs_parse,
  170. .copy_blit = &r100_copy_blit,
  171. .copy_dma = &r300_copy_dma,
  172. .copy = &r100_copy_blit,
  173. .set_engine_clock = &radeon_legacy_set_engine_clock,
  174. .set_memory_clock = NULL,
  175. .set_pcie_lanes = &rv370_set_pcie_lanes,
  176. .set_clock_gating = &radeon_legacy_set_clock_gating,
  177. .set_surface_reg = r100_set_surface_reg,
  178. .clear_surface_reg = r100_clear_surface_reg,
  179. .bandwidth_update = &r100_bandwidth_update,
  180. };
  181. /*
  182. * r420,r423,rv410
  183. */
  184. void r420_errata(struct radeon_device *rdev);
  185. void r420_vram_info(struct radeon_device *rdev);
  186. int r420_mc_init(struct radeon_device *rdev);
  187. void r420_mc_fini(struct radeon_device *rdev);
  188. static struct radeon_asic r420_asic = {
  189. .init = &r300_init,
  190. .errata = &r420_errata,
  191. .vram_info = &r420_vram_info,
  192. .gpu_reset = &r300_gpu_reset,
  193. .mc_init = &r420_mc_init,
  194. .mc_fini = &r420_mc_fini,
  195. .wb_init = &r100_wb_init,
  196. .wb_fini = &r100_wb_fini,
  197. .gart_enable = &r300_gart_enable,
  198. .gart_disable = &rv370_pcie_gart_disable,
  199. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  200. .gart_set_page = &rv370_pcie_gart_set_page,
  201. .cp_init = &r100_cp_init,
  202. .cp_fini = &r100_cp_fini,
  203. .cp_disable = &r100_cp_disable,
  204. .cp_commit = &r100_cp_commit,
  205. .ring_start = &r300_ring_start,
  206. .ring_test = &r100_ring_test,
  207. .ring_ib_execute = &r100_ring_ib_execute,
  208. .ib_test = &r100_ib_test,
  209. .irq_set = &r100_irq_set,
  210. .irq_process = &r100_irq_process,
  211. .get_vblank_counter = &r100_get_vblank_counter,
  212. .fence_ring_emit = &r300_fence_ring_emit,
  213. .cs_parse = &r300_cs_parse,
  214. .copy_blit = &r100_copy_blit,
  215. .copy_dma = &r300_copy_dma,
  216. .copy = &r100_copy_blit,
  217. .set_engine_clock = &radeon_atom_set_engine_clock,
  218. .set_memory_clock = &radeon_atom_set_memory_clock,
  219. .set_pcie_lanes = &rv370_set_pcie_lanes,
  220. .set_clock_gating = &radeon_atom_set_clock_gating,
  221. .set_surface_reg = r100_set_surface_reg,
  222. .clear_surface_reg = r100_clear_surface_reg,
  223. .bandwidth_update = &r100_bandwidth_update,
  224. };
  225. /*
  226. * rs400,rs480
  227. */
  228. void rs400_errata(struct radeon_device *rdev);
  229. void rs400_vram_info(struct radeon_device *rdev);
  230. int rs400_mc_init(struct radeon_device *rdev);
  231. void rs400_mc_fini(struct radeon_device *rdev);
  232. int rs400_gart_enable(struct radeon_device *rdev);
  233. void rs400_gart_disable(struct radeon_device *rdev);
  234. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  235. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  236. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  237. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  238. static struct radeon_asic rs400_asic = {
  239. .init = &r300_init,
  240. .errata = &rs400_errata,
  241. .vram_info = &rs400_vram_info,
  242. .gpu_reset = &r300_gpu_reset,
  243. .mc_init = &rs400_mc_init,
  244. .mc_fini = &rs400_mc_fini,
  245. .wb_init = &r100_wb_init,
  246. .wb_fini = &r100_wb_fini,
  247. .gart_enable = &rs400_gart_enable,
  248. .gart_disable = &rs400_gart_disable,
  249. .gart_tlb_flush = &rs400_gart_tlb_flush,
  250. .gart_set_page = &rs400_gart_set_page,
  251. .cp_init = &r100_cp_init,
  252. .cp_fini = &r100_cp_fini,
  253. .cp_disable = &r100_cp_disable,
  254. .cp_commit = &r100_cp_commit,
  255. .ring_start = &r300_ring_start,
  256. .ring_test = &r100_ring_test,
  257. .ring_ib_execute = &r100_ring_ib_execute,
  258. .ib_test = &r100_ib_test,
  259. .irq_set = &r100_irq_set,
  260. .irq_process = &r100_irq_process,
  261. .get_vblank_counter = &r100_get_vblank_counter,
  262. .fence_ring_emit = &r300_fence_ring_emit,
  263. .cs_parse = &r300_cs_parse,
  264. .copy_blit = &r100_copy_blit,
  265. .copy_dma = &r300_copy_dma,
  266. .copy = &r100_copy_blit,
  267. .set_engine_clock = &radeon_legacy_set_engine_clock,
  268. .set_memory_clock = NULL,
  269. .set_pcie_lanes = NULL,
  270. .set_clock_gating = &radeon_legacy_set_clock_gating,
  271. .set_surface_reg = r100_set_surface_reg,
  272. .clear_surface_reg = r100_clear_surface_reg,
  273. .bandwidth_update = &r100_bandwidth_update,
  274. };
  275. /*
  276. * rs600.
  277. */
  278. int rs600_init(struct radeon_device *rdev);
  279. void rs600_errata(struct radeon_device *rdev);
  280. void rs600_vram_info(struct radeon_device *rdev);
  281. int rs600_mc_init(struct radeon_device *rdev);
  282. void rs600_mc_fini(struct radeon_device *rdev);
  283. int rs600_irq_set(struct radeon_device *rdev);
  284. int rs600_irq_process(struct radeon_device *rdev);
  285. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  286. int rs600_gart_enable(struct radeon_device *rdev);
  287. void rs600_gart_disable(struct radeon_device *rdev);
  288. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  289. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  290. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  291. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  292. void rs600_bandwidth_update(struct radeon_device *rdev);
  293. static struct radeon_asic rs600_asic = {
  294. .init = &rs600_init,
  295. .errata = &rs600_errata,
  296. .vram_info = &rs600_vram_info,
  297. .gpu_reset = &r300_gpu_reset,
  298. .mc_init = &rs600_mc_init,
  299. .mc_fini = &rs600_mc_fini,
  300. .wb_init = &r100_wb_init,
  301. .wb_fini = &r100_wb_fini,
  302. .gart_enable = &rs600_gart_enable,
  303. .gart_disable = &rs600_gart_disable,
  304. .gart_tlb_flush = &rs600_gart_tlb_flush,
  305. .gart_set_page = &rs600_gart_set_page,
  306. .cp_init = &r100_cp_init,
  307. .cp_fini = &r100_cp_fini,
  308. .cp_disable = &r100_cp_disable,
  309. .cp_commit = &r100_cp_commit,
  310. .ring_start = &r300_ring_start,
  311. .ring_test = &r100_ring_test,
  312. .ring_ib_execute = &r100_ring_ib_execute,
  313. .ib_test = &r100_ib_test,
  314. .irq_set = &rs600_irq_set,
  315. .irq_process = &rs600_irq_process,
  316. .get_vblank_counter = &rs600_get_vblank_counter,
  317. .fence_ring_emit = &r300_fence_ring_emit,
  318. .cs_parse = &r300_cs_parse,
  319. .copy_blit = &r100_copy_blit,
  320. .copy_dma = &r300_copy_dma,
  321. .copy = &r100_copy_blit,
  322. .set_engine_clock = &radeon_atom_set_engine_clock,
  323. .set_memory_clock = &radeon_atom_set_memory_clock,
  324. .set_pcie_lanes = NULL,
  325. .set_clock_gating = &radeon_atom_set_clock_gating,
  326. .bandwidth_update = &rs600_bandwidth_update,
  327. };
  328. /*
  329. * rs690,rs740
  330. */
  331. void rs690_errata(struct radeon_device *rdev);
  332. void rs690_vram_info(struct radeon_device *rdev);
  333. int rs690_mc_init(struct radeon_device *rdev);
  334. void rs690_mc_fini(struct radeon_device *rdev);
  335. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  336. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  337. void rs690_bandwidth_update(struct radeon_device *rdev);
  338. static struct radeon_asic rs690_asic = {
  339. .init = &rs600_init,
  340. .errata = &rs690_errata,
  341. .vram_info = &rs690_vram_info,
  342. .gpu_reset = &r300_gpu_reset,
  343. .mc_init = &rs690_mc_init,
  344. .mc_fini = &rs690_mc_fini,
  345. .wb_init = &r100_wb_init,
  346. .wb_fini = &r100_wb_fini,
  347. .gart_enable = &rs400_gart_enable,
  348. .gart_disable = &rs400_gart_disable,
  349. .gart_tlb_flush = &rs400_gart_tlb_flush,
  350. .gart_set_page = &rs400_gart_set_page,
  351. .cp_init = &r100_cp_init,
  352. .cp_fini = &r100_cp_fini,
  353. .cp_disable = &r100_cp_disable,
  354. .cp_commit = &r100_cp_commit,
  355. .ring_start = &r300_ring_start,
  356. .ring_test = &r100_ring_test,
  357. .ring_ib_execute = &r100_ring_ib_execute,
  358. .ib_test = &r100_ib_test,
  359. .irq_set = &rs600_irq_set,
  360. .irq_process = &rs600_irq_process,
  361. .get_vblank_counter = &rs600_get_vblank_counter,
  362. .fence_ring_emit = &r300_fence_ring_emit,
  363. .cs_parse = &r300_cs_parse,
  364. .copy_blit = &r100_copy_blit,
  365. .copy_dma = &r300_copy_dma,
  366. .copy = &r300_copy_dma,
  367. .set_engine_clock = &radeon_atom_set_engine_clock,
  368. .set_memory_clock = &radeon_atom_set_memory_clock,
  369. .set_pcie_lanes = NULL,
  370. .set_clock_gating = &radeon_atom_set_clock_gating,
  371. .set_surface_reg = r100_set_surface_reg,
  372. .clear_surface_reg = r100_clear_surface_reg,
  373. .bandwidth_update = &rs690_bandwidth_update,
  374. };
  375. /*
  376. * rv515
  377. */
  378. int rv515_init(struct radeon_device *rdev);
  379. void rv515_errata(struct radeon_device *rdev);
  380. void rv515_vram_info(struct radeon_device *rdev);
  381. int rv515_gpu_reset(struct radeon_device *rdev);
  382. int rv515_mc_init(struct radeon_device *rdev);
  383. void rv515_mc_fini(struct radeon_device *rdev);
  384. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  385. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  386. void rv515_ring_start(struct radeon_device *rdev);
  387. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  388. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  389. void rv515_bandwidth_update(struct radeon_device *rdev);
  390. static struct radeon_asic rv515_asic = {
  391. .init = &rv515_init,
  392. .errata = &rv515_errata,
  393. .vram_info = &rv515_vram_info,
  394. .gpu_reset = &rv515_gpu_reset,
  395. .mc_init = &rv515_mc_init,
  396. .mc_fini = &rv515_mc_fini,
  397. .wb_init = &r100_wb_init,
  398. .wb_fini = &r100_wb_fini,
  399. .gart_enable = &r300_gart_enable,
  400. .gart_disable = &rv370_pcie_gart_disable,
  401. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  402. .gart_set_page = &rv370_pcie_gart_set_page,
  403. .cp_init = &r100_cp_init,
  404. .cp_fini = &r100_cp_fini,
  405. .cp_disable = &r100_cp_disable,
  406. .cp_commit = &r100_cp_commit,
  407. .ring_start = &rv515_ring_start,
  408. .ring_test = &r100_ring_test,
  409. .ring_ib_execute = &r100_ring_ib_execute,
  410. .ib_test = &r100_ib_test,
  411. .irq_set = &rs600_irq_set,
  412. .irq_process = &rs600_irq_process,
  413. .get_vblank_counter = &rs600_get_vblank_counter,
  414. .fence_ring_emit = &r300_fence_ring_emit,
  415. .cs_parse = &r300_cs_parse,
  416. .copy_blit = &r100_copy_blit,
  417. .copy_dma = &r300_copy_dma,
  418. .copy = &r100_copy_blit,
  419. .set_engine_clock = &radeon_atom_set_engine_clock,
  420. .set_memory_clock = &radeon_atom_set_memory_clock,
  421. .set_pcie_lanes = &rv370_set_pcie_lanes,
  422. .set_clock_gating = &radeon_atom_set_clock_gating,
  423. .set_surface_reg = r100_set_surface_reg,
  424. .clear_surface_reg = r100_clear_surface_reg,
  425. .bandwidth_update = &rv515_bandwidth_update,
  426. };
  427. /*
  428. * r520,rv530,rv560,rv570,r580
  429. */
  430. void r520_errata(struct radeon_device *rdev);
  431. void r520_vram_info(struct radeon_device *rdev);
  432. int r520_mc_init(struct radeon_device *rdev);
  433. void r520_mc_fini(struct radeon_device *rdev);
  434. void r520_bandwidth_update(struct radeon_device *rdev);
  435. static struct radeon_asic r520_asic = {
  436. .init = &rv515_init,
  437. .errata = &r520_errata,
  438. .vram_info = &r520_vram_info,
  439. .gpu_reset = &rv515_gpu_reset,
  440. .mc_init = &r520_mc_init,
  441. .mc_fini = &r520_mc_fini,
  442. .wb_init = &r100_wb_init,
  443. .wb_fini = &r100_wb_fini,
  444. .gart_enable = &r300_gart_enable,
  445. .gart_disable = &rv370_pcie_gart_disable,
  446. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  447. .gart_set_page = &rv370_pcie_gart_set_page,
  448. .cp_init = &r100_cp_init,
  449. .cp_fini = &r100_cp_fini,
  450. .cp_disable = &r100_cp_disable,
  451. .cp_commit = &r100_cp_commit,
  452. .ring_start = &rv515_ring_start,
  453. .ring_test = &r100_ring_test,
  454. .ring_ib_execute = &r100_ring_ib_execute,
  455. .ib_test = &r100_ib_test,
  456. .irq_set = &rs600_irq_set,
  457. .irq_process = &rs600_irq_process,
  458. .get_vblank_counter = &rs600_get_vblank_counter,
  459. .fence_ring_emit = &r300_fence_ring_emit,
  460. .cs_parse = &r300_cs_parse,
  461. .copy_blit = &r100_copy_blit,
  462. .copy_dma = &r300_copy_dma,
  463. .copy = &r100_copy_blit,
  464. .set_engine_clock = &radeon_atom_set_engine_clock,
  465. .set_memory_clock = &radeon_atom_set_memory_clock,
  466. .set_pcie_lanes = &rv370_set_pcie_lanes,
  467. .set_clock_gating = &radeon_atom_set_clock_gating,
  468. .set_surface_reg = r100_set_surface_reg,
  469. .clear_surface_reg = r100_clear_surface_reg,
  470. .bandwidth_update = &r520_bandwidth_update,
  471. };
  472. /*
  473. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  474. */
  475. int r600_init(struct radeon_device *rdev);
  476. void r600_fini(struct radeon_device *rdev);
  477. int r600_suspend(struct radeon_device *rdev);
  478. int r600_resume(struct radeon_device *rdev);
  479. int r600_wb_init(struct radeon_device *rdev);
  480. void r600_wb_fini(struct radeon_device *rdev);
  481. void r600_cp_commit(struct radeon_device *rdev);
  482. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  483. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  484. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  485. int r600_cs_parse(struct radeon_cs_parser *p);
  486. void r600_fence_ring_emit(struct radeon_device *rdev,
  487. struct radeon_fence *fence);
  488. int r600_copy_dma(struct radeon_device *rdev,
  489. uint64_t src_offset,
  490. uint64_t dst_offset,
  491. unsigned num_pages,
  492. struct radeon_fence *fence);
  493. int r600_irq_process(struct radeon_device *rdev);
  494. int r600_irq_set(struct radeon_device *rdev);
  495. int r600_gpu_reset(struct radeon_device *rdev);
  496. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  497. uint32_t tiling_flags, uint32_t pitch,
  498. uint32_t offset, uint32_t obj_size);
  499. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  500. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  501. int r600_ib_test(struct radeon_device *rdev);
  502. int r600_ring_test(struct radeon_device *rdev);
  503. int r600_copy_blit(struct radeon_device *rdev,
  504. uint64_t src_offset, uint64_t dst_offset,
  505. unsigned num_pages, struct radeon_fence *fence);
  506. static struct radeon_asic r600_asic = {
  507. .errata = NULL,
  508. .init = &r600_init,
  509. .fini = &r600_fini,
  510. .suspend = &r600_suspend,
  511. .resume = &r600_resume,
  512. .cp_commit = &r600_cp_commit,
  513. .vram_info = NULL,
  514. .gpu_reset = &r600_gpu_reset,
  515. .mc_init = NULL,
  516. .mc_fini = NULL,
  517. .wb_init = &r600_wb_init,
  518. .wb_fini = &r600_wb_fini,
  519. .gart_enable = NULL,
  520. .gart_disable = NULL,
  521. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  522. .gart_set_page = &rs600_gart_set_page,
  523. .cp_init = NULL,
  524. .cp_fini = NULL,
  525. .cp_disable = NULL,
  526. .ring_start = NULL,
  527. .ring_test = &r600_ring_test,
  528. .ring_ib_execute = &r600_ring_ib_execute,
  529. .ib_test = &r600_ib_test,
  530. .irq_set = &r600_irq_set,
  531. .irq_process = &r600_irq_process,
  532. .fence_ring_emit = &r600_fence_ring_emit,
  533. .cs_parse = &r600_cs_parse,
  534. .copy_blit = &r600_copy_blit,
  535. .copy_dma = &r600_copy_blit,
  536. .copy = NULL,
  537. .set_engine_clock = &radeon_atom_set_engine_clock,
  538. .set_memory_clock = &radeon_atom_set_memory_clock,
  539. .set_pcie_lanes = NULL,
  540. .set_clock_gating = &radeon_atom_set_clock_gating,
  541. .set_surface_reg = r600_set_surface_reg,
  542. .clear_surface_reg = r600_clear_surface_reg,
  543. .bandwidth_update = &r520_bandwidth_update,
  544. };
  545. /*
  546. * rv770,rv730,rv710,rv740
  547. */
  548. int rv770_init(struct radeon_device *rdev);
  549. void rv770_fini(struct radeon_device *rdev);
  550. int rv770_suspend(struct radeon_device *rdev);
  551. int rv770_resume(struct radeon_device *rdev);
  552. int rv770_gpu_reset(struct radeon_device *rdev);
  553. static struct radeon_asic rv770_asic = {
  554. .errata = NULL,
  555. .init = &rv770_init,
  556. .fini = &rv770_fini,
  557. .suspend = &rv770_suspend,
  558. .resume = &rv770_resume,
  559. .cp_commit = &r600_cp_commit,
  560. .vram_info = NULL,
  561. .gpu_reset = &rv770_gpu_reset,
  562. .mc_init = NULL,
  563. .mc_fini = NULL,
  564. .wb_init = &r600_wb_init,
  565. .wb_fini = &r600_wb_fini,
  566. .gart_enable = NULL,
  567. .gart_disable = NULL,
  568. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  569. .gart_set_page = &rs600_gart_set_page,
  570. .cp_init = NULL,
  571. .cp_fini = NULL,
  572. .cp_disable = NULL,
  573. .ring_start = NULL,
  574. .ring_test = &r600_ring_test,
  575. .ring_ib_execute = &r600_ring_ib_execute,
  576. .ib_test = &r600_ib_test,
  577. .irq_set = &r600_irq_set,
  578. .irq_process = &r600_irq_process,
  579. .fence_ring_emit = &r600_fence_ring_emit,
  580. .cs_parse = &r600_cs_parse,
  581. .copy_blit = &r600_copy_blit,
  582. .copy_dma = &r600_copy_blit,
  583. .copy = NULL,
  584. .set_engine_clock = &radeon_atom_set_engine_clock,
  585. .set_memory_clock = &radeon_atom_set_memory_clock,
  586. .set_pcie_lanes = NULL,
  587. .set_clock_gating = &radeon_atom_set_clock_gating,
  588. .set_surface_reg = r600_set_surface_reg,
  589. .clear_surface_reg = r600_clear_surface_reg,
  590. .bandwidth_update = &r520_bandwidth_update,
  591. };
  592. #endif