radeon.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. #include <asm/atomic.h>
  45. #include <linux/wait.h>
  46. #include <linux/list.h>
  47. #include <linux/kref.h>
  48. #include "radeon_mode.h"
  49. #include "radeon_share.h"
  50. #include "radeon_reg.h"
  51. /*
  52. * Modules parameters.
  53. */
  54. extern int radeon_no_wb;
  55. extern int radeon_modeset;
  56. extern int radeon_dynclks;
  57. extern int radeon_r4xx_atom;
  58. extern int radeon_agpmode;
  59. extern int radeon_vram_limit;
  60. extern int radeon_gart_size;
  61. extern int radeon_benchmarking;
  62. extern int radeon_testing;
  63. extern int radeon_connector_table;
  64. extern int radeon_tv;
  65. /*
  66. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  67. * symbol;
  68. */
  69. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  70. #define RADEON_IB_POOL_SIZE 16
  71. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  72. #define RADEONFB_CONN_LIMIT 4
  73. enum radeon_family {
  74. CHIP_R100,
  75. CHIP_RV100,
  76. CHIP_RS100,
  77. CHIP_RV200,
  78. CHIP_RS200,
  79. CHIP_R200,
  80. CHIP_RV250,
  81. CHIP_RS300,
  82. CHIP_RV280,
  83. CHIP_R300,
  84. CHIP_R350,
  85. CHIP_RV350,
  86. CHIP_RV380,
  87. CHIP_R420,
  88. CHIP_R423,
  89. CHIP_RV410,
  90. CHIP_RS400,
  91. CHIP_RS480,
  92. CHIP_RS600,
  93. CHIP_RS690,
  94. CHIP_RS740,
  95. CHIP_RV515,
  96. CHIP_R520,
  97. CHIP_RV530,
  98. CHIP_RV560,
  99. CHIP_RV570,
  100. CHIP_R580,
  101. CHIP_R600,
  102. CHIP_RV610,
  103. CHIP_RV630,
  104. CHIP_RV620,
  105. CHIP_RV635,
  106. CHIP_RV670,
  107. CHIP_RS780,
  108. CHIP_RS880,
  109. CHIP_RV770,
  110. CHIP_RV730,
  111. CHIP_RV710,
  112. CHIP_RV740,
  113. CHIP_LAST,
  114. };
  115. enum radeon_chip_flags {
  116. RADEON_FAMILY_MASK = 0x0000ffffUL,
  117. RADEON_FLAGS_MASK = 0xffff0000UL,
  118. RADEON_IS_MOBILITY = 0x00010000UL,
  119. RADEON_IS_IGP = 0x00020000UL,
  120. RADEON_SINGLE_CRTC = 0x00040000UL,
  121. RADEON_IS_AGP = 0x00080000UL,
  122. RADEON_HAS_HIERZ = 0x00100000UL,
  123. RADEON_IS_PCIE = 0x00200000UL,
  124. RADEON_NEW_MEMMAP = 0x00400000UL,
  125. RADEON_IS_PCI = 0x00800000UL,
  126. RADEON_IS_IGPGART = 0x01000000UL,
  127. };
  128. /*
  129. * Errata workarounds.
  130. */
  131. enum radeon_pll_errata {
  132. CHIP_ERRATA_R300_CG = 0x00000001,
  133. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  134. CHIP_ERRATA_PLL_DELAY = 0x00000004
  135. };
  136. struct radeon_device;
  137. /*
  138. * BIOS.
  139. */
  140. bool radeon_get_bios(struct radeon_device *rdev);
  141. /*
  142. * Dummy page
  143. */
  144. struct radeon_dummy_page {
  145. struct page *page;
  146. dma_addr_t addr;
  147. };
  148. int radeon_dummy_page_init(struct radeon_device *rdev);
  149. void radeon_dummy_page_fini(struct radeon_device *rdev);
  150. /*
  151. * Clocks
  152. */
  153. struct radeon_clock {
  154. struct radeon_pll p1pll;
  155. struct radeon_pll p2pll;
  156. struct radeon_pll spll;
  157. struct radeon_pll mpll;
  158. /* 10 Khz units */
  159. uint32_t default_mclk;
  160. uint32_t default_sclk;
  161. };
  162. /*
  163. * Fences.
  164. */
  165. struct radeon_fence_driver {
  166. uint32_t scratch_reg;
  167. atomic_t seq;
  168. uint32_t last_seq;
  169. unsigned long count_timeout;
  170. wait_queue_head_t queue;
  171. rwlock_t lock;
  172. struct list_head created;
  173. struct list_head emited;
  174. struct list_head signaled;
  175. };
  176. struct radeon_fence {
  177. struct radeon_device *rdev;
  178. struct kref kref;
  179. struct list_head list;
  180. /* protected by radeon_fence.lock */
  181. uint32_t seq;
  182. unsigned long timeout;
  183. bool emited;
  184. bool signaled;
  185. };
  186. int radeon_fence_driver_init(struct radeon_device *rdev);
  187. void radeon_fence_driver_fini(struct radeon_device *rdev);
  188. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  189. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  190. void radeon_fence_process(struct radeon_device *rdev);
  191. bool radeon_fence_signaled(struct radeon_fence *fence);
  192. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  193. int radeon_fence_wait_next(struct radeon_device *rdev);
  194. int radeon_fence_wait_last(struct radeon_device *rdev);
  195. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  196. void radeon_fence_unref(struct radeon_fence **fence);
  197. /*
  198. * Tiling registers
  199. */
  200. struct radeon_surface_reg {
  201. struct radeon_object *robj;
  202. };
  203. #define RADEON_GEM_MAX_SURFACES 8
  204. /*
  205. * Radeon buffer.
  206. */
  207. struct radeon_object;
  208. struct radeon_object_list {
  209. struct list_head list;
  210. struct radeon_object *robj;
  211. uint64_t gpu_offset;
  212. unsigned rdomain;
  213. unsigned wdomain;
  214. uint32_t tiling_flags;
  215. };
  216. int radeon_object_init(struct radeon_device *rdev);
  217. void radeon_object_fini(struct radeon_device *rdev);
  218. int radeon_object_create(struct radeon_device *rdev,
  219. struct drm_gem_object *gobj,
  220. unsigned long size,
  221. bool kernel,
  222. uint32_t domain,
  223. bool interruptible,
  224. struct radeon_object **robj_ptr);
  225. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  226. void radeon_object_kunmap(struct radeon_object *robj);
  227. void radeon_object_unref(struct radeon_object **robj);
  228. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  229. uint64_t *gpu_addr);
  230. void radeon_object_unpin(struct radeon_object *robj);
  231. int radeon_object_wait(struct radeon_object *robj);
  232. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  233. int radeon_object_evict_vram(struct radeon_device *rdev);
  234. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  235. void radeon_object_force_delete(struct radeon_device *rdev);
  236. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  237. struct list_head *head);
  238. int radeon_object_list_validate(struct list_head *head, void *fence);
  239. void radeon_object_list_unvalidate(struct list_head *head);
  240. void radeon_object_list_clean(struct list_head *head);
  241. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  242. struct vm_area_struct *vma);
  243. unsigned long radeon_object_size(struct radeon_object *robj);
  244. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  245. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  246. bool force_drop);
  247. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  248. uint32_t tiling_flags, uint32_t pitch);
  249. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  250. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  251. struct ttm_mem_reg *mem);
  252. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  253. /*
  254. * GEM objects.
  255. */
  256. struct radeon_gem {
  257. struct list_head objects;
  258. };
  259. int radeon_gem_init(struct radeon_device *rdev);
  260. void radeon_gem_fini(struct radeon_device *rdev);
  261. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  262. int alignment, int initial_domain,
  263. bool discardable, bool kernel,
  264. bool interruptible,
  265. struct drm_gem_object **obj);
  266. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  267. uint64_t *gpu_addr);
  268. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  269. /*
  270. * GART structures, functions & helpers
  271. */
  272. struct radeon_mc;
  273. struct radeon_gart_table_ram {
  274. volatile uint32_t *ptr;
  275. };
  276. struct radeon_gart_table_vram {
  277. struct radeon_object *robj;
  278. volatile uint32_t *ptr;
  279. };
  280. union radeon_gart_table {
  281. struct radeon_gart_table_ram ram;
  282. struct radeon_gart_table_vram vram;
  283. };
  284. struct radeon_gart {
  285. dma_addr_t table_addr;
  286. unsigned num_gpu_pages;
  287. unsigned num_cpu_pages;
  288. unsigned table_size;
  289. union radeon_gart_table table;
  290. struct page **pages;
  291. dma_addr_t *pages_addr;
  292. bool ready;
  293. };
  294. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  295. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  296. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  297. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  298. int radeon_gart_init(struct radeon_device *rdev);
  299. void radeon_gart_fini(struct radeon_device *rdev);
  300. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  301. int pages);
  302. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  303. int pages, struct page **pagelist);
  304. /*
  305. * GPU MC structures, functions & helpers
  306. */
  307. struct radeon_mc {
  308. resource_size_t aper_size;
  309. resource_size_t aper_base;
  310. resource_size_t agp_base;
  311. /* for some chips with <= 32MB we need to lie
  312. * about vram size near mc fb location */
  313. u64 mc_vram_size;
  314. u64 gtt_location;
  315. u64 gtt_size;
  316. u64 gtt_start;
  317. u64 gtt_end;
  318. u64 vram_location;
  319. u64 vram_start;
  320. u64 vram_end;
  321. unsigned vram_width;
  322. u64 real_vram_size;
  323. int vram_mtrr;
  324. bool vram_is_ddr;
  325. };
  326. int radeon_mc_setup(struct radeon_device *rdev);
  327. /*
  328. * GPU scratch registers structures, functions & helpers
  329. */
  330. struct radeon_scratch {
  331. unsigned num_reg;
  332. bool free[32];
  333. uint32_t reg[32];
  334. };
  335. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  336. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  337. /*
  338. * IRQS.
  339. */
  340. struct radeon_irq {
  341. bool installed;
  342. bool sw_int;
  343. /* FIXME: use a define max crtc rather than hardcode it */
  344. bool crtc_vblank_int[2];
  345. };
  346. int radeon_irq_kms_init(struct radeon_device *rdev);
  347. void radeon_irq_kms_fini(struct radeon_device *rdev);
  348. /*
  349. * CP & ring.
  350. */
  351. struct radeon_ib {
  352. struct list_head list;
  353. unsigned long idx;
  354. uint64_t gpu_addr;
  355. struct radeon_fence *fence;
  356. volatile uint32_t *ptr;
  357. uint32_t length_dw;
  358. };
  359. struct radeon_ib_pool {
  360. struct mutex mutex;
  361. struct radeon_object *robj;
  362. struct list_head scheduled_ibs;
  363. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  364. bool ready;
  365. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  366. };
  367. struct radeon_cp {
  368. struct radeon_object *ring_obj;
  369. volatile uint32_t *ring;
  370. unsigned rptr;
  371. unsigned wptr;
  372. unsigned wptr_old;
  373. unsigned ring_size;
  374. unsigned ring_free_dw;
  375. int count_dw;
  376. uint64_t gpu_addr;
  377. uint32_t align_mask;
  378. uint32_t ptr_mask;
  379. struct mutex mutex;
  380. bool ready;
  381. };
  382. struct r600_blit {
  383. struct radeon_object *shader_obj;
  384. u64 shader_gpu_addr;
  385. u32 vs_offset, ps_offset;
  386. u32 state_offset;
  387. u32 state_len;
  388. u32 vb_used, vb_total;
  389. struct radeon_ib *vb_ib;
  390. };
  391. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  392. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  393. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  394. int radeon_ib_pool_init(struct radeon_device *rdev);
  395. void radeon_ib_pool_fini(struct radeon_device *rdev);
  396. int radeon_ib_test(struct radeon_device *rdev);
  397. /* Ring access between begin & end cannot sleep */
  398. void radeon_ring_free_size(struct radeon_device *rdev);
  399. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  400. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  401. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  402. int radeon_ring_test(struct radeon_device *rdev);
  403. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  404. void radeon_ring_fini(struct radeon_device *rdev);
  405. /*
  406. * CS.
  407. */
  408. struct radeon_cs_reloc {
  409. struct drm_gem_object *gobj;
  410. struct radeon_object *robj;
  411. struct radeon_object_list lobj;
  412. uint32_t handle;
  413. uint32_t flags;
  414. };
  415. struct radeon_cs_chunk {
  416. uint32_t chunk_id;
  417. uint32_t length_dw;
  418. uint32_t *kdata;
  419. };
  420. struct radeon_cs_parser {
  421. struct radeon_device *rdev;
  422. struct drm_file *filp;
  423. /* chunks */
  424. unsigned nchunks;
  425. struct radeon_cs_chunk *chunks;
  426. uint64_t *chunks_array;
  427. /* IB */
  428. unsigned idx;
  429. /* relocations */
  430. unsigned nrelocs;
  431. struct radeon_cs_reloc *relocs;
  432. struct radeon_cs_reloc **relocs_ptr;
  433. struct list_head validated;
  434. /* indices of various chunks */
  435. int chunk_ib_idx;
  436. int chunk_relocs_idx;
  437. struct radeon_ib *ib;
  438. void *track;
  439. unsigned family;
  440. };
  441. struct radeon_cs_packet {
  442. unsigned idx;
  443. unsigned type;
  444. unsigned reg;
  445. unsigned opcode;
  446. int count;
  447. unsigned one_reg_wr;
  448. };
  449. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  450. struct radeon_cs_packet *pkt,
  451. unsigned idx, unsigned reg);
  452. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  453. struct radeon_cs_packet *pkt);
  454. /*
  455. * AGP
  456. */
  457. int radeon_agp_init(struct radeon_device *rdev);
  458. void radeon_agp_fini(struct radeon_device *rdev);
  459. /*
  460. * Writeback
  461. */
  462. struct radeon_wb {
  463. struct radeon_object *wb_obj;
  464. volatile uint32_t *wb;
  465. uint64_t gpu_addr;
  466. };
  467. /**
  468. * struct radeon_pm - power management datas
  469. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  470. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  471. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  472. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  473. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  474. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  475. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  476. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  477. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  478. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  479. * @needed_bandwidth: current bandwidth needs
  480. *
  481. * It keeps track of various data needed to take powermanagement decision.
  482. * Bandwith need is used to determine minimun clock of the GPU and memory.
  483. * Equation between gpu/memory clock and available bandwidth is hw dependent
  484. * (type of memory, bus size, efficiency, ...)
  485. */
  486. struct radeon_pm {
  487. fixed20_12 max_bandwidth;
  488. fixed20_12 igp_sideport_mclk;
  489. fixed20_12 igp_system_mclk;
  490. fixed20_12 igp_ht_link_clk;
  491. fixed20_12 igp_ht_link_width;
  492. fixed20_12 k8_bandwidth;
  493. fixed20_12 sideport_bandwidth;
  494. fixed20_12 ht_bandwidth;
  495. fixed20_12 core_bandwidth;
  496. fixed20_12 sclk;
  497. fixed20_12 needed_bandwidth;
  498. };
  499. /*
  500. * Benchmarking
  501. */
  502. void radeon_benchmark(struct radeon_device *rdev);
  503. /*
  504. * Testing
  505. */
  506. void radeon_test_moves(struct radeon_device *rdev);
  507. /*
  508. * Debugfs
  509. */
  510. int radeon_debugfs_add_files(struct radeon_device *rdev,
  511. struct drm_info_list *files,
  512. unsigned nfiles);
  513. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  514. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  515. int r100_debugfs_cp_init(struct radeon_device *rdev);
  516. /*
  517. * ASIC specific functions.
  518. */
  519. struct radeon_asic {
  520. int (*init)(struct radeon_device *rdev);
  521. void (*fini)(struct radeon_device *rdev);
  522. int (*resume)(struct radeon_device *rdev);
  523. int (*suspend)(struct radeon_device *rdev);
  524. void (*errata)(struct radeon_device *rdev);
  525. void (*vram_info)(struct radeon_device *rdev);
  526. int (*gpu_reset)(struct radeon_device *rdev);
  527. int (*mc_init)(struct radeon_device *rdev);
  528. void (*mc_fini)(struct radeon_device *rdev);
  529. int (*wb_init)(struct radeon_device *rdev);
  530. void (*wb_fini)(struct radeon_device *rdev);
  531. int (*gart_enable)(struct radeon_device *rdev);
  532. void (*gart_disable)(struct radeon_device *rdev);
  533. void (*gart_tlb_flush)(struct radeon_device *rdev);
  534. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  535. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  536. void (*cp_fini)(struct radeon_device *rdev);
  537. void (*cp_disable)(struct radeon_device *rdev);
  538. void (*cp_commit)(struct radeon_device *rdev);
  539. void (*ring_start)(struct radeon_device *rdev);
  540. int (*ring_test)(struct radeon_device *rdev);
  541. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  542. int (*ib_test)(struct radeon_device *rdev);
  543. int (*irq_set)(struct radeon_device *rdev);
  544. int (*irq_process)(struct radeon_device *rdev);
  545. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  546. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  547. int (*cs_parse)(struct radeon_cs_parser *p);
  548. int (*copy_blit)(struct radeon_device *rdev,
  549. uint64_t src_offset,
  550. uint64_t dst_offset,
  551. unsigned num_pages,
  552. struct radeon_fence *fence);
  553. int (*copy_dma)(struct radeon_device *rdev,
  554. uint64_t src_offset,
  555. uint64_t dst_offset,
  556. unsigned num_pages,
  557. struct radeon_fence *fence);
  558. int (*copy)(struct radeon_device *rdev,
  559. uint64_t src_offset,
  560. uint64_t dst_offset,
  561. unsigned num_pages,
  562. struct radeon_fence *fence);
  563. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  564. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  565. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  566. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  567. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  568. uint32_t tiling_flags, uint32_t pitch,
  569. uint32_t offset, uint32_t obj_size);
  570. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  571. void (*bandwidth_update)(struct radeon_device *rdev);
  572. };
  573. struct r100_asic {
  574. const unsigned *reg_safe_bm;
  575. unsigned reg_safe_bm_size;
  576. };
  577. union radeon_asic_config {
  578. struct r300_asic r300;
  579. struct r100_asic r100;
  580. struct r600_asic r600;
  581. struct rv770_asic rv770;
  582. };
  583. /*
  584. * IOCTL.
  585. */
  586. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  587. struct drm_file *filp);
  588. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  589. struct drm_file *filp);
  590. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv);
  592. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv);
  594. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  595. struct drm_file *file_priv);
  596. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  597. struct drm_file *file_priv);
  598. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  599. struct drm_file *filp);
  600. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  601. struct drm_file *filp);
  602. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  603. struct drm_file *filp);
  604. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  605. struct drm_file *filp);
  606. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  607. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  608. struct drm_file *filp);
  609. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  610. struct drm_file *filp);
  611. /*
  612. * Core structure, functions and helpers.
  613. */
  614. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  615. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  616. struct radeon_device {
  617. struct drm_device *ddev;
  618. struct pci_dev *pdev;
  619. /* ASIC */
  620. union radeon_asic_config config;
  621. enum radeon_family family;
  622. unsigned long flags;
  623. int usec_timeout;
  624. enum radeon_pll_errata pll_errata;
  625. int num_gb_pipes;
  626. int num_z_pipes;
  627. int disp_priority;
  628. /* BIOS */
  629. uint8_t *bios;
  630. bool is_atom_bios;
  631. uint16_t bios_header_start;
  632. struct radeon_object *stollen_vga_memory;
  633. struct fb_info *fbdev_info;
  634. struct radeon_object *fbdev_robj;
  635. struct radeon_framebuffer *fbdev_rfb;
  636. /* Register mmio */
  637. resource_size_t rmmio_base;
  638. resource_size_t rmmio_size;
  639. void *rmmio;
  640. radeon_rreg_t mc_rreg;
  641. radeon_wreg_t mc_wreg;
  642. radeon_rreg_t pll_rreg;
  643. radeon_wreg_t pll_wreg;
  644. uint32_t pcie_reg_mask;
  645. radeon_rreg_t pciep_rreg;
  646. radeon_wreg_t pciep_wreg;
  647. struct radeon_clock clock;
  648. struct radeon_mc mc;
  649. struct radeon_gart gart;
  650. struct radeon_mode_info mode_info;
  651. struct radeon_scratch scratch;
  652. struct radeon_mman mman;
  653. struct radeon_fence_driver fence_drv;
  654. struct radeon_cp cp;
  655. struct radeon_ib_pool ib_pool;
  656. struct radeon_irq irq;
  657. struct radeon_asic *asic;
  658. struct radeon_gem gem;
  659. struct radeon_pm pm;
  660. struct mutex cs_mutex;
  661. struct radeon_wb wb;
  662. struct radeon_dummy_page dummy_page;
  663. bool gpu_lockup;
  664. bool shutdown;
  665. bool suspend;
  666. bool need_dma32;
  667. bool new_init_path;
  668. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  669. const struct firmware *me_fw; /* all family ME firmware */
  670. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  671. struct r600_blit r600_blit;
  672. };
  673. int radeon_device_init(struct radeon_device *rdev,
  674. struct drm_device *ddev,
  675. struct pci_dev *pdev,
  676. uint32_t flags);
  677. void radeon_device_fini(struct radeon_device *rdev);
  678. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  679. /* r600 blit */
  680. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  681. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  682. void r600_kms_blit_copy(struct radeon_device *rdev,
  683. u64 src_gpu_addr, u64 dst_gpu_addr,
  684. int size_bytes);
  685. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  686. {
  687. if (reg < 0x10000)
  688. return readl(((void __iomem *)rdev->rmmio) + reg);
  689. else {
  690. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  691. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  692. }
  693. }
  694. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  695. {
  696. if (reg < 0x10000)
  697. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  698. else {
  699. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  700. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  701. }
  702. }
  703. /*
  704. * Registers read & write functions.
  705. */
  706. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  707. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  708. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  709. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  710. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  711. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  712. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  713. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  714. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  715. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  716. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  717. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  718. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  719. #define WREG32_P(reg, val, mask) \
  720. do { \
  721. uint32_t tmp_ = RREG32(reg); \
  722. tmp_ &= (mask); \
  723. tmp_ |= ((val) & ~(mask)); \
  724. WREG32(reg, tmp_); \
  725. } while (0)
  726. #define WREG32_PLL_P(reg, val, mask) \
  727. do { \
  728. uint32_t tmp_ = RREG32_PLL(reg); \
  729. tmp_ &= (mask); \
  730. tmp_ |= ((val) & ~(mask)); \
  731. WREG32_PLL(reg, tmp_); \
  732. } while (0)
  733. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  734. /*
  735. * Indirect registers accessor
  736. */
  737. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  738. {
  739. uint32_t r;
  740. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  741. r = RREG32(RADEON_PCIE_DATA);
  742. return r;
  743. }
  744. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  745. {
  746. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  747. WREG32(RADEON_PCIE_DATA, (v));
  748. }
  749. void r100_pll_errata_after_index(struct radeon_device *rdev);
  750. /*
  751. * ASICs helpers.
  752. */
  753. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  754. (rdev->pdev->device == 0x5969))
  755. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  756. (rdev->family == CHIP_RV200) || \
  757. (rdev->family == CHIP_RS100) || \
  758. (rdev->family == CHIP_RS200) || \
  759. (rdev->family == CHIP_RV250) || \
  760. (rdev->family == CHIP_RV280) || \
  761. (rdev->family == CHIP_RS300))
  762. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  763. (rdev->family == CHIP_RV350) || \
  764. (rdev->family == CHIP_R350) || \
  765. (rdev->family == CHIP_RV380) || \
  766. (rdev->family == CHIP_R420) || \
  767. (rdev->family == CHIP_R423) || \
  768. (rdev->family == CHIP_RV410) || \
  769. (rdev->family == CHIP_RS400) || \
  770. (rdev->family == CHIP_RS480))
  771. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  772. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  773. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  774. /*
  775. * BIOS helpers.
  776. */
  777. #define RBIOS8(i) (rdev->bios[i])
  778. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  779. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  780. int radeon_combios_init(struct radeon_device *rdev);
  781. void radeon_combios_fini(struct radeon_device *rdev);
  782. int radeon_atombios_init(struct radeon_device *rdev);
  783. void radeon_atombios_fini(struct radeon_device *rdev);
  784. /*
  785. * RING helpers.
  786. */
  787. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  788. {
  789. #if DRM_DEBUG_CODE
  790. if (rdev->cp.count_dw <= 0) {
  791. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  792. }
  793. #endif
  794. rdev->cp.ring[rdev->cp.wptr++] = v;
  795. rdev->cp.wptr &= rdev->cp.ptr_mask;
  796. rdev->cp.count_dw--;
  797. rdev->cp.ring_free_dw--;
  798. }
  799. /*
  800. * ASICs macro.
  801. */
  802. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  803. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  804. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  805. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  806. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  807. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  808. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  809. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  810. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  811. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  812. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  813. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  814. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  815. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  816. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  817. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  818. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  819. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  820. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  821. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  822. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  823. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  824. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  825. #define radeon_ib_test(rdev) (rdev)->asic->ib_test((rdev))
  826. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  827. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  828. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  829. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  830. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  831. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  832. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  833. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  834. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  835. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  836. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  837. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  838. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  839. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  840. #endif