r600_cs.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_share.h"
  31. #include "r600d.h"
  32. #include "avivod.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. /**
  40. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  41. * @parser: parser structure holding parsing context.
  42. * @pkt: where to store packet informations
  43. *
  44. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  45. * if packet is bigger than remaining ib size. or if packets is unknown.
  46. **/
  47. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  48. struct radeon_cs_packet *pkt,
  49. unsigned idx)
  50. {
  51. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  52. uint32_t header;
  53. if (idx >= ib_chunk->length_dw) {
  54. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  55. idx, ib_chunk->length_dw);
  56. return -EINVAL;
  57. }
  58. header = ib_chunk->kdata[idx];
  59. pkt->idx = idx;
  60. pkt->type = CP_PACKET_GET_TYPE(header);
  61. pkt->count = CP_PACKET_GET_COUNT(header);
  62. pkt->one_reg_wr = 0;
  63. switch (pkt->type) {
  64. case PACKET_TYPE0:
  65. pkt->reg = CP_PACKET0_GET_REG(header);
  66. break;
  67. case PACKET_TYPE3:
  68. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  69. break;
  70. case PACKET_TYPE2:
  71. pkt->count = -1;
  72. break;
  73. default:
  74. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  75. return -EINVAL;
  76. }
  77. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  78. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  79. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  80. return -EINVAL;
  81. }
  82. return 0;
  83. }
  84. /**
  85. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  86. * @parser: parser structure holding parsing context.
  87. * @data: pointer to relocation data
  88. * @offset_start: starting offset
  89. * @offset_mask: offset mask (to align start offset on)
  90. * @reloc: reloc informations
  91. *
  92. * Check next packet is relocation packet3, do bo validation and compute
  93. * GPU offset using the provided start.
  94. **/
  95. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  96. struct radeon_cs_reloc **cs_reloc)
  97. {
  98. struct radeon_cs_chunk *ib_chunk;
  99. struct radeon_cs_chunk *relocs_chunk;
  100. struct radeon_cs_packet p3reloc;
  101. unsigned idx;
  102. int r;
  103. if (p->chunk_relocs_idx == -1) {
  104. DRM_ERROR("No relocation chunk !\n");
  105. return -EINVAL;
  106. }
  107. *cs_reloc = NULL;
  108. ib_chunk = &p->chunks[p->chunk_ib_idx];
  109. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  110. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  111. if (r) {
  112. return r;
  113. }
  114. p->idx += p3reloc.count + 2;
  115. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  116. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  117. p3reloc.idx);
  118. return -EINVAL;
  119. }
  120. idx = ib_chunk->kdata[p3reloc.idx + 1];
  121. if (idx >= relocs_chunk->length_dw) {
  122. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  123. idx, relocs_chunk->length_dw);
  124. return -EINVAL;
  125. }
  126. /* FIXME: we assume reloc size is 4 dwords */
  127. *cs_reloc = p->relocs_ptr[(idx / 4)];
  128. return 0;
  129. }
  130. /**
  131. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  132. * @parser: parser structure holding parsing context.
  133. * @data: pointer to relocation data
  134. * @offset_start: starting offset
  135. * @offset_mask: offset mask (to align start offset on)
  136. * @reloc: reloc informations
  137. *
  138. * Check next packet is relocation packet3, do bo validation and compute
  139. * GPU offset using the provided start.
  140. **/
  141. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  142. struct radeon_cs_reloc **cs_reloc)
  143. {
  144. struct radeon_cs_chunk *ib_chunk;
  145. struct radeon_cs_chunk *relocs_chunk;
  146. struct radeon_cs_packet p3reloc;
  147. unsigned idx;
  148. int r;
  149. if (p->chunk_relocs_idx == -1) {
  150. DRM_ERROR("No relocation chunk !\n");
  151. return -EINVAL;
  152. }
  153. *cs_reloc = NULL;
  154. ib_chunk = &p->chunks[p->chunk_ib_idx];
  155. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  156. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  157. if (r) {
  158. return r;
  159. }
  160. p->idx += p3reloc.count + 2;
  161. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  162. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  163. p3reloc.idx);
  164. return -EINVAL;
  165. }
  166. idx = ib_chunk->kdata[p3reloc.idx + 1];
  167. if (idx >= relocs_chunk->length_dw) {
  168. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  169. idx, relocs_chunk->length_dw);
  170. return -EINVAL;
  171. }
  172. *cs_reloc = &p->relocs[0];
  173. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  174. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  175. return 0;
  176. }
  177. static int r600_packet0_check(struct radeon_cs_parser *p,
  178. struct radeon_cs_packet *pkt,
  179. unsigned idx, unsigned reg)
  180. {
  181. switch (reg) {
  182. case AVIVO_D1MODE_VLINE_START_END:
  183. case AVIVO_D2MODE_VLINE_START_END:
  184. break;
  185. default:
  186. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  187. reg, idx);
  188. return -EINVAL;
  189. }
  190. return 0;
  191. }
  192. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  193. struct radeon_cs_packet *pkt)
  194. {
  195. unsigned reg, i;
  196. unsigned idx;
  197. int r;
  198. idx = pkt->idx + 1;
  199. reg = pkt->reg;
  200. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  201. r = r600_packet0_check(p, pkt, idx, reg);
  202. if (r) {
  203. return r;
  204. }
  205. }
  206. return 0;
  207. }
  208. static int r600_packet3_check(struct radeon_cs_parser *p,
  209. struct radeon_cs_packet *pkt)
  210. {
  211. struct radeon_cs_chunk *ib_chunk;
  212. struct radeon_cs_reloc *reloc;
  213. volatile u32 *ib;
  214. unsigned idx;
  215. unsigned i;
  216. unsigned start_reg, end_reg, reg;
  217. int r;
  218. ib = p->ib->ptr;
  219. ib_chunk = &p->chunks[p->chunk_ib_idx];
  220. idx = pkt->idx + 1;
  221. switch (pkt->opcode) {
  222. case PACKET3_START_3D_CMDBUF:
  223. if (p->family >= CHIP_RV770 || pkt->count) {
  224. DRM_ERROR("bad START_3D\n");
  225. return -EINVAL;
  226. }
  227. break;
  228. case PACKET3_CONTEXT_CONTROL:
  229. if (pkt->count != 1) {
  230. DRM_ERROR("bad CONTEXT_CONTROL\n");
  231. return -EINVAL;
  232. }
  233. break;
  234. case PACKET3_INDEX_TYPE:
  235. case PACKET3_NUM_INSTANCES:
  236. if (pkt->count) {
  237. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  238. return -EINVAL;
  239. }
  240. break;
  241. case PACKET3_DRAW_INDEX:
  242. if (pkt->count != 3) {
  243. DRM_ERROR("bad DRAW_INDEX\n");
  244. return -EINVAL;
  245. }
  246. r = r600_cs_packet_next_reloc(p, &reloc);
  247. if (r) {
  248. DRM_ERROR("bad DRAW_INDEX\n");
  249. return -EINVAL;
  250. }
  251. ib[idx+0] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  252. ib[idx+1] = upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  253. break;
  254. case PACKET3_DRAW_INDEX_AUTO:
  255. if (pkt->count != 1) {
  256. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  257. return -EINVAL;
  258. }
  259. break;
  260. case PACKET3_DRAW_INDEX_IMMD_BE:
  261. case PACKET3_DRAW_INDEX_IMMD:
  262. if (pkt->count < 2) {
  263. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  264. return -EINVAL;
  265. }
  266. break;
  267. case PACKET3_WAIT_REG_MEM:
  268. if (pkt->count != 5) {
  269. DRM_ERROR("bad WAIT_REG_MEM\n");
  270. return -EINVAL;
  271. }
  272. /* bit 4 is reg (0) or mem (1) */
  273. if (ib_chunk->kdata[idx+0] & 0x10) {
  274. r = r600_cs_packet_next_reloc(p, &reloc);
  275. if (r) {
  276. DRM_ERROR("bad WAIT_REG_MEM\n");
  277. return -EINVAL;
  278. }
  279. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  280. ib[idx+2] = upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  281. }
  282. break;
  283. case PACKET3_SURFACE_SYNC:
  284. if (pkt->count != 3) {
  285. DRM_ERROR("bad SURFACE_SYNC\n");
  286. return -EINVAL;
  287. }
  288. /* 0xffffffff/0x0 is flush all cache flag */
  289. if (ib_chunk->kdata[idx+1] != 0xffffffff ||
  290. ib_chunk->kdata[idx+2] != 0) {
  291. r = r600_cs_packet_next_reloc(p, &reloc);
  292. if (r) {
  293. DRM_ERROR("bad SURFACE_SYNC\n");
  294. return -EINVAL;
  295. }
  296. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  297. }
  298. break;
  299. case PACKET3_EVENT_WRITE:
  300. if (pkt->count != 2 && pkt->count != 0) {
  301. DRM_ERROR("bad EVENT_WRITE\n");
  302. return -EINVAL;
  303. }
  304. if (pkt->count) {
  305. r = r600_cs_packet_next_reloc(p, &reloc);
  306. if (r) {
  307. DRM_ERROR("bad EVENT_WRITE\n");
  308. return -EINVAL;
  309. }
  310. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  311. ib[idx+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  312. }
  313. break;
  314. case PACKET3_EVENT_WRITE_EOP:
  315. if (pkt->count != 4) {
  316. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  317. return -EINVAL;
  318. }
  319. r = r600_cs_packet_next_reloc(p, &reloc);
  320. if (r) {
  321. DRM_ERROR("bad EVENT_WRITE\n");
  322. return -EINVAL;
  323. }
  324. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  325. ib[idx+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  326. break;
  327. case PACKET3_SET_CONFIG_REG:
  328. start_reg = (ib[idx+0] << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  329. end_reg = 4 * pkt->count + start_reg - 4;
  330. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  331. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  332. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  333. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  334. return -EINVAL;
  335. }
  336. for (i = 0; i < pkt->count; i++) {
  337. reg = start_reg + (4 * i);
  338. switch (reg) {
  339. case CP_COHER_BASE:
  340. /* use PACKET3_SURFACE_SYNC */
  341. return -EINVAL;
  342. default:
  343. break;
  344. }
  345. }
  346. break;
  347. case PACKET3_SET_CONTEXT_REG:
  348. start_reg = (ib[idx+0] << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  349. end_reg = 4 * pkt->count + start_reg - 4;
  350. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  351. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  352. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  353. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  354. return -EINVAL;
  355. }
  356. for (i = 0; i < pkt->count; i++) {
  357. reg = start_reg + (4 * i);
  358. switch (reg) {
  359. case DB_DEPTH_BASE:
  360. case CB_COLOR0_BASE:
  361. case CB_COLOR1_BASE:
  362. case CB_COLOR2_BASE:
  363. case CB_COLOR3_BASE:
  364. case CB_COLOR4_BASE:
  365. case CB_COLOR5_BASE:
  366. case CB_COLOR6_BASE:
  367. case CB_COLOR7_BASE:
  368. case SQ_PGM_START_FS:
  369. case SQ_PGM_START_ES:
  370. case SQ_PGM_START_VS:
  371. case SQ_PGM_START_GS:
  372. case SQ_PGM_START_PS:
  373. r = r600_cs_packet_next_reloc(p, &reloc);
  374. if (r) {
  375. DRM_ERROR("bad SET_CONTEXT_REG "
  376. "0x%04X\n", reg);
  377. return -EINVAL;
  378. }
  379. ib[idx+1+i] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  380. break;
  381. case VGT_DMA_BASE:
  382. case VGT_DMA_BASE_HI:
  383. /* These should be handled by DRAW_INDEX packet 3 */
  384. case VGT_STRMOUT_BASE_OFFSET_0:
  385. case VGT_STRMOUT_BASE_OFFSET_1:
  386. case VGT_STRMOUT_BASE_OFFSET_2:
  387. case VGT_STRMOUT_BASE_OFFSET_3:
  388. case VGT_STRMOUT_BASE_OFFSET_HI_0:
  389. case VGT_STRMOUT_BASE_OFFSET_HI_1:
  390. case VGT_STRMOUT_BASE_OFFSET_HI_2:
  391. case VGT_STRMOUT_BASE_OFFSET_HI_3:
  392. case VGT_STRMOUT_BUFFER_BASE_0:
  393. case VGT_STRMOUT_BUFFER_BASE_1:
  394. case VGT_STRMOUT_BUFFER_BASE_2:
  395. case VGT_STRMOUT_BUFFER_BASE_3:
  396. case VGT_STRMOUT_BUFFER_OFFSET_0:
  397. case VGT_STRMOUT_BUFFER_OFFSET_1:
  398. case VGT_STRMOUT_BUFFER_OFFSET_2:
  399. case VGT_STRMOUT_BUFFER_OFFSET_3:
  400. /* These should be handled by STRMOUT_BUFFER packet 3 */
  401. DRM_ERROR("bad context reg: 0x%08x\n", reg);
  402. return -EINVAL;
  403. default:
  404. break;
  405. }
  406. }
  407. break;
  408. case PACKET3_SET_RESOURCE:
  409. if (pkt->count % 7) {
  410. DRM_ERROR("bad SET_RESOURCE\n");
  411. return -EINVAL;
  412. }
  413. start_reg = (ib[idx+0] << 2) + PACKET3_SET_RESOURCE_OFFSET;
  414. end_reg = 4 * pkt->count + start_reg - 4;
  415. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  416. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  417. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  418. DRM_ERROR("bad SET_RESOURCE\n");
  419. return -EINVAL;
  420. }
  421. for (i = 0; i < (pkt->count / 7); i++) {
  422. switch (G__SQ_VTX_CONSTANT_TYPE(ib[idx+(i*7)+6+1])) {
  423. case SQ_TEX_VTX_VALID_TEXTURE:
  424. /* tex base */
  425. r = r600_cs_packet_next_reloc(p, &reloc);
  426. if (r) {
  427. DRM_ERROR("bad SET_RESOURCE\n");
  428. return -EINVAL;
  429. }
  430. ib[idx+1+(i*7)+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  431. /* tex mip base */
  432. r = r600_cs_packet_next_reloc(p, &reloc);
  433. if (r) {
  434. DRM_ERROR("bad SET_RESOURCE\n");
  435. return -EINVAL;
  436. }
  437. ib[idx+1+(i*7)+3] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  438. break;
  439. case SQ_TEX_VTX_VALID_BUFFER:
  440. /* vtx base */
  441. r = r600_cs_packet_next_reloc(p, &reloc);
  442. if (r) {
  443. DRM_ERROR("bad SET_RESOURCE\n");
  444. return -EINVAL;
  445. }
  446. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  447. ib[idx+1+(i*7)+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  448. break;
  449. case SQ_TEX_VTX_INVALID_TEXTURE:
  450. case SQ_TEX_VTX_INVALID_BUFFER:
  451. default:
  452. DRM_ERROR("bad SET_RESOURCE\n");
  453. return -EINVAL;
  454. }
  455. }
  456. break;
  457. case PACKET3_SET_ALU_CONST:
  458. start_reg = (ib[idx+0] << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  459. end_reg = 4 * pkt->count + start_reg - 4;
  460. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  461. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  462. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  463. DRM_ERROR("bad SET_ALU_CONST\n");
  464. return -EINVAL;
  465. }
  466. break;
  467. case PACKET3_SET_BOOL_CONST:
  468. start_reg = (ib[idx+0] << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  469. end_reg = 4 * pkt->count + start_reg - 4;
  470. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  471. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  472. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  473. DRM_ERROR("bad SET_BOOL_CONST\n");
  474. return -EINVAL;
  475. }
  476. break;
  477. case PACKET3_SET_LOOP_CONST:
  478. start_reg = (ib[idx+0] << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  479. end_reg = 4 * pkt->count + start_reg - 4;
  480. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  481. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  482. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  483. DRM_ERROR("bad SET_LOOP_CONST\n");
  484. return -EINVAL;
  485. }
  486. break;
  487. case PACKET3_SET_CTL_CONST:
  488. start_reg = (ib[idx+0] << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  489. end_reg = 4 * pkt->count + start_reg - 4;
  490. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  491. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  492. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  493. DRM_ERROR("bad SET_CTL_CONST\n");
  494. return -EINVAL;
  495. }
  496. break;
  497. case PACKET3_SET_SAMPLER:
  498. if (pkt->count % 3) {
  499. DRM_ERROR("bad SET_SAMPLER\n");
  500. return -EINVAL;
  501. }
  502. start_reg = (ib[idx+0] << 2) + PACKET3_SET_SAMPLER_OFFSET;
  503. end_reg = 4 * pkt->count + start_reg - 4;
  504. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  505. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  506. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  507. DRM_ERROR("bad SET_SAMPLER\n");
  508. return -EINVAL;
  509. }
  510. break;
  511. case PACKET3_SURFACE_BASE_UPDATE:
  512. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  513. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  514. return -EINVAL;
  515. }
  516. if (pkt->count) {
  517. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  518. return -EINVAL;
  519. }
  520. break;
  521. case PACKET3_NOP:
  522. break;
  523. default:
  524. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  525. return -EINVAL;
  526. }
  527. return 0;
  528. }
  529. int r600_cs_parse(struct radeon_cs_parser *p)
  530. {
  531. struct radeon_cs_packet pkt;
  532. int r;
  533. do {
  534. r = r600_cs_packet_parse(p, &pkt, p->idx);
  535. if (r) {
  536. return r;
  537. }
  538. p->idx += pkt.count + 2;
  539. switch (pkt.type) {
  540. case PACKET_TYPE0:
  541. r = r600_cs_parse_packet0(p, &pkt);
  542. break;
  543. case PACKET_TYPE2:
  544. break;
  545. case PACKET_TYPE3:
  546. r = r600_packet3_check(p, &pkt);
  547. break;
  548. default:
  549. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  550. return -EINVAL;
  551. }
  552. if (r) {
  553. return r;
  554. }
  555. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  556. #if 0
  557. for (r = 0; r < p->ib->length_dw; r++) {
  558. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  559. mdelay(1);
  560. }
  561. #endif
  562. return 0;
  563. }
  564. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  565. {
  566. if (p->chunk_relocs_idx == -1) {
  567. return 0;
  568. }
  569. p->relocs = kcalloc(1, sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  570. if (p->relocs == NULL) {
  571. return -ENOMEM;
  572. }
  573. return 0;
  574. }
  575. /**
  576. * cs_parser_fini() - clean parser states
  577. * @parser: parser structure holding parsing context.
  578. * @error: error number
  579. *
  580. * If error is set than unvalidate buffer, otherwise just free memory
  581. * used by parsing context.
  582. **/
  583. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  584. {
  585. unsigned i;
  586. kfree(parser->relocs);
  587. for (i = 0; i < parser->nchunks; i++) {
  588. kfree(parser->chunks[i].kdata);
  589. }
  590. kfree(parser->chunks);
  591. kfree(parser->chunks_array);
  592. }
  593. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  594. unsigned family, u32 *ib, int *l)
  595. {
  596. struct radeon_cs_parser parser;
  597. struct radeon_cs_chunk *ib_chunk;
  598. struct radeon_ib fake_ib;
  599. int r;
  600. /* initialize parser */
  601. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  602. parser.filp = filp;
  603. parser.rdev = NULL;
  604. parser.family = family;
  605. parser.ib = &fake_ib;
  606. fake_ib.ptr = ib;
  607. r = radeon_cs_parser_init(&parser, data);
  608. if (r) {
  609. DRM_ERROR("Failed to initialize parser !\n");
  610. r600_cs_parser_fini(&parser, r);
  611. return r;
  612. }
  613. r = r600_cs_parser_relocs_legacy(&parser);
  614. if (r) {
  615. DRM_ERROR("Failed to parse relocation !\n");
  616. r600_cs_parser_fini(&parser, r);
  617. return r;
  618. }
  619. /* Copy the packet into the IB, the parser will read from the
  620. * input memory (cached) and write to the IB (which can be
  621. * uncached). */
  622. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  623. parser.ib->length_dw = ib_chunk->length_dw;
  624. memcpy((void *)parser.ib->ptr, ib_chunk->kdata, ib_chunk->length_dw*4);
  625. *l = parser.ib->length_dw;
  626. r = r600_cs_parse(&parser);
  627. if (r) {
  628. DRM_ERROR("Invalid command stream !\n");
  629. r600_cs_parser_fini(&parser, r);
  630. return r;
  631. }
  632. r600_cs_parser_fini(&parser, r);
  633. return r;
  634. }
  635. void r600_cs_legacy_init(void)
  636. {
  637. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  638. }