r300.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_share.h"
  35. #include "r100_track.h"
  36. #include "r300d.h"
  37. #include "r300_reg_safe.h"
  38. /* r300,r350,rv350,rv370,rv380 depends on : */
  39. void r100_hdp_reset(struct radeon_device *rdev);
  40. int r100_cp_reset(struct radeon_device *rdev);
  41. int r100_rb2d_reset(struct radeon_device *rdev);
  42. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  43. int r100_pci_gart_enable(struct radeon_device *rdev);
  44. void r100_pci_gart_disable(struct radeon_device *rdev);
  45. void r100_mc_setup(struct radeon_device *rdev);
  46. void r100_mc_disable_clients(struct radeon_device *rdev);
  47. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  48. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  49. struct radeon_cs_packet *pkt,
  50. unsigned idx);
  51. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  52. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  53. struct radeon_cs_packet *pkt,
  54. const unsigned *auth, unsigned n,
  55. radeon_packet0_check_t check);
  56. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  57. struct radeon_cs_packet *pkt,
  58. struct radeon_object *robj);
  59. /* This files gather functions specifics to:
  60. * r300,r350,rv350,rv370,rv380
  61. *
  62. * Some of these functions might be used by newer ASICs.
  63. */
  64. void r300_gpu_init(struct radeon_device *rdev);
  65. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  66. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  67. /*
  68. * rv370,rv380 PCIE GART
  69. */
  70. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  71. {
  72. uint32_t tmp;
  73. int i;
  74. /* Workaround HW bug do flush 2 times */
  75. for (i = 0; i < 2; i++) {
  76. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  77. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  78. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  79. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  80. }
  81. mb();
  82. }
  83. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  84. {
  85. uint32_t table_addr;
  86. uint32_t tmp;
  87. int r;
  88. /* Initialize common gart structure */
  89. r = radeon_gart_init(rdev);
  90. if (r) {
  91. return r;
  92. }
  93. r = rv370_debugfs_pcie_gart_info_init(rdev);
  94. if (r) {
  95. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  96. }
  97. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  98. r = radeon_gart_table_vram_alloc(rdev);
  99. if (r) {
  100. return r;
  101. }
  102. /* discard memory request outside of configured range */
  103. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  104. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  105. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  106. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 4096;
  107. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  108. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  109. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  110. table_addr = rdev->gart.table_addr;
  111. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  112. /* FIXME: setup default page */
  113. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  114. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  115. /* Clear error */
  116. WREG32_PCIE(0x18, 0);
  117. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  118. tmp |= RADEON_PCIE_TX_GART_EN;
  119. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  121. rv370_pcie_gart_tlb_flush(rdev);
  122. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  123. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  124. rdev->gart.ready = true;
  125. return 0;
  126. }
  127. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  128. {
  129. uint32_t tmp;
  130. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  133. if (rdev->gart.table.vram.robj) {
  134. radeon_object_kunmap(rdev->gart.table.vram.robj);
  135. radeon_object_unpin(rdev->gart.table.vram.robj);
  136. }
  137. }
  138. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  139. {
  140. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  141. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  142. return -EINVAL;
  143. }
  144. addr = (lower_32_bits(addr) >> 8) |
  145. ((upper_32_bits(addr) & 0xff) << 24) |
  146. 0xc;
  147. /* on x86 we want this to be CPU endian, on powerpc
  148. * on powerpc without HW swappers, it'll get swapped on way
  149. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  150. writel(addr, ((void __iomem *)ptr) + (i * 4));
  151. return 0;
  152. }
  153. int r300_gart_enable(struct radeon_device *rdev)
  154. {
  155. #if __OS_HAS_AGP
  156. if (rdev->flags & RADEON_IS_AGP) {
  157. if (rdev->family > CHIP_RV350) {
  158. rv370_pcie_gart_disable(rdev);
  159. } else {
  160. r100_pci_gart_disable(rdev);
  161. }
  162. return 0;
  163. }
  164. #endif
  165. if (rdev->flags & RADEON_IS_PCIE) {
  166. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  167. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  168. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  169. return rv370_pcie_gart_enable(rdev);
  170. }
  171. return r100_pci_gart_enable(rdev);
  172. }
  173. /*
  174. * MC
  175. */
  176. int r300_mc_init(struct radeon_device *rdev)
  177. {
  178. int r;
  179. if (r100_debugfs_rbbm_init(rdev)) {
  180. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  181. }
  182. r300_gpu_init(rdev);
  183. r100_pci_gart_disable(rdev);
  184. if (rdev->flags & RADEON_IS_PCIE) {
  185. rv370_pcie_gart_disable(rdev);
  186. }
  187. /* Setup GPU memory space */
  188. rdev->mc.vram_location = 0xFFFFFFFFUL;
  189. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  190. if (rdev->flags & RADEON_IS_AGP) {
  191. r = radeon_agp_init(rdev);
  192. if (r) {
  193. printk(KERN_WARNING "[drm] Disabling AGP\n");
  194. rdev->flags &= ~RADEON_IS_AGP;
  195. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  196. } else {
  197. rdev->mc.gtt_location = rdev->mc.agp_base;
  198. }
  199. }
  200. r = radeon_mc_setup(rdev);
  201. if (r) {
  202. return r;
  203. }
  204. /* Program GPU memory space */
  205. r100_mc_disable_clients(rdev);
  206. if (r300_mc_wait_for_idle(rdev)) {
  207. printk(KERN_WARNING "Failed to wait MC idle while "
  208. "programming pipes. Bad things might happen.\n");
  209. }
  210. r100_mc_setup(rdev);
  211. return 0;
  212. }
  213. void r300_mc_fini(struct radeon_device *rdev)
  214. {
  215. if (rdev->flags & RADEON_IS_PCIE) {
  216. rv370_pcie_gart_disable(rdev);
  217. radeon_gart_table_vram_free(rdev);
  218. } else {
  219. r100_pci_gart_disable(rdev);
  220. radeon_gart_table_ram_free(rdev);
  221. }
  222. radeon_gart_fini(rdev);
  223. }
  224. /*
  225. * Fence emission
  226. */
  227. void r300_fence_ring_emit(struct radeon_device *rdev,
  228. struct radeon_fence *fence)
  229. {
  230. /* Who ever call radeon_fence_emit should call ring_lock and ask
  231. * for enough space (today caller are ib schedule and buffer move) */
  232. /* Write SC register so SC & US assert idle */
  233. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  234. radeon_ring_write(rdev, 0);
  235. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  236. radeon_ring_write(rdev, 0);
  237. /* Flush 3D cache */
  238. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  239. radeon_ring_write(rdev, (2 << 0));
  240. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  241. radeon_ring_write(rdev, (1 << 0));
  242. /* Wait until IDLE & CLEAN */
  243. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  244. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  245. /* Emit fence sequence & fire IRQ */
  246. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  247. radeon_ring_write(rdev, fence->seq);
  248. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  249. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  250. }
  251. /*
  252. * Global GPU functions
  253. */
  254. int r300_copy_dma(struct radeon_device *rdev,
  255. uint64_t src_offset,
  256. uint64_t dst_offset,
  257. unsigned num_pages,
  258. struct radeon_fence *fence)
  259. {
  260. uint32_t size;
  261. uint32_t cur_size;
  262. int i, num_loops;
  263. int r = 0;
  264. /* radeon pitch is /64 */
  265. size = num_pages << PAGE_SHIFT;
  266. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  267. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  268. if (r) {
  269. DRM_ERROR("radeon: moving bo (%d).\n", r);
  270. return r;
  271. }
  272. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  273. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  274. radeon_ring_write(rdev, (1 << 16));
  275. for (i = 0; i < num_loops; i++) {
  276. cur_size = size;
  277. if (cur_size > 0x1FFFFF) {
  278. cur_size = 0x1FFFFF;
  279. }
  280. size -= cur_size;
  281. radeon_ring_write(rdev, PACKET0(0x720, 2));
  282. radeon_ring_write(rdev, src_offset);
  283. radeon_ring_write(rdev, dst_offset);
  284. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  285. src_offset += cur_size;
  286. dst_offset += cur_size;
  287. }
  288. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  289. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  290. if (fence) {
  291. r = radeon_fence_emit(rdev, fence);
  292. }
  293. radeon_ring_unlock_commit(rdev);
  294. return r;
  295. }
  296. void r300_ring_start(struct radeon_device *rdev)
  297. {
  298. unsigned gb_tile_config;
  299. int r;
  300. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  301. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  302. switch(rdev->num_gb_pipes) {
  303. case 2:
  304. gb_tile_config |= R300_PIPE_COUNT_R300;
  305. break;
  306. case 3:
  307. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  308. break;
  309. case 4:
  310. gb_tile_config |= R300_PIPE_COUNT_R420;
  311. break;
  312. case 1:
  313. default:
  314. gb_tile_config |= R300_PIPE_COUNT_RV350;
  315. break;
  316. }
  317. r = radeon_ring_lock(rdev, 64);
  318. if (r) {
  319. return;
  320. }
  321. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  322. radeon_ring_write(rdev,
  323. RADEON_ISYNC_ANY2D_IDLE3D |
  324. RADEON_ISYNC_ANY3D_IDLE2D |
  325. RADEON_ISYNC_WAIT_IDLEGUI |
  326. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  327. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  328. radeon_ring_write(rdev, gb_tile_config);
  329. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  330. radeon_ring_write(rdev,
  331. RADEON_WAIT_2D_IDLECLEAN |
  332. RADEON_WAIT_3D_IDLECLEAN);
  333. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  334. radeon_ring_write(rdev, 1 << 31);
  335. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  336. radeon_ring_write(rdev, 0);
  337. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  338. radeon_ring_write(rdev, 0);
  339. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  340. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  341. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  342. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  343. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  344. radeon_ring_write(rdev,
  345. RADEON_WAIT_2D_IDLECLEAN |
  346. RADEON_WAIT_3D_IDLECLEAN);
  347. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  348. radeon_ring_write(rdev, 0);
  349. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  350. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  351. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  352. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  353. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  354. radeon_ring_write(rdev,
  355. ((6 << R300_MS_X0_SHIFT) |
  356. (6 << R300_MS_Y0_SHIFT) |
  357. (6 << R300_MS_X1_SHIFT) |
  358. (6 << R300_MS_Y1_SHIFT) |
  359. (6 << R300_MS_X2_SHIFT) |
  360. (6 << R300_MS_Y2_SHIFT) |
  361. (6 << R300_MSBD0_Y_SHIFT) |
  362. (6 << R300_MSBD0_X_SHIFT)));
  363. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  364. radeon_ring_write(rdev,
  365. ((6 << R300_MS_X3_SHIFT) |
  366. (6 << R300_MS_Y3_SHIFT) |
  367. (6 << R300_MS_X4_SHIFT) |
  368. (6 << R300_MS_Y4_SHIFT) |
  369. (6 << R300_MS_X5_SHIFT) |
  370. (6 << R300_MS_Y5_SHIFT) |
  371. (6 << R300_MSBD1_SHIFT)));
  372. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  373. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  374. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  375. radeon_ring_write(rdev,
  376. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  377. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  378. radeon_ring_write(rdev,
  379. R300_GEOMETRY_ROUND_NEAREST |
  380. R300_COLOR_ROUND_NEAREST);
  381. radeon_ring_unlock_commit(rdev);
  382. }
  383. void r300_errata(struct radeon_device *rdev)
  384. {
  385. rdev->pll_errata = 0;
  386. if (rdev->family == CHIP_R300 &&
  387. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  388. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  389. }
  390. }
  391. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  392. {
  393. unsigned i;
  394. uint32_t tmp;
  395. for (i = 0; i < rdev->usec_timeout; i++) {
  396. /* read MC_STATUS */
  397. tmp = RREG32(0x0150);
  398. if (tmp & (1 << 4)) {
  399. return 0;
  400. }
  401. DRM_UDELAY(1);
  402. }
  403. return -1;
  404. }
  405. void r300_gpu_init(struct radeon_device *rdev)
  406. {
  407. uint32_t gb_tile_config, tmp;
  408. r100_hdp_reset(rdev);
  409. /* FIXME: rv380 one pipes ? */
  410. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  411. /* r300,r350 */
  412. rdev->num_gb_pipes = 2;
  413. } else {
  414. /* rv350,rv370,rv380 */
  415. rdev->num_gb_pipes = 1;
  416. }
  417. rdev->num_z_pipes = 1;
  418. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  419. switch (rdev->num_gb_pipes) {
  420. case 2:
  421. gb_tile_config |= R300_PIPE_COUNT_R300;
  422. break;
  423. case 3:
  424. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  425. break;
  426. case 4:
  427. gb_tile_config |= R300_PIPE_COUNT_R420;
  428. break;
  429. default:
  430. case 1:
  431. gb_tile_config |= R300_PIPE_COUNT_RV350;
  432. break;
  433. }
  434. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  435. if (r100_gui_wait_for_idle(rdev)) {
  436. printk(KERN_WARNING "Failed to wait GUI idle while "
  437. "programming pipes. Bad things might happen.\n");
  438. }
  439. tmp = RREG32(0x170C);
  440. WREG32(0x170C, tmp | (1 << 31));
  441. WREG32(R300_RB2D_DSTCACHE_MODE,
  442. R300_DC_AUTOFLUSH_ENABLE |
  443. R300_DC_DC_DISABLE_IGNORE_PE);
  444. if (r100_gui_wait_for_idle(rdev)) {
  445. printk(KERN_WARNING "Failed to wait GUI idle while "
  446. "programming pipes. Bad things might happen.\n");
  447. }
  448. if (r300_mc_wait_for_idle(rdev)) {
  449. printk(KERN_WARNING "Failed to wait MC idle while "
  450. "programming pipes. Bad things might happen.\n");
  451. }
  452. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  453. rdev->num_gb_pipes, rdev->num_z_pipes);
  454. }
  455. int r300_ga_reset(struct radeon_device *rdev)
  456. {
  457. uint32_t tmp;
  458. bool reinit_cp;
  459. int i;
  460. reinit_cp = rdev->cp.ready;
  461. rdev->cp.ready = false;
  462. for (i = 0; i < rdev->usec_timeout; i++) {
  463. WREG32(RADEON_CP_CSQ_MODE, 0);
  464. WREG32(RADEON_CP_CSQ_CNTL, 0);
  465. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  466. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  467. udelay(200);
  468. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  469. /* Wait to prevent race in RBBM_STATUS */
  470. mdelay(1);
  471. tmp = RREG32(RADEON_RBBM_STATUS);
  472. if (tmp & ((1 << 20) | (1 << 26))) {
  473. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  474. /* GA still busy soft reset it */
  475. WREG32(0x429C, 0x200);
  476. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  477. WREG32(0x43E0, 0);
  478. WREG32(0x43E4, 0);
  479. WREG32(0x24AC, 0);
  480. }
  481. /* Wait to prevent race in RBBM_STATUS */
  482. mdelay(1);
  483. tmp = RREG32(RADEON_RBBM_STATUS);
  484. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  485. break;
  486. }
  487. }
  488. for (i = 0; i < rdev->usec_timeout; i++) {
  489. tmp = RREG32(RADEON_RBBM_STATUS);
  490. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  491. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  492. tmp);
  493. if (reinit_cp) {
  494. return r100_cp_init(rdev, rdev->cp.ring_size);
  495. }
  496. return 0;
  497. }
  498. DRM_UDELAY(1);
  499. }
  500. tmp = RREG32(RADEON_RBBM_STATUS);
  501. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  502. return -1;
  503. }
  504. int r300_gpu_reset(struct radeon_device *rdev)
  505. {
  506. uint32_t status;
  507. /* reset order likely matter */
  508. status = RREG32(RADEON_RBBM_STATUS);
  509. /* reset HDP */
  510. r100_hdp_reset(rdev);
  511. /* reset rb2d */
  512. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  513. r100_rb2d_reset(rdev);
  514. }
  515. /* reset GA */
  516. if (status & ((1 << 20) | (1 << 26))) {
  517. r300_ga_reset(rdev);
  518. }
  519. /* reset CP */
  520. status = RREG32(RADEON_RBBM_STATUS);
  521. if (status & (1 << 16)) {
  522. r100_cp_reset(rdev);
  523. }
  524. /* Check if GPU is idle */
  525. status = RREG32(RADEON_RBBM_STATUS);
  526. if (status & (1 << 31)) {
  527. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  528. return -1;
  529. }
  530. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  531. return 0;
  532. }
  533. /*
  534. * r300,r350,rv350,rv380 VRAM info
  535. */
  536. void r300_vram_info(struct radeon_device *rdev)
  537. {
  538. uint32_t tmp;
  539. /* DDR for all card after R300 & IGP */
  540. rdev->mc.vram_is_ddr = true;
  541. tmp = RREG32(RADEON_MEM_CNTL);
  542. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  543. rdev->mc.vram_width = 128;
  544. } else {
  545. rdev->mc.vram_width = 64;
  546. }
  547. r100_vram_init_sizes(rdev);
  548. }
  549. /*
  550. * PCIE Lanes
  551. */
  552. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  553. {
  554. uint32_t link_width_cntl, mask;
  555. if (rdev->flags & RADEON_IS_IGP)
  556. return;
  557. if (!(rdev->flags & RADEON_IS_PCIE))
  558. return;
  559. /* FIXME wait for idle */
  560. switch (lanes) {
  561. case 0:
  562. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  563. break;
  564. case 1:
  565. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  566. break;
  567. case 2:
  568. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  569. break;
  570. case 4:
  571. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  572. break;
  573. case 8:
  574. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  575. break;
  576. case 12:
  577. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  578. break;
  579. case 16:
  580. default:
  581. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  582. break;
  583. }
  584. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  585. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  586. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  587. return;
  588. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  589. RADEON_PCIE_LC_RECONFIG_NOW |
  590. RADEON_PCIE_LC_RECONFIG_LATER |
  591. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  592. link_width_cntl |= mask;
  593. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  594. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  595. RADEON_PCIE_LC_RECONFIG_NOW));
  596. /* wait for lane set to complete */
  597. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  598. while (link_width_cntl == 0xffffffff)
  599. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  600. }
  601. /*
  602. * Debugfs info
  603. */
  604. #if defined(CONFIG_DEBUG_FS)
  605. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  606. {
  607. struct drm_info_node *node = (struct drm_info_node *) m->private;
  608. struct drm_device *dev = node->minor->dev;
  609. struct radeon_device *rdev = dev->dev_private;
  610. uint32_t tmp;
  611. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  612. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  613. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  614. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  615. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  616. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  617. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  618. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  619. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  620. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  621. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  622. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  623. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  624. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  625. return 0;
  626. }
  627. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  628. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  629. };
  630. #endif
  631. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  632. {
  633. #if defined(CONFIG_DEBUG_FS)
  634. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  635. #else
  636. return 0;
  637. #endif
  638. }
  639. /*
  640. * CS functions
  641. */
  642. static int r300_packet0_check(struct radeon_cs_parser *p,
  643. struct radeon_cs_packet *pkt,
  644. unsigned idx, unsigned reg)
  645. {
  646. struct radeon_cs_chunk *ib_chunk;
  647. struct radeon_cs_reloc *reloc;
  648. struct r100_cs_track *track;
  649. volatile uint32_t *ib;
  650. uint32_t tmp, tile_flags = 0;
  651. unsigned i;
  652. int r;
  653. ib = p->ib->ptr;
  654. ib_chunk = &p->chunks[p->chunk_ib_idx];
  655. track = (struct r100_cs_track *)p->track;
  656. switch(reg) {
  657. case AVIVO_D1MODE_VLINE_START_END:
  658. case RADEON_CRTC_GUI_TRIG_VLINE:
  659. r = r100_cs_packet_parse_vline(p);
  660. if (r) {
  661. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  662. idx, reg);
  663. r100_cs_dump_packet(p, pkt);
  664. return r;
  665. }
  666. break;
  667. case RADEON_DST_PITCH_OFFSET:
  668. case RADEON_SRC_PITCH_OFFSET:
  669. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  670. if (r)
  671. return r;
  672. break;
  673. case R300_RB3D_COLOROFFSET0:
  674. case R300_RB3D_COLOROFFSET1:
  675. case R300_RB3D_COLOROFFSET2:
  676. case R300_RB3D_COLOROFFSET3:
  677. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  678. r = r100_cs_packet_next_reloc(p, &reloc);
  679. if (r) {
  680. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  681. idx, reg);
  682. r100_cs_dump_packet(p, pkt);
  683. return r;
  684. }
  685. track->cb[i].robj = reloc->robj;
  686. track->cb[i].offset = ib_chunk->kdata[idx];
  687. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  688. break;
  689. case R300_ZB_DEPTHOFFSET:
  690. r = r100_cs_packet_next_reloc(p, &reloc);
  691. if (r) {
  692. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  693. idx, reg);
  694. r100_cs_dump_packet(p, pkt);
  695. return r;
  696. }
  697. track->zb.robj = reloc->robj;
  698. track->zb.offset = ib_chunk->kdata[idx];
  699. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  700. break;
  701. case R300_TX_OFFSET_0:
  702. case R300_TX_OFFSET_0+4:
  703. case R300_TX_OFFSET_0+8:
  704. case R300_TX_OFFSET_0+12:
  705. case R300_TX_OFFSET_0+16:
  706. case R300_TX_OFFSET_0+20:
  707. case R300_TX_OFFSET_0+24:
  708. case R300_TX_OFFSET_0+28:
  709. case R300_TX_OFFSET_0+32:
  710. case R300_TX_OFFSET_0+36:
  711. case R300_TX_OFFSET_0+40:
  712. case R300_TX_OFFSET_0+44:
  713. case R300_TX_OFFSET_0+48:
  714. case R300_TX_OFFSET_0+52:
  715. case R300_TX_OFFSET_0+56:
  716. case R300_TX_OFFSET_0+60:
  717. i = (reg - R300_TX_OFFSET_0) >> 2;
  718. r = r100_cs_packet_next_reloc(p, &reloc);
  719. if (r) {
  720. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  721. idx, reg);
  722. r100_cs_dump_packet(p, pkt);
  723. return r;
  724. }
  725. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  726. track->textures[i].robj = reloc->robj;
  727. break;
  728. /* Tracked registers */
  729. case 0x2084:
  730. /* VAP_VF_CNTL */
  731. track->vap_vf_cntl = ib_chunk->kdata[idx];
  732. break;
  733. case 0x20B4:
  734. /* VAP_VTX_SIZE */
  735. track->vtx_size = ib_chunk->kdata[idx] & 0x7F;
  736. break;
  737. case 0x2134:
  738. /* VAP_VF_MAX_VTX_INDX */
  739. track->max_indx = ib_chunk->kdata[idx] & 0x00FFFFFFUL;
  740. break;
  741. case 0x43E4:
  742. /* SC_SCISSOR1 */
  743. track->maxy = ((ib_chunk->kdata[idx] >> 13) & 0x1FFF) + 1;
  744. if (p->rdev->family < CHIP_RV515) {
  745. track->maxy -= 1440;
  746. }
  747. break;
  748. case 0x4E00:
  749. /* RB3D_CCTL */
  750. track->num_cb = ((ib_chunk->kdata[idx] >> 5) & 0x3) + 1;
  751. break;
  752. case 0x4E38:
  753. case 0x4E3C:
  754. case 0x4E40:
  755. case 0x4E44:
  756. /* RB3D_COLORPITCH0 */
  757. /* RB3D_COLORPITCH1 */
  758. /* RB3D_COLORPITCH2 */
  759. /* RB3D_COLORPITCH3 */
  760. r = r100_cs_packet_next_reloc(p, &reloc);
  761. if (r) {
  762. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  763. idx, reg);
  764. r100_cs_dump_packet(p, pkt);
  765. return r;
  766. }
  767. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  768. tile_flags |= R300_COLOR_TILE_ENABLE;
  769. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  770. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  771. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  772. tmp |= tile_flags;
  773. ib[idx] = tmp;
  774. i = (reg - 0x4E38) >> 2;
  775. track->cb[i].pitch = ib_chunk->kdata[idx] & 0x3FFE;
  776. switch (((ib_chunk->kdata[idx] >> 21) & 0xF)) {
  777. case 9:
  778. case 11:
  779. case 12:
  780. track->cb[i].cpp = 1;
  781. break;
  782. case 3:
  783. case 4:
  784. case 13:
  785. case 15:
  786. track->cb[i].cpp = 2;
  787. break;
  788. case 6:
  789. track->cb[i].cpp = 4;
  790. break;
  791. case 10:
  792. track->cb[i].cpp = 8;
  793. break;
  794. case 7:
  795. track->cb[i].cpp = 16;
  796. break;
  797. default:
  798. DRM_ERROR("Invalid color buffer format (%d) !\n",
  799. ((ib_chunk->kdata[idx] >> 21) & 0xF));
  800. return -EINVAL;
  801. }
  802. break;
  803. case 0x4F00:
  804. /* ZB_CNTL */
  805. if (ib_chunk->kdata[idx] & 2) {
  806. track->z_enabled = true;
  807. } else {
  808. track->z_enabled = false;
  809. }
  810. break;
  811. case 0x4F10:
  812. /* ZB_FORMAT */
  813. switch ((ib_chunk->kdata[idx] & 0xF)) {
  814. case 0:
  815. case 1:
  816. track->zb.cpp = 2;
  817. break;
  818. case 2:
  819. track->zb.cpp = 4;
  820. break;
  821. default:
  822. DRM_ERROR("Invalid z buffer format (%d) !\n",
  823. (ib_chunk->kdata[idx] & 0xF));
  824. return -EINVAL;
  825. }
  826. break;
  827. case 0x4F24:
  828. /* ZB_DEPTHPITCH */
  829. r = r100_cs_packet_next_reloc(p, &reloc);
  830. if (r) {
  831. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  832. idx, reg);
  833. r100_cs_dump_packet(p, pkt);
  834. return r;
  835. }
  836. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  837. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  838. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  839. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  840. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  841. tmp |= tile_flags;
  842. ib[idx] = tmp;
  843. track->zb.pitch = ib_chunk->kdata[idx] & 0x3FFC;
  844. break;
  845. case 0x4104:
  846. for (i = 0; i < 16; i++) {
  847. bool enabled;
  848. enabled = !!(ib_chunk->kdata[idx] & (1 << i));
  849. track->textures[i].enabled = enabled;
  850. }
  851. break;
  852. case 0x44C0:
  853. case 0x44C4:
  854. case 0x44C8:
  855. case 0x44CC:
  856. case 0x44D0:
  857. case 0x44D4:
  858. case 0x44D8:
  859. case 0x44DC:
  860. case 0x44E0:
  861. case 0x44E4:
  862. case 0x44E8:
  863. case 0x44EC:
  864. case 0x44F0:
  865. case 0x44F4:
  866. case 0x44F8:
  867. case 0x44FC:
  868. /* TX_FORMAT1_[0-15] */
  869. i = (reg - 0x44C0) >> 2;
  870. tmp = (ib_chunk->kdata[idx] >> 25) & 0x3;
  871. track->textures[i].tex_coord_type = tmp;
  872. switch ((ib_chunk->kdata[idx] & 0x1F)) {
  873. case R300_TX_FORMAT_X8:
  874. case R300_TX_FORMAT_Y4X4:
  875. case R300_TX_FORMAT_Z3Y3X2:
  876. track->textures[i].cpp = 1;
  877. break;
  878. case R300_TX_FORMAT_X16:
  879. case R300_TX_FORMAT_Y8X8:
  880. case R300_TX_FORMAT_Z5Y6X5:
  881. case R300_TX_FORMAT_Z6Y5X5:
  882. case R300_TX_FORMAT_W4Z4Y4X4:
  883. case R300_TX_FORMAT_W1Z5Y5X5:
  884. case R300_TX_FORMAT_DXT1:
  885. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  886. case R300_TX_FORMAT_B8G8_B8G8:
  887. case R300_TX_FORMAT_G8R8_G8B8:
  888. track->textures[i].cpp = 2;
  889. break;
  890. case R300_TX_FORMAT_Y16X16:
  891. case R300_TX_FORMAT_Z11Y11X10:
  892. case R300_TX_FORMAT_Z10Y11X11:
  893. case R300_TX_FORMAT_W8Z8Y8X8:
  894. case R300_TX_FORMAT_W2Z10Y10X10:
  895. case 0x17:
  896. case R300_TX_FORMAT_FL_I32:
  897. case 0x1e:
  898. case R300_TX_FORMAT_DXT3:
  899. case R300_TX_FORMAT_DXT5:
  900. track->textures[i].cpp = 4;
  901. break;
  902. case R300_TX_FORMAT_W16Z16Y16X16:
  903. case R300_TX_FORMAT_FL_R16G16B16A16:
  904. case R300_TX_FORMAT_FL_I32A32:
  905. track->textures[i].cpp = 8;
  906. break;
  907. case R300_TX_FORMAT_FL_R32G32B32A32:
  908. track->textures[i].cpp = 16;
  909. break;
  910. default:
  911. DRM_ERROR("Invalid texture format %u\n",
  912. (ib_chunk->kdata[idx] & 0x1F));
  913. return -EINVAL;
  914. break;
  915. }
  916. break;
  917. case 0x4400:
  918. case 0x4404:
  919. case 0x4408:
  920. case 0x440C:
  921. case 0x4410:
  922. case 0x4414:
  923. case 0x4418:
  924. case 0x441C:
  925. case 0x4420:
  926. case 0x4424:
  927. case 0x4428:
  928. case 0x442C:
  929. case 0x4430:
  930. case 0x4434:
  931. case 0x4438:
  932. case 0x443C:
  933. /* TX_FILTER0_[0-15] */
  934. i = (reg - 0x4400) >> 2;
  935. tmp = ib_chunk->kdata[idx] & 0x7;
  936. if (tmp == 2 || tmp == 4 || tmp == 6) {
  937. track->textures[i].roundup_w = false;
  938. }
  939. tmp = (ib_chunk->kdata[idx] >> 3) & 0x7;
  940. if (tmp == 2 || tmp == 4 || tmp == 6) {
  941. track->textures[i].roundup_h = false;
  942. }
  943. break;
  944. case 0x4500:
  945. case 0x4504:
  946. case 0x4508:
  947. case 0x450C:
  948. case 0x4510:
  949. case 0x4514:
  950. case 0x4518:
  951. case 0x451C:
  952. case 0x4520:
  953. case 0x4524:
  954. case 0x4528:
  955. case 0x452C:
  956. case 0x4530:
  957. case 0x4534:
  958. case 0x4538:
  959. case 0x453C:
  960. /* TX_FORMAT2_[0-15] */
  961. i = (reg - 0x4500) >> 2;
  962. tmp = ib_chunk->kdata[idx] & 0x3FFF;
  963. track->textures[i].pitch = tmp + 1;
  964. if (p->rdev->family >= CHIP_RV515) {
  965. tmp = ((ib_chunk->kdata[idx] >> 15) & 1) << 11;
  966. track->textures[i].width_11 = tmp;
  967. tmp = ((ib_chunk->kdata[idx] >> 16) & 1) << 11;
  968. track->textures[i].height_11 = tmp;
  969. }
  970. break;
  971. case 0x4480:
  972. case 0x4484:
  973. case 0x4488:
  974. case 0x448C:
  975. case 0x4490:
  976. case 0x4494:
  977. case 0x4498:
  978. case 0x449C:
  979. case 0x44A0:
  980. case 0x44A4:
  981. case 0x44A8:
  982. case 0x44AC:
  983. case 0x44B0:
  984. case 0x44B4:
  985. case 0x44B8:
  986. case 0x44BC:
  987. /* TX_FORMAT0_[0-15] */
  988. i = (reg - 0x4480) >> 2;
  989. tmp = ib_chunk->kdata[idx] & 0x7FF;
  990. track->textures[i].width = tmp + 1;
  991. tmp = (ib_chunk->kdata[idx] >> 11) & 0x7FF;
  992. track->textures[i].height = tmp + 1;
  993. tmp = (ib_chunk->kdata[idx] >> 26) & 0xF;
  994. track->textures[i].num_levels = tmp;
  995. tmp = ib_chunk->kdata[idx] & (1 << 31);
  996. track->textures[i].use_pitch = !!tmp;
  997. tmp = (ib_chunk->kdata[idx] >> 22) & 0xF;
  998. track->textures[i].txdepth = tmp;
  999. break;
  1000. case R300_ZB_ZPASS_ADDR:
  1001. r = r100_cs_packet_next_reloc(p, &reloc);
  1002. if (r) {
  1003. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1004. idx, reg);
  1005. r100_cs_dump_packet(p, pkt);
  1006. return r;
  1007. }
  1008. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1009. break;
  1010. case 0x4be8:
  1011. /* valid register only on RV530 */
  1012. if (p->rdev->family == CHIP_RV530)
  1013. break;
  1014. /* fallthrough do not move */
  1015. default:
  1016. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1017. reg, idx);
  1018. return -EINVAL;
  1019. }
  1020. return 0;
  1021. }
  1022. static int r300_packet3_check(struct radeon_cs_parser *p,
  1023. struct radeon_cs_packet *pkt)
  1024. {
  1025. struct radeon_cs_chunk *ib_chunk;
  1026. struct radeon_cs_reloc *reloc;
  1027. struct r100_cs_track *track;
  1028. volatile uint32_t *ib;
  1029. unsigned idx;
  1030. unsigned i, c;
  1031. int r;
  1032. ib = p->ib->ptr;
  1033. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1034. idx = pkt->idx + 1;
  1035. track = (struct r100_cs_track *)p->track;
  1036. switch(pkt->opcode) {
  1037. case PACKET3_3D_LOAD_VBPNTR:
  1038. c = ib_chunk->kdata[idx++] & 0x1F;
  1039. track->num_arrays = c;
  1040. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1041. r = r100_cs_packet_next_reloc(p, &reloc);
  1042. if (r) {
  1043. DRM_ERROR("No reloc for packet3 %d\n",
  1044. pkt->opcode);
  1045. r100_cs_dump_packet(p, pkt);
  1046. return r;
  1047. }
  1048. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1049. track->arrays[i + 0].robj = reloc->robj;
  1050. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1051. track->arrays[i + 0].esize &= 0x7F;
  1052. r = r100_cs_packet_next_reloc(p, &reloc);
  1053. if (r) {
  1054. DRM_ERROR("No reloc for packet3 %d\n",
  1055. pkt->opcode);
  1056. r100_cs_dump_packet(p, pkt);
  1057. return r;
  1058. }
  1059. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1060. track->arrays[i + 1].robj = reloc->robj;
  1061. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1062. track->arrays[i + 1].esize &= 0x7F;
  1063. }
  1064. if (c & 1) {
  1065. r = r100_cs_packet_next_reloc(p, &reloc);
  1066. if (r) {
  1067. DRM_ERROR("No reloc for packet3 %d\n",
  1068. pkt->opcode);
  1069. r100_cs_dump_packet(p, pkt);
  1070. return r;
  1071. }
  1072. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1073. track->arrays[i + 0].robj = reloc->robj;
  1074. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1075. track->arrays[i + 0].esize &= 0x7F;
  1076. }
  1077. break;
  1078. case PACKET3_INDX_BUFFER:
  1079. r = r100_cs_packet_next_reloc(p, &reloc);
  1080. if (r) {
  1081. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1082. r100_cs_dump_packet(p, pkt);
  1083. return r;
  1084. }
  1085. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1086. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1087. if (r) {
  1088. return r;
  1089. }
  1090. break;
  1091. /* Draw packet */
  1092. case PACKET3_3D_DRAW_IMMD:
  1093. /* Number of dwords is vtx_size * (num_vertices - 1)
  1094. * PRIM_WALK must be equal to 3 vertex data in embedded
  1095. * in cmd stream */
  1096. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1097. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1098. return -EINVAL;
  1099. }
  1100. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1101. track->immd_dwords = pkt->count - 1;
  1102. r = r100_cs_track_check(p->rdev, track);
  1103. if (r) {
  1104. return r;
  1105. }
  1106. break;
  1107. case PACKET3_3D_DRAW_IMMD_2:
  1108. /* Number of dwords is vtx_size * (num_vertices - 1)
  1109. * PRIM_WALK must be equal to 3 vertex data in embedded
  1110. * in cmd stream */
  1111. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1112. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1113. return -EINVAL;
  1114. }
  1115. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1116. track->immd_dwords = pkt->count;
  1117. r = r100_cs_track_check(p->rdev, track);
  1118. if (r) {
  1119. return r;
  1120. }
  1121. break;
  1122. case PACKET3_3D_DRAW_VBUF:
  1123. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1124. r = r100_cs_track_check(p->rdev, track);
  1125. if (r) {
  1126. return r;
  1127. }
  1128. break;
  1129. case PACKET3_3D_DRAW_VBUF_2:
  1130. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1131. r = r100_cs_track_check(p->rdev, track);
  1132. if (r) {
  1133. return r;
  1134. }
  1135. break;
  1136. case PACKET3_3D_DRAW_INDX:
  1137. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1138. r = r100_cs_track_check(p->rdev, track);
  1139. if (r) {
  1140. return r;
  1141. }
  1142. break;
  1143. case PACKET3_3D_DRAW_INDX_2:
  1144. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1145. r = r100_cs_track_check(p->rdev, track);
  1146. if (r) {
  1147. return r;
  1148. }
  1149. break;
  1150. case PACKET3_NOP:
  1151. break;
  1152. default:
  1153. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1154. return -EINVAL;
  1155. }
  1156. return 0;
  1157. }
  1158. int r300_cs_parse(struct radeon_cs_parser *p)
  1159. {
  1160. struct radeon_cs_packet pkt;
  1161. struct r100_cs_track track;
  1162. int r;
  1163. r100_cs_track_clear(p->rdev, &track);
  1164. p->track = &track;
  1165. do {
  1166. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1167. if (r) {
  1168. return r;
  1169. }
  1170. p->idx += pkt.count + 2;
  1171. switch (pkt.type) {
  1172. case PACKET_TYPE0:
  1173. r = r100_cs_parse_packet0(p, &pkt,
  1174. p->rdev->config.r300.reg_safe_bm,
  1175. p->rdev->config.r300.reg_safe_bm_size,
  1176. &r300_packet0_check);
  1177. break;
  1178. case PACKET_TYPE2:
  1179. break;
  1180. case PACKET_TYPE3:
  1181. r = r300_packet3_check(p, &pkt);
  1182. break;
  1183. default:
  1184. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1185. return -EINVAL;
  1186. }
  1187. if (r) {
  1188. return r;
  1189. }
  1190. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1191. return 0;
  1192. }
  1193. int r300_init(struct radeon_device *rdev)
  1194. {
  1195. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1196. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1197. return 0;
  1198. }