r100.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include <linux/firmware.h>
  36. #include <linux/platform_device.h>
  37. #include "r100_reg_safe.h"
  38. #include "rn50_reg_safe.h"
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. #include "r100_track.h"
  55. /* This files gather functions specifics to:
  56. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  57. *
  58. * Some of these functions might be used by newer ASICs.
  59. */
  60. int r200_init(struct radeon_device *rdev);
  61. void r100_hdp_reset(struct radeon_device *rdev);
  62. void r100_gpu_init(struct radeon_device *rdev);
  63. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  64. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  66. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  67. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /*
  69. * PCI GART
  70. */
  71. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. /* TODO: can we do somethings here ? */
  74. /* It seems hw only cache one entry so we should discard this
  75. * entry otherwise if first GPU GART read hit this entry it
  76. * could end up in wrong address. */
  77. }
  78. int r100_pci_gart_enable(struct radeon_device *rdev)
  79. {
  80. uint32_t tmp;
  81. int r;
  82. /* Initialize common gart structure */
  83. r = radeon_gart_init(rdev);
  84. if (r) {
  85. return r;
  86. }
  87. if (rdev->gart.table.ram.ptr == NULL) {
  88. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  89. r = radeon_gart_table_ram_alloc(rdev);
  90. if (r) {
  91. return r;
  92. }
  93. }
  94. /* discard memory request outside of configured range */
  95. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  96. WREG32(RADEON_AIC_CNTL, tmp);
  97. /* set address range for PCI address translate */
  98. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  99. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  100. WREG32(RADEON_AIC_HI_ADDR, tmp);
  101. /* Enable bus mastering */
  102. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  103. WREG32(RADEON_BUS_CNTL, tmp);
  104. /* set PCI GART page-table base address */
  105. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  106. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  107. WREG32(RADEON_AIC_CNTL, tmp);
  108. r100_pci_gart_tlb_flush(rdev);
  109. rdev->gart.ready = true;
  110. return 0;
  111. }
  112. void r100_pci_gart_disable(struct radeon_device *rdev)
  113. {
  114. uint32_t tmp;
  115. /* discard memory request outside of configured range */
  116. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  117. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  118. WREG32(RADEON_AIC_LO_ADDR, 0);
  119. WREG32(RADEON_AIC_HI_ADDR, 0);
  120. }
  121. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  122. {
  123. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  124. return -EINVAL;
  125. }
  126. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  127. return 0;
  128. }
  129. int r100_gart_enable(struct radeon_device *rdev)
  130. {
  131. if (rdev->flags & RADEON_IS_AGP) {
  132. r100_pci_gart_disable(rdev);
  133. return 0;
  134. }
  135. return r100_pci_gart_enable(rdev);
  136. }
  137. /*
  138. * MC
  139. */
  140. void r100_mc_disable_clients(struct radeon_device *rdev)
  141. {
  142. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  143. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  144. if (r100_gui_wait_for_idle(rdev)) {
  145. printk(KERN_WARNING "Failed to wait GUI idle while "
  146. "programming pipes. Bad things might happen.\n");
  147. }
  148. /* stop display and memory access */
  149. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  150. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  151. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  152. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  153. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  154. r100_gpu_wait_for_vsync(rdev);
  155. WREG32(RADEON_CRTC_GEN_CNTL,
  156. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  157. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  158. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  159. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  160. r100_gpu_wait_for_vsync2(rdev);
  161. WREG32(RADEON_CRTC2_GEN_CNTL,
  162. (crtc2_gen_cntl &
  163. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  164. RADEON_CRTC2_DISP_REQ_EN_B);
  165. }
  166. udelay(500);
  167. }
  168. void r100_mc_setup(struct radeon_device *rdev)
  169. {
  170. uint32_t tmp;
  171. int r;
  172. r = r100_debugfs_mc_info_init(rdev);
  173. if (r) {
  174. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  175. }
  176. /* Write VRAM size in case we are limiting it */
  177. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  178. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  179. * if the aperture is 64MB but we have 32MB VRAM
  180. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  181. * to 64MB, otherwise the gpu accidentially dies */
  182. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  183. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  184. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  185. WREG32(RADEON_MC_FB_LOCATION, tmp);
  186. /* Enable bus mastering */
  187. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  188. WREG32(RADEON_BUS_CNTL, tmp);
  189. if (rdev->flags & RADEON_IS_AGP) {
  190. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  191. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  192. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  193. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  194. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  195. } else {
  196. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  197. WREG32(RADEON_AGP_BASE, 0);
  198. }
  199. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  200. tmp |= (7 << 28);
  201. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  202. (void)RREG32(RADEON_HOST_PATH_CNTL);
  203. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  204. (void)RREG32(RADEON_HOST_PATH_CNTL);
  205. }
  206. int r100_mc_init(struct radeon_device *rdev)
  207. {
  208. int r;
  209. if (r100_debugfs_rbbm_init(rdev)) {
  210. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  211. }
  212. r100_gpu_init(rdev);
  213. /* Disable gart which also disable out of gart access */
  214. r100_pci_gart_disable(rdev);
  215. /* Setup GPU memory space */
  216. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  217. if (rdev->flags & RADEON_IS_AGP) {
  218. r = radeon_agp_init(rdev);
  219. if (r) {
  220. printk(KERN_WARNING "[drm] Disabling AGP\n");
  221. rdev->flags &= ~RADEON_IS_AGP;
  222. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  223. } else {
  224. rdev->mc.gtt_location = rdev->mc.agp_base;
  225. }
  226. }
  227. r = radeon_mc_setup(rdev);
  228. if (r) {
  229. return r;
  230. }
  231. r100_mc_disable_clients(rdev);
  232. if (r100_mc_wait_for_idle(rdev)) {
  233. printk(KERN_WARNING "Failed to wait MC idle while "
  234. "programming pipes. Bad things might happen.\n");
  235. }
  236. r100_mc_setup(rdev);
  237. return 0;
  238. }
  239. void r100_mc_fini(struct radeon_device *rdev)
  240. {
  241. r100_pci_gart_disable(rdev);
  242. radeon_gart_table_ram_free(rdev);
  243. radeon_gart_fini(rdev);
  244. }
  245. /*
  246. * Interrupts
  247. */
  248. int r100_irq_set(struct radeon_device *rdev)
  249. {
  250. uint32_t tmp = 0;
  251. if (rdev->irq.sw_int) {
  252. tmp |= RADEON_SW_INT_ENABLE;
  253. }
  254. if (rdev->irq.crtc_vblank_int[0]) {
  255. tmp |= RADEON_CRTC_VBLANK_MASK;
  256. }
  257. if (rdev->irq.crtc_vblank_int[1]) {
  258. tmp |= RADEON_CRTC2_VBLANK_MASK;
  259. }
  260. WREG32(RADEON_GEN_INT_CNTL, tmp);
  261. return 0;
  262. }
  263. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  264. {
  265. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  266. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  267. RADEON_CRTC2_VBLANK_STAT;
  268. if (irqs) {
  269. WREG32(RADEON_GEN_INT_STATUS, irqs);
  270. }
  271. return irqs & irq_mask;
  272. }
  273. int r100_irq_process(struct radeon_device *rdev)
  274. {
  275. uint32_t status;
  276. status = r100_irq_ack(rdev);
  277. if (!status) {
  278. return IRQ_NONE;
  279. }
  280. while (status) {
  281. /* SW interrupt */
  282. if (status & RADEON_SW_INT_TEST) {
  283. radeon_fence_process(rdev);
  284. }
  285. /* Vertical blank interrupts */
  286. if (status & RADEON_CRTC_VBLANK_STAT) {
  287. drm_handle_vblank(rdev->ddev, 0);
  288. }
  289. if (status & RADEON_CRTC2_VBLANK_STAT) {
  290. drm_handle_vblank(rdev->ddev, 1);
  291. }
  292. status = r100_irq_ack(rdev);
  293. }
  294. return IRQ_HANDLED;
  295. }
  296. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  297. {
  298. if (crtc == 0)
  299. return RREG32(RADEON_CRTC_CRNT_FRAME);
  300. else
  301. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  302. }
  303. /*
  304. * Fence emission
  305. */
  306. void r100_fence_ring_emit(struct radeon_device *rdev,
  307. struct radeon_fence *fence)
  308. {
  309. /* Who ever call radeon_fence_emit should call ring_lock and ask
  310. * for enough space (today caller are ib schedule and buffer move) */
  311. /* Wait until IDLE & CLEAN */
  312. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  313. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  314. /* Emit fence sequence & fire IRQ */
  315. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  316. radeon_ring_write(rdev, fence->seq);
  317. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  318. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  319. }
  320. /*
  321. * Writeback
  322. */
  323. int r100_wb_init(struct radeon_device *rdev)
  324. {
  325. int r;
  326. if (rdev->wb.wb_obj == NULL) {
  327. r = radeon_object_create(rdev, NULL, 4096,
  328. true,
  329. RADEON_GEM_DOMAIN_GTT,
  330. false, &rdev->wb.wb_obj);
  331. if (r) {
  332. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  333. return r;
  334. }
  335. r = radeon_object_pin(rdev->wb.wb_obj,
  336. RADEON_GEM_DOMAIN_GTT,
  337. &rdev->wb.gpu_addr);
  338. if (r) {
  339. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  340. return r;
  341. }
  342. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  343. if (r) {
  344. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  345. return r;
  346. }
  347. }
  348. WREG32(RADEON_SCRATCH_ADDR, rdev->wb.gpu_addr);
  349. WREG32(RADEON_CP_RB_RPTR_ADDR, rdev->wb.gpu_addr + 1024);
  350. WREG32(RADEON_SCRATCH_UMSK, 0xff);
  351. return 0;
  352. }
  353. void r100_wb_fini(struct radeon_device *rdev)
  354. {
  355. if (rdev->wb.wb_obj) {
  356. radeon_object_kunmap(rdev->wb.wb_obj);
  357. radeon_object_unpin(rdev->wb.wb_obj);
  358. radeon_object_unref(&rdev->wb.wb_obj);
  359. rdev->wb.wb = NULL;
  360. rdev->wb.wb_obj = NULL;
  361. }
  362. }
  363. int r100_copy_blit(struct radeon_device *rdev,
  364. uint64_t src_offset,
  365. uint64_t dst_offset,
  366. unsigned num_pages,
  367. struct radeon_fence *fence)
  368. {
  369. uint32_t cur_pages;
  370. uint32_t stride_bytes = PAGE_SIZE;
  371. uint32_t pitch;
  372. uint32_t stride_pixels;
  373. unsigned ndw;
  374. int num_loops;
  375. int r = 0;
  376. /* radeon limited to 16k stride */
  377. stride_bytes &= 0x3fff;
  378. /* radeon pitch is /64 */
  379. pitch = stride_bytes / 64;
  380. stride_pixels = stride_bytes / 4;
  381. num_loops = DIV_ROUND_UP(num_pages, 8191);
  382. /* Ask for enough room for blit + flush + fence */
  383. ndw = 64 + (10 * num_loops);
  384. r = radeon_ring_lock(rdev, ndw);
  385. if (r) {
  386. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  387. return -EINVAL;
  388. }
  389. while (num_pages > 0) {
  390. cur_pages = num_pages;
  391. if (cur_pages > 8191) {
  392. cur_pages = 8191;
  393. }
  394. num_pages -= cur_pages;
  395. /* pages are in Y direction - height
  396. page width in X direction - width */
  397. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  398. radeon_ring_write(rdev,
  399. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  400. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  401. RADEON_GMC_SRC_CLIPPING |
  402. RADEON_GMC_DST_CLIPPING |
  403. RADEON_GMC_BRUSH_NONE |
  404. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  405. RADEON_GMC_SRC_DATATYPE_COLOR |
  406. RADEON_ROP3_S |
  407. RADEON_DP_SRC_SOURCE_MEMORY |
  408. RADEON_GMC_CLR_CMP_CNTL_DIS |
  409. RADEON_GMC_WR_MSK_DIS);
  410. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  411. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  412. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  413. radeon_ring_write(rdev, 0);
  414. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  415. radeon_ring_write(rdev, num_pages);
  416. radeon_ring_write(rdev, num_pages);
  417. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  418. }
  419. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  420. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  421. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  422. radeon_ring_write(rdev,
  423. RADEON_WAIT_2D_IDLECLEAN |
  424. RADEON_WAIT_HOST_IDLECLEAN |
  425. RADEON_WAIT_DMA_GUI_IDLE);
  426. if (fence) {
  427. r = radeon_fence_emit(rdev, fence);
  428. }
  429. radeon_ring_unlock_commit(rdev);
  430. return r;
  431. }
  432. /*
  433. * CP
  434. */
  435. void r100_ring_start(struct radeon_device *rdev)
  436. {
  437. int r;
  438. r = radeon_ring_lock(rdev, 2);
  439. if (r) {
  440. return;
  441. }
  442. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  443. radeon_ring_write(rdev,
  444. RADEON_ISYNC_ANY2D_IDLE3D |
  445. RADEON_ISYNC_ANY3D_IDLE2D |
  446. RADEON_ISYNC_WAIT_IDLEGUI |
  447. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  448. radeon_ring_unlock_commit(rdev);
  449. }
  450. /* Load the microcode for the CP */
  451. static int r100_cp_init_microcode(struct radeon_device *rdev)
  452. {
  453. struct platform_device *pdev;
  454. const char *fw_name = NULL;
  455. int err;
  456. DRM_DEBUG("\n");
  457. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  458. err = IS_ERR(pdev);
  459. if (err) {
  460. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  461. return -EINVAL;
  462. }
  463. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  464. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  465. (rdev->family == CHIP_RS200)) {
  466. DRM_INFO("Loading R100 Microcode\n");
  467. fw_name = FIRMWARE_R100;
  468. } else if ((rdev->family == CHIP_R200) ||
  469. (rdev->family == CHIP_RV250) ||
  470. (rdev->family == CHIP_RV280) ||
  471. (rdev->family == CHIP_RS300)) {
  472. DRM_INFO("Loading R200 Microcode\n");
  473. fw_name = FIRMWARE_R200;
  474. } else if ((rdev->family == CHIP_R300) ||
  475. (rdev->family == CHIP_R350) ||
  476. (rdev->family == CHIP_RV350) ||
  477. (rdev->family == CHIP_RV380) ||
  478. (rdev->family == CHIP_RS400) ||
  479. (rdev->family == CHIP_RS480)) {
  480. DRM_INFO("Loading R300 Microcode\n");
  481. fw_name = FIRMWARE_R300;
  482. } else if ((rdev->family == CHIP_R420) ||
  483. (rdev->family == CHIP_R423) ||
  484. (rdev->family == CHIP_RV410)) {
  485. DRM_INFO("Loading R400 Microcode\n");
  486. fw_name = FIRMWARE_R420;
  487. } else if ((rdev->family == CHIP_RS690) ||
  488. (rdev->family == CHIP_RS740)) {
  489. DRM_INFO("Loading RS690/RS740 Microcode\n");
  490. fw_name = FIRMWARE_RS690;
  491. } else if (rdev->family == CHIP_RS600) {
  492. DRM_INFO("Loading RS600 Microcode\n");
  493. fw_name = FIRMWARE_RS600;
  494. } else if ((rdev->family == CHIP_RV515) ||
  495. (rdev->family == CHIP_R520) ||
  496. (rdev->family == CHIP_RV530) ||
  497. (rdev->family == CHIP_R580) ||
  498. (rdev->family == CHIP_RV560) ||
  499. (rdev->family == CHIP_RV570)) {
  500. DRM_INFO("Loading R500 Microcode\n");
  501. fw_name = FIRMWARE_R520;
  502. }
  503. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  504. platform_device_unregister(pdev);
  505. if (err) {
  506. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  507. fw_name);
  508. } else if (rdev->me_fw->size % 8) {
  509. printk(KERN_ERR
  510. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  511. rdev->me_fw->size, fw_name);
  512. err = -EINVAL;
  513. release_firmware(rdev->me_fw);
  514. rdev->me_fw = NULL;
  515. }
  516. return err;
  517. }
  518. static void r100_cp_load_microcode(struct radeon_device *rdev)
  519. {
  520. const __be32 *fw_data;
  521. int i, size;
  522. if (r100_gui_wait_for_idle(rdev)) {
  523. printk(KERN_WARNING "Failed to wait GUI idle while "
  524. "programming pipes. Bad things might happen.\n");
  525. }
  526. if (rdev->me_fw) {
  527. size = rdev->me_fw->size / 4;
  528. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  529. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  530. for (i = 0; i < size; i += 2) {
  531. WREG32(RADEON_CP_ME_RAM_DATAH,
  532. be32_to_cpup(&fw_data[i]));
  533. WREG32(RADEON_CP_ME_RAM_DATAL,
  534. be32_to_cpup(&fw_data[i + 1]));
  535. }
  536. }
  537. }
  538. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  539. {
  540. unsigned rb_bufsz;
  541. unsigned rb_blksz;
  542. unsigned max_fetch;
  543. unsigned pre_write_timer;
  544. unsigned pre_write_limit;
  545. unsigned indirect2_start;
  546. unsigned indirect1_start;
  547. uint32_t tmp;
  548. int r;
  549. if (r100_debugfs_cp_init(rdev)) {
  550. DRM_ERROR("Failed to register debugfs file for CP !\n");
  551. }
  552. /* Reset CP */
  553. tmp = RREG32(RADEON_CP_CSQ_STAT);
  554. if ((tmp & (1 << 31))) {
  555. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  556. WREG32(RADEON_CP_CSQ_MODE, 0);
  557. WREG32(RADEON_CP_CSQ_CNTL, 0);
  558. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  559. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  560. mdelay(2);
  561. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  562. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  563. mdelay(2);
  564. tmp = RREG32(RADEON_CP_CSQ_STAT);
  565. if ((tmp & (1 << 31))) {
  566. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  567. }
  568. } else {
  569. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  570. }
  571. if (!rdev->me_fw) {
  572. r = r100_cp_init_microcode(rdev);
  573. if (r) {
  574. DRM_ERROR("Failed to load firmware!\n");
  575. return r;
  576. }
  577. }
  578. /* Align ring size */
  579. rb_bufsz = drm_order(ring_size / 8);
  580. ring_size = (1 << (rb_bufsz + 1)) * 4;
  581. r100_cp_load_microcode(rdev);
  582. r = radeon_ring_init(rdev, ring_size);
  583. if (r) {
  584. return r;
  585. }
  586. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  587. * the rptr copy in system ram */
  588. rb_blksz = 9;
  589. /* cp will read 128bytes at a time (4 dwords) */
  590. max_fetch = 1;
  591. rdev->cp.align_mask = 16 - 1;
  592. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  593. pre_write_timer = 64;
  594. /* Force CP_RB_WPTR write if written more than one time before the
  595. * delay expire
  596. */
  597. pre_write_limit = 0;
  598. /* Setup the cp cache like this (cache size is 96 dwords) :
  599. * RING 0 to 15
  600. * INDIRECT1 16 to 79
  601. * INDIRECT2 80 to 95
  602. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  603. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  604. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  605. * Idea being that most of the gpu cmd will be through indirect1 buffer
  606. * so it gets the bigger cache.
  607. */
  608. indirect2_start = 80;
  609. indirect1_start = 16;
  610. /* cp setup */
  611. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  612. WREG32(RADEON_CP_RB_CNTL,
  613. #ifdef __BIG_ENDIAN
  614. RADEON_BUF_SWAP_32BIT |
  615. #endif
  616. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  617. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  618. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  619. RADEON_RB_NO_UPDATE);
  620. /* Set ring address */
  621. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  622. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  623. /* Force read & write ptr to 0 */
  624. tmp = RREG32(RADEON_CP_RB_CNTL);
  625. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  626. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  627. WREG32(RADEON_CP_RB_WPTR, 0);
  628. WREG32(RADEON_CP_RB_CNTL, tmp);
  629. udelay(10);
  630. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  631. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  632. /* Set cp mode to bus mastering & enable cp*/
  633. WREG32(RADEON_CP_CSQ_MODE,
  634. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  635. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  636. WREG32(0x718, 0);
  637. WREG32(0x744, 0x00004D4D);
  638. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  639. radeon_ring_start(rdev);
  640. r = radeon_ring_test(rdev);
  641. if (r) {
  642. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  643. return r;
  644. }
  645. rdev->cp.ready = true;
  646. return 0;
  647. }
  648. void r100_cp_fini(struct radeon_device *rdev)
  649. {
  650. /* Disable ring */
  651. rdev->cp.ready = false;
  652. WREG32(RADEON_CP_CSQ_CNTL, 0);
  653. radeon_ring_fini(rdev);
  654. DRM_INFO("radeon: cp finalized\n");
  655. }
  656. void r100_cp_disable(struct radeon_device *rdev)
  657. {
  658. /* Disable ring */
  659. rdev->cp.ready = false;
  660. WREG32(RADEON_CP_CSQ_MODE, 0);
  661. WREG32(RADEON_CP_CSQ_CNTL, 0);
  662. if (r100_gui_wait_for_idle(rdev)) {
  663. printk(KERN_WARNING "Failed to wait GUI idle while "
  664. "programming pipes. Bad things might happen.\n");
  665. }
  666. }
  667. int r100_cp_reset(struct radeon_device *rdev)
  668. {
  669. uint32_t tmp;
  670. bool reinit_cp;
  671. int i;
  672. reinit_cp = rdev->cp.ready;
  673. rdev->cp.ready = false;
  674. WREG32(RADEON_CP_CSQ_MODE, 0);
  675. WREG32(RADEON_CP_CSQ_CNTL, 0);
  676. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  677. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  678. udelay(200);
  679. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  680. /* Wait to prevent race in RBBM_STATUS */
  681. mdelay(1);
  682. for (i = 0; i < rdev->usec_timeout; i++) {
  683. tmp = RREG32(RADEON_RBBM_STATUS);
  684. if (!(tmp & (1 << 16))) {
  685. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  686. tmp);
  687. if (reinit_cp) {
  688. return r100_cp_init(rdev, rdev->cp.ring_size);
  689. }
  690. return 0;
  691. }
  692. DRM_UDELAY(1);
  693. }
  694. tmp = RREG32(RADEON_RBBM_STATUS);
  695. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  696. return -1;
  697. }
  698. void r100_cp_commit(struct radeon_device *rdev)
  699. {
  700. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  701. (void)RREG32(RADEON_CP_RB_WPTR);
  702. }
  703. /*
  704. * CS functions
  705. */
  706. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  707. struct radeon_cs_packet *pkt,
  708. const unsigned *auth, unsigned n,
  709. radeon_packet0_check_t check)
  710. {
  711. unsigned reg;
  712. unsigned i, j, m;
  713. unsigned idx;
  714. int r;
  715. idx = pkt->idx + 1;
  716. reg = pkt->reg;
  717. /* Check that register fall into register range
  718. * determined by the number of entry (n) in the
  719. * safe register bitmap.
  720. */
  721. if (pkt->one_reg_wr) {
  722. if ((reg >> 7) > n) {
  723. return -EINVAL;
  724. }
  725. } else {
  726. if (((reg + (pkt->count << 2)) >> 7) > n) {
  727. return -EINVAL;
  728. }
  729. }
  730. for (i = 0; i <= pkt->count; i++, idx++) {
  731. j = (reg >> 7);
  732. m = 1 << ((reg >> 2) & 31);
  733. if (auth[j] & m) {
  734. r = check(p, pkt, idx, reg);
  735. if (r) {
  736. return r;
  737. }
  738. }
  739. if (pkt->one_reg_wr) {
  740. if (!(auth[j] & m)) {
  741. break;
  742. }
  743. } else {
  744. reg += 4;
  745. }
  746. }
  747. return 0;
  748. }
  749. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  750. struct radeon_cs_packet *pkt)
  751. {
  752. struct radeon_cs_chunk *ib_chunk;
  753. volatile uint32_t *ib;
  754. unsigned i;
  755. unsigned idx;
  756. ib = p->ib->ptr;
  757. ib_chunk = &p->chunks[p->chunk_ib_idx];
  758. idx = pkt->idx;
  759. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  760. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  761. }
  762. }
  763. /**
  764. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  765. * @parser: parser structure holding parsing context.
  766. * @pkt: where to store packet informations
  767. *
  768. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  769. * if packet is bigger than remaining ib size. or if packets is unknown.
  770. **/
  771. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  772. struct radeon_cs_packet *pkt,
  773. unsigned idx)
  774. {
  775. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  776. uint32_t header;
  777. if (idx >= ib_chunk->length_dw) {
  778. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  779. idx, ib_chunk->length_dw);
  780. return -EINVAL;
  781. }
  782. header = ib_chunk->kdata[idx];
  783. pkt->idx = idx;
  784. pkt->type = CP_PACKET_GET_TYPE(header);
  785. pkt->count = CP_PACKET_GET_COUNT(header);
  786. switch (pkt->type) {
  787. case PACKET_TYPE0:
  788. pkt->reg = CP_PACKET0_GET_REG(header);
  789. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  790. break;
  791. case PACKET_TYPE3:
  792. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  793. break;
  794. case PACKET_TYPE2:
  795. pkt->count = -1;
  796. break;
  797. default:
  798. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  799. return -EINVAL;
  800. }
  801. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  802. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  803. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /**
  809. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  810. * @parser: parser structure holding parsing context.
  811. *
  812. * Userspace sends a special sequence for VLINE waits.
  813. * PACKET0 - VLINE_START_END + value
  814. * PACKET0 - WAIT_UNTIL +_value
  815. * RELOC (P3) - crtc_id in reloc.
  816. *
  817. * This function parses this and relocates the VLINE START END
  818. * and WAIT UNTIL packets to the correct crtc.
  819. * It also detects a switched off crtc and nulls out the
  820. * wait in that case.
  821. */
  822. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  823. {
  824. struct radeon_cs_chunk *ib_chunk;
  825. struct drm_mode_object *obj;
  826. struct drm_crtc *crtc;
  827. struct radeon_crtc *radeon_crtc;
  828. struct radeon_cs_packet p3reloc, waitreloc;
  829. int crtc_id;
  830. int r;
  831. uint32_t header, h_idx, reg;
  832. ib_chunk = &p->chunks[p->chunk_ib_idx];
  833. /* parse the wait until */
  834. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  835. if (r)
  836. return r;
  837. /* check its a wait until and only 1 count */
  838. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  839. waitreloc.count != 0) {
  840. DRM_ERROR("vline wait had illegal wait until segment\n");
  841. r = -EINVAL;
  842. return r;
  843. }
  844. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  845. DRM_ERROR("vline wait had illegal wait until\n");
  846. r = -EINVAL;
  847. return r;
  848. }
  849. /* jump over the NOP */
  850. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  851. if (r)
  852. return r;
  853. h_idx = p->idx - 2;
  854. p->idx += waitreloc.count;
  855. p->idx += p3reloc.count;
  856. header = ib_chunk->kdata[h_idx];
  857. crtc_id = ib_chunk->kdata[h_idx + 5];
  858. reg = ib_chunk->kdata[h_idx] >> 2;
  859. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  860. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  861. if (!obj) {
  862. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  863. r = -EINVAL;
  864. goto out;
  865. }
  866. crtc = obj_to_crtc(obj);
  867. radeon_crtc = to_radeon_crtc(crtc);
  868. crtc_id = radeon_crtc->crtc_id;
  869. if (!crtc->enabled) {
  870. /* if the CRTC isn't enabled - we need to nop out the wait until */
  871. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  872. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  873. } else if (crtc_id == 1) {
  874. switch (reg) {
  875. case AVIVO_D1MODE_VLINE_START_END:
  876. header &= R300_CP_PACKET0_REG_MASK;
  877. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  878. break;
  879. case RADEON_CRTC_GUI_TRIG_VLINE:
  880. header &= R300_CP_PACKET0_REG_MASK;
  881. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  882. break;
  883. default:
  884. DRM_ERROR("unknown crtc reloc\n");
  885. r = -EINVAL;
  886. goto out;
  887. }
  888. ib_chunk->kdata[h_idx] = header;
  889. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  890. }
  891. out:
  892. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  893. return r;
  894. }
  895. /**
  896. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  897. * @parser: parser structure holding parsing context.
  898. * @data: pointer to relocation data
  899. * @offset_start: starting offset
  900. * @offset_mask: offset mask (to align start offset on)
  901. * @reloc: reloc informations
  902. *
  903. * Check next packet is relocation packet3, do bo validation and compute
  904. * GPU offset using the provided start.
  905. **/
  906. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  907. struct radeon_cs_reloc **cs_reloc)
  908. {
  909. struct radeon_cs_chunk *ib_chunk;
  910. struct radeon_cs_chunk *relocs_chunk;
  911. struct radeon_cs_packet p3reloc;
  912. unsigned idx;
  913. int r;
  914. if (p->chunk_relocs_idx == -1) {
  915. DRM_ERROR("No relocation chunk !\n");
  916. return -EINVAL;
  917. }
  918. *cs_reloc = NULL;
  919. ib_chunk = &p->chunks[p->chunk_ib_idx];
  920. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  921. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  922. if (r) {
  923. return r;
  924. }
  925. p->idx += p3reloc.count + 2;
  926. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  927. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  928. p3reloc.idx);
  929. r100_cs_dump_packet(p, &p3reloc);
  930. return -EINVAL;
  931. }
  932. idx = ib_chunk->kdata[p3reloc.idx + 1];
  933. if (idx >= relocs_chunk->length_dw) {
  934. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  935. idx, relocs_chunk->length_dw);
  936. r100_cs_dump_packet(p, &p3reloc);
  937. return -EINVAL;
  938. }
  939. /* FIXME: we assume reloc size is 4 dwords */
  940. *cs_reloc = p->relocs_ptr[(idx / 4)];
  941. return 0;
  942. }
  943. static int r100_get_vtx_size(uint32_t vtx_fmt)
  944. {
  945. int vtx_size;
  946. vtx_size = 2;
  947. /* ordered according to bits in spec */
  948. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  949. vtx_size++;
  950. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  951. vtx_size += 3;
  952. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  953. vtx_size++;
  954. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  955. vtx_size++;
  956. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  957. vtx_size += 3;
  958. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  959. vtx_size++;
  960. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  961. vtx_size++;
  962. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  963. vtx_size += 2;
  964. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  965. vtx_size += 2;
  966. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  967. vtx_size++;
  968. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  969. vtx_size += 2;
  970. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  971. vtx_size++;
  972. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  973. vtx_size += 2;
  974. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  975. vtx_size++;
  976. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  977. vtx_size++;
  978. /* blend weight */
  979. if (vtx_fmt & (0x7 << 15))
  980. vtx_size += (vtx_fmt >> 15) & 0x7;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  982. vtx_size += 3;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  984. vtx_size += 2;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  988. vtx_size++;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  990. vtx_size++;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  992. vtx_size++;
  993. return vtx_size;
  994. }
  995. static int r100_packet0_check(struct radeon_cs_parser *p,
  996. struct radeon_cs_packet *pkt,
  997. unsigned idx, unsigned reg)
  998. {
  999. struct radeon_cs_chunk *ib_chunk;
  1000. struct radeon_cs_reloc *reloc;
  1001. struct r100_cs_track *track;
  1002. volatile uint32_t *ib;
  1003. uint32_t tmp;
  1004. int r;
  1005. int i, face;
  1006. u32 tile_flags = 0;
  1007. ib = p->ib->ptr;
  1008. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1009. track = (struct r100_cs_track *)p->track;
  1010. switch (reg) {
  1011. case RADEON_CRTC_GUI_TRIG_VLINE:
  1012. r = r100_cs_packet_parse_vline(p);
  1013. if (r) {
  1014. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1015. idx, reg);
  1016. r100_cs_dump_packet(p, pkt);
  1017. return r;
  1018. }
  1019. break;
  1020. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1021. * range access */
  1022. case RADEON_DST_PITCH_OFFSET:
  1023. case RADEON_SRC_PITCH_OFFSET:
  1024. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1025. if (r)
  1026. return r;
  1027. break;
  1028. case RADEON_RB3D_DEPTHOFFSET:
  1029. r = r100_cs_packet_next_reloc(p, &reloc);
  1030. if (r) {
  1031. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1032. idx, reg);
  1033. r100_cs_dump_packet(p, pkt);
  1034. return r;
  1035. }
  1036. track->zb.robj = reloc->robj;
  1037. track->zb.offset = ib_chunk->kdata[idx];
  1038. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1039. break;
  1040. case RADEON_RB3D_COLOROFFSET:
  1041. r = r100_cs_packet_next_reloc(p, &reloc);
  1042. if (r) {
  1043. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1044. idx, reg);
  1045. r100_cs_dump_packet(p, pkt);
  1046. return r;
  1047. }
  1048. track->cb[0].robj = reloc->robj;
  1049. track->cb[0].offset = ib_chunk->kdata[idx];
  1050. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1051. break;
  1052. case RADEON_PP_TXOFFSET_0:
  1053. case RADEON_PP_TXOFFSET_1:
  1054. case RADEON_PP_TXOFFSET_2:
  1055. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1056. r = r100_cs_packet_next_reloc(p, &reloc);
  1057. if (r) {
  1058. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1059. idx, reg);
  1060. r100_cs_dump_packet(p, pkt);
  1061. return r;
  1062. }
  1063. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1064. track->textures[i].robj = reloc->robj;
  1065. break;
  1066. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1067. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1068. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1069. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1070. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1071. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1072. r = r100_cs_packet_next_reloc(p, &reloc);
  1073. if (r) {
  1074. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1075. idx, reg);
  1076. r100_cs_dump_packet(p, pkt);
  1077. return r;
  1078. }
  1079. track->textures[0].cube_info[i].offset = ib_chunk->kdata[idx];
  1080. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1081. track->textures[0].cube_info[i].robj = reloc->robj;
  1082. break;
  1083. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1084. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1085. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1086. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1087. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1088. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1089. r = r100_cs_packet_next_reloc(p, &reloc);
  1090. if (r) {
  1091. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1092. idx, reg);
  1093. r100_cs_dump_packet(p, pkt);
  1094. return r;
  1095. }
  1096. track->textures[1].cube_info[i].offset = ib_chunk->kdata[idx];
  1097. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1098. track->textures[1].cube_info[i].robj = reloc->robj;
  1099. break;
  1100. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1101. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1102. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1103. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1104. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1105. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1106. r = r100_cs_packet_next_reloc(p, &reloc);
  1107. if (r) {
  1108. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1109. idx, reg);
  1110. r100_cs_dump_packet(p, pkt);
  1111. return r;
  1112. }
  1113. track->textures[2].cube_info[i].offset = ib_chunk->kdata[idx];
  1114. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1115. track->textures[2].cube_info[i].robj = reloc->robj;
  1116. break;
  1117. case RADEON_RE_WIDTH_HEIGHT:
  1118. track->maxy = ((ib_chunk->kdata[idx] >> 16) & 0x7FF);
  1119. break;
  1120. case RADEON_RB3D_COLORPITCH:
  1121. r = r100_cs_packet_next_reloc(p, &reloc);
  1122. if (r) {
  1123. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1124. idx, reg);
  1125. r100_cs_dump_packet(p, pkt);
  1126. return r;
  1127. }
  1128. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1129. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1130. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1131. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1132. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1133. tmp |= tile_flags;
  1134. ib[idx] = tmp;
  1135. track->cb[0].pitch = ib_chunk->kdata[idx] & RADEON_COLORPITCH_MASK;
  1136. break;
  1137. case RADEON_RB3D_DEPTHPITCH:
  1138. track->zb.pitch = ib_chunk->kdata[idx] & RADEON_DEPTHPITCH_MASK;
  1139. break;
  1140. case RADEON_RB3D_CNTL:
  1141. switch ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1142. case 7:
  1143. case 8:
  1144. case 9:
  1145. case 11:
  1146. case 12:
  1147. track->cb[0].cpp = 1;
  1148. break;
  1149. case 3:
  1150. case 4:
  1151. case 15:
  1152. track->cb[0].cpp = 2;
  1153. break;
  1154. case 6:
  1155. track->cb[0].cpp = 4;
  1156. break;
  1157. default:
  1158. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1159. ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1160. return -EINVAL;
  1161. }
  1162. track->z_enabled = !!(ib_chunk->kdata[idx] & RADEON_Z_ENABLE);
  1163. break;
  1164. case RADEON_RB3D_ZSTENCILCNTL:
  1165. switch (ib_chunk->kdata[idx] & 0xf) {
  1166. case 0:
  1167. track->zb.cpp = 2;
  1168. break;
  1169. case 2:
  1170. case 3:
  1171. case 4:
  1172. case 5:
  1173. case 9:
  1174. case 11:
  1175. track->zb.cpp = 4;
  1176. break;
  1177. default:
  1178. break;
  1179. }
  1180. break;
  1181. case RADEON_RB3D_ZPASS_ADDR:
  1182. r = r100_cs_packet_next_reloc(p, &reloc);
  1183. if (r) {
  1184. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1185. idx, reg);
  1186. r100_cs_dump_packet(p, pkt);
  1187. return r;
  1188. }
  1189. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1190. break;
  1191. case RADEON_PP_CNTL:
  1192. {
  1193. uint32_t temp = ib_chunk->kdata[idx] >> 4;
  1194. for (i = 0; i < track->num_texture; i++)
  1195. track->textures[i].enabled = !!(temp & (1 << i));
  1196. }
  1197. break;
  1198. case RADEON_SE_VF_CNTL:
  1199. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1200. break;
  1201. case RADEON_SE_VTX_FMT:
  1202. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx]);
  1203. break;
  1204. case RADEON_PP_TEX_SIZE_0:
  1205. case RADEON_PP_TEX_SIZE_1:
  1206. case RADEON_PP_TEX_SIZE_2:
  1207. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1208. track->textures[i].width = (ib_chunk->kdata[idx] & RADEON_TEX_USIZE_MASK) + 1;
  1209. track->textures[i].height = ((ib_chunk->kdata[idx] & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1210. break;
  1211. case RADEON_PP_TEX_PITCH_0:
  1212. case RADEON_PP_TEX_PITCH_1:
  1213. case RADEON_PP_TEX_PITCH_2:
  1214. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1215. track->textures[i].pitch = ib_chunk->kdata[idx] + 32;
  1216. break;
  1217. case RADEON_PP_TXFILTER_0:
  1218. case RADEON_PP_TXFILTER_1:
  1219. case RADEON_PP_TXFILTER_2:
  1220. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1221. track->textures[i].num_levels = ((ib_chunk->kdata[idx] & RADEON_MAX_MIP_LEVEL_MASK)
  1222. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1223. tmp = (ib_chunk->kdata[idx] >> 23) & 0x7;
  1224. if (tmp == 2 || tmp == 6)
  1225. track->textures[i].roundup_w = false;
  1226. tmp = (ib_chunk->kdata[idx] >> 27) & 0x7;
  1227. if (tmp == 2 || tmp == 6)
  1228. track->textures[i].roundup_h = false;
  1229. break;
  1230. case RADEON_PP_TXFORMAT_0:
  1231. case RADEON_PP_TXFORMAT_1:
  1232. case RADEON_PP_TXFORMAT_2:
  1233. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1234. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_NON_POWER2) {
  1235. track->textures[i].use_pitch = 1;
  1236. } else {
  1237. track->textures[i].use_pitch = 0;
  1238. track->textures[i].width = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1239. track->textures[i].height = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1240. }
  1241. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1242. track->textures[i].tex_coord_type = 2;
  1243. switch ((ib_chunk->kdata[idx] & RADEON_TXFORMAT_FORMAT_MASK)) {
  1244. case RADEON_TXFORMAT_I8:
  1245. case RADEON_TXFORMAT_RGB332:
  1246. case RADEON_TXFORMAT_Y8:
  1247. track->textures[i].cpp = 1;
  1248. break;
  1249. case RADEON_TXFORMAT_AI88:
  1250. case RADEON_TXFORMAT_ARGB1555:
  1251. case RADEON_TXFORMAT_RGB565:
  1252. case RADEON_TXFORMAT_ARGB4444:
  1253. case RADEON_TXFORMAT_VYUY422:
  1254. case RADEON_TXFORMAT_YVYU422:
  1255. case RADEON_TXFORMAT_DXT1:
  1256. case RADEON_TXFORMAT_SHADOW16:
  1257. case RADEON_TXFORMAT_LDUDV655:
  1258. case RADEON_TXFORMAT_DUDV88:
  1259. track->textures[i].cpp = 2;
  1260. break;
  1261. case RADEON_TXFORMAT_ARGB8888:
  1262. case RADEON_TXFORMAT_RGBA8888:
  1263. case RADEON_TXFORMAT_DXT23:
  1264. case RADEON_TXFORMAT_DXT45:
  1265. case RADEON_TXFORMAT_SHADOW32:
  1266. case RADEON_TXFORMAT_LDUDUV8888:
  1267. track->textures[i].cpp = 4;
  1268. break;
  1269. }
  1270. track->textures[i].cube_info[4].width = 1 << ((ib_chunk->kdata[idx] >> 16) & 0xf);
  1271. track->textures[i].cube_info[4].height = 1 << ((ib_chunk->kdata[idx] >> 20) & 0xf);
  1272. break;
  1273. case RADEON_PP_CUBIC_FACES_0:
  1274. case RADEON_PP_CUBIC_FACES_1:
  1275. case RADEON_PP_CUBIC_FACES_2:
  1276. tmp = ib_chunk->kdata[idx];
  1277. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1278. for (face = 0; face < 4; face++) {
  1279. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1280. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1281. }
  1282. break;
  1283. default:
  1284. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1285. reg, idx);
  1286. return -EINVAL;
  1287. }
  1288. return 0;
  1289. }
  1290. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1291. struct radeon_cs_packet *pkt,
  1292. struct radeon_object *robj)
  1293. {
  1294. struct radeon_cs_chunk *ib_chunk;
  1295. unsigned idx;
  1296. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1297. idx = pkt->idx + 1;
  1298. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  1299. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1300. "(need %u have %lu) !\n",
  1301. ib_chunk->kdata[idx+2] + 1,
  1302. radeon_object_size(robj));
  1303. return -EINVAL;
  1304. }
  1305. return 0;
  1306. }
  1307. static int r100_packet3_check(struct radeon_cs_parser *p,
  1308. struct radeon_cs_packet *pkt)
  1309. {
  1310. struct radeon_cs_chunk *ib_chunk;
  1311. struct radeon_cs_reloc *reloc;
  1312. struct r100_cs_track *track;
  1313. unsigned idx;
  1314. unsigned i, c;
  1315. volatile uint32_t *ib;
  1316. int r;
  1317. ib = p->ib->ptr;
  1318. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1319. idx = pkt->idx + 1;
  1320. track = (struct r100_cs_track *)p->track;
  1321. switch (pkt->opcode) {
  1322. case PACKET3_3D_LOAD_VBPNTR:
  1323. c = ib_chunk->kdata[idx++];
  1324. track->num_arrays = c;
  1325. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  1326. r = r100_cs_packet_next_reloc(p, &reloc);
  1327. if (r) {
  1328. DRM_ERROR("No reloc for packet3 %d\n",
  1329. pkt->opcode);
  1330. r100_cs_dump_packet(p, pkt);
  1331. return r;
  1332. }
  1333. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1334. track->arrays[i + 0].robj = reloc->robj;
  1335. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1336. track->arrays[i + 0].esize &= 0x7F;
  1337. r = r100_cs_packet_next_reloc(p, &reloc);
  1338. if (r) {
  1339. DRM_ERROR("No reloc for packet3 %d\n",
  1340. pkt->opcode);
  1341. r100_cs_dump_packet(p, pkt);
  1342. return r;
  1343. }
  1344. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1345. track->arrays[i + 1].robj = reloc->robj;
  1346. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1347. track->arrays[i + 1].esize &= 0x7F;
  1348. }
  1349. if (c & 1) {
  1350. r = r100_cs_packet_next_reloc(p, &reloc);
  1351. if (r) {
  1352. DRM_ERROR("No reloc for packet3 %d\n",
  1353. pkt->opcode);
  1354. r100_cs_dump_packet(p, pkt);
  1355. return r;
  1356. }
  1357. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1358. track->arrays[i + 0].robj = reloc->robj;
  1359. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1360. track->arrays[i + 0].esize &= 0x7F;
  1361. }
  1362. break;
  1363. case PACKET3_INDX_BUFFER:
  1364. r = r100_cs_packet_next_reloc(p, &reloc);
  1365. if (r) {
  1366. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1367. r100_cs_dump_packet(p, pkt);
  1368. return r;
  1369. }
  1370. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1371. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1372. if (r) {
  1373. return r;
  1374. }
  1375. break;
  1376. case 0x23:
  1377. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1378. r = r100_cs_packet_next_reloc(p, &reloc);
  1379. if (r) {
  1380. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1381. r100_cs_dump_packet(p, pkt);
  1382. return r;
  1383. }
  1384. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1385. track->num_arrays = 1;
  1386. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx+2]);
  1387. track->arrays[0].robj = reloc->robj;
  1388. track->arrays[0].esize = track->vtx_size;
  1389. track->max_indx = ib_chunk->kdata[idx+1];
  1390. track->vap_vf_cntl = ib_chunk->kdata[idx+3];
  1391. track->immd_dwords = pkt->count - 1;
  1392. r = r100_cs_track_check(p->rdev, track);
  1393. if (r)
  1394. return r;
  1395. break;
  1396. case PACKET3_3D_DRAW_IMMD:
  1397. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1398. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1399. return -EINVAL;
  1400. }
  1401. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1402. track->immd_dwords = pkt->count - 1;
  1403. r = r100_cs_track_check(p->rdev, track);
  1404. if (r)
  1405. return r;
  1406. break;
  1407. /* triggers drawing using in-packet vertex data */
  1408. case PACKET3_3D_DRAW_IMMD_2:
  1409. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1410. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1411. return -EINVAL;
  1412. }
  1413. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1414. track->immd_dwords = pkt->count;
  1415. r = r100_cs_track_check(p->rdev, track);
  1416. if (r)
  1417. return r;
  1418. break;
  1419. /* triggers drawing using in-packet vertex data */
  1420. case PACKET3_3D_DRAW_VBUF_2:
  1421. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1422. r = r100_cs_track_check(p->rdev, track);
  1423. if (r)
  1424. return r;
  1425. break;
  1426. /* triggers drawing of vertex buffers setup elsewhere */
  1427. case PACKET3_3D_DRAW_INDX_2:
  1428. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1429. r = r100_cs_track_check(p->rdev, track);
  1430. if (r)
  1431. return r;
  1432. break;
  1433. /* triggers drawing using indices to vertex buffer */
  1434. case PACKET3_3D_DRAW_VBUF:
  1435. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1436. r = r100_cs_track_check(p->rdev, track);
  1437. if (r)
  1438. return r;
  1439. break;
  1440. /* triggers drawing of vertex buffers setup elsewhere */
  1441. case PACKET3_3D_DRAW_INDX:
  1442. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1443. r = r100_cs_track_check(p->rdev, track);
  1444. if (r)
  1445. return r;
  1446. break;
  1447. /* triggers drawing using indices to vertex buffer */
  1448. case PACKET3_NOP:
  1449. break;
  1450. default:
  1451. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1452. return -EINVAL;
  1453. }
  1454. return 0;
  1455. }
  1456. int r100_cs_parse(struct radeon_cs_parser *p)
  1457. {
  1458. struct radeon_cs_packet pkt;
  1459. struct r100_cs_track track;
  1460. int r;
  1461. r100_cs_track_clear(p->rdev, &track);
  1462. p->track = &track;
  1463. do {
  1464. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1465. if (r) {
  1466. return r;
  1467. }
  1468. p->idx += pkt.count + 2;
  1469. switch (pkt.type) {
  1470. case PACKET_TYPE0:
  1471. if (p->rdev->family >= CHIP_R200)
  1472. r = r100_cs_parse_packet0(p, &pkt,
  1473. p->rdev->config.r100.reg_safe_bm,
  1474. p->rdev->config.r100.reg_safe_bm_size,
  1475. &r200_packet0_check);
  1476. else
  1477. r = r100_cs_parse_packet0(p, &pkt,
  1478. p->rdev->config.r100.reg_safe_bm,
  1479. p->rdev->config.r100.reg_safe_bm_size,
  1480. &r100_packet0_check);
  1481. break;
  1482. case PACKET_TYPE2:
  1483. break;
  1484. case PACKET_TYPE3:
  1485. r = r100_packet3_check(p, &pkt);
  1486. break;
  1487. default:
  1488. DRM_ERROR("Unknown packet type %d !\n",
  1489. pkt.type);
  1490. return -EINVAL;
  1491. }
  1492. if (r) {
  1493. return r;
  1494. }
  1495. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1496. return 0;
  1497. }
  1498. /*
  1499. * Global GPU functions
  1500. */
  1501. void r100_errata(struct radeon_device *rdev)
  1502. {
  1503. rdev->pll_errata = 0;
  1504. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1505. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1506. }
  1507. if (rdev->family == CHIP_RV100 ||
  1508. rdev->family == CHIP_RS100 ||
  1509. rdev->family == CHIP_RS200) {
  1510. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1511. }
  1512. }
  1513. /* Wait for vertical sync on primary CRTC */
  1514. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1515. {
  1516. uint32_t crtc_gen_cntl, tmp;
  1517. int i;
  1518. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1519. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1520. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1521. return;
  1522. }
  1523. /* Clear the CRTC_VBLANK_SAVE bit */
  1524. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1525. for (i = 0; i < rdev->usec_timeout; i++) {
  1526. tmp = RREG32(RADEON_CRTC_STATUS);
  1527. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1528. return;
  1529. }
  1530. DRM_UDELAY(1);
  1531. }
  1532. }
  1533. /* Wait for vertical sync on secondary CRTC */
  1534. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1535. {
  1536. uint32_t crtc2_gen_cntl, tmp;
  1537. int i;
  1538. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1539. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1540. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1541. return;
  1542. /* Clear the CRTC_VBLANK_SAVE bit */
  1543. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1544. for (i = 0; i < rdev->usec_timeout; i++) {
  1545. tmp = RREG32(RADEON_CRTC2_STATUS);
  1546. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1547. return;
  1548. }
  1549. DRM_UDELAY(1);
  1550. }
  1551. }
  1552. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1553. {
  1554. unsigned i;
  1555. uint32_t tmp;
  1556. for (i = 0; i < rdev->usec_timeout; i++) {
  1557. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1558. if (tmp >= n) {
  1559. return 0;
  1560. }
  1561. DRM_UDELAY(1);
  1562. }
  1563. return -1;
  1564. }
  1565. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1566. {
  1567. unsigned i;
  1568. uint32_t tmp;
  1569. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1570. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1571. " Bad things might happen.\n");
  1572. }
  1573. for (i = 0; i < rdev->usec_timeout; i++) {
  1574. tmp = RREG32(RADEON_RBBM_STATUS);
  1575. if (!(tmp & (1 << 31))) {
  1576. return 0;
  1577. }
  1578. DRM_UDELAY(1);
  1579. }
  1580. return -1;
  1581. }
  1582. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1583. {
  1584. unsigned i;
  1585. uint32_t tmp;
  1586. for (i = 0; i < rdev->usec_timeout; i++) {
  1587. /* read MC_STATUS */
  1588. tmp = RREG32(0x0150);
  1589. if (tmp & (1 << 2)) {
  1590. return 0;
  1591. }
  1592. DRM_UDELAY(1);
  1593. }
  1594. return -1;
  1595. }
  1596. void r100_gpu_init(struct radeon_device *rdev)
  1597. {
  1598. /* TODO: anythings to do here ? pipes ? */
  1599. r100_hdp_reset(rdev);
  1600. }
  1601. void r100_hdp_reset(struct radeon_device *rdev)
  1602. {
  1603. uint32_t tmp;
  1604. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1605. tmp |= (7 << 28);
  1606. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1607. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1608. udelay(200);
  1609. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1610. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1611. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1612. }
  1613. int r100_rb2d_reset(struct radeon_device *rdev)
  1614. {
  1615. uint32_t tmp;
  1616. int i;
  1617. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1618. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1619. udelay(200);
  1620. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1621. /* Wait to prevent race in RBBM_STATUS */
  1622. mdelay(1);
  1623. for (i = 0; i < rdev->usec_timeout; i++) {
  1624. tmp = RREG32(RADEON_RBBM_STATUS);
  1625. if (!(tmp & (1 << 26))) {
  1626. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1627. tmp);
  1628. return 0;
  1629. }
  1630. DRM_UDELAY(1);
  1631. }
  1632. tmp = RREG32(RADEON_RBBM_STATUS);
  1633. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1634. return -1;
  1635. }
  1636. int r100_gpu_reset(struct radeon_device *rdev)
  1637. {
  1638. uint32_t status;
  1639. /* reset order likely matter */
  1640. status = RREG32(RADEON_RBBM_STATUS);
  1641. /* reset HDP */
  1642. r100_hdp_reset(rdev);
  1643. /* reset rb2d */
  1644. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1645. r100_rb2d_reset(rdev);
  1646. }
  1647. /* TODO: reset 3D engine */
  1648. /* reset CP */
  1649. status = RREG32(RADEON_RBBM_STATUS);
  1650. if (status & (1 << 16)) {
  1651. r100_cp_reset(rdev);
  1652. }
  1653. /* Check if GPU is idle */
  1654. status = RREG32(RADEON_RBBM_STATUS);
  1655. if (status & (1 << 31)) {
  1656. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1657. return -1;
  1658. }
  1659. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1660. return 0;
  1661. }
  1662. /*
  1663. * VRAM info
  1664. */
  1665. static void r100_vram_get_type(struct radeon_device *rdev)
  1666. {
  1667. uint32_t tmp;
  1668. rdev->mc.vram_is_ddr = false;
  1669. if (rdev->flags & RADEON_IS_IGP)
  1670. rdev->mc.vram_is_ddr = true;
  1671. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1672. rdev->mc.vram_is_ddr = true;
  1673. if ((rdev->family == CHIP_RV100) ||
  1674. (rdev->family == CHIP_RS100) ||
  1675. (rdev->family == CHIP_RS200)) {
  1676. tmp = RREG32(RADEON_MEM_CNTL);
  1677. if (tmp & RV100_HALF_MODE) {
  1678. rdev->mc.vram_width = 32;
  1679. } else {
  1680. rdev->mc.vram_width = 64;
  1681. }
  1682. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1683. rdev->mc.vram_width /= 4;
  1684. rdev->mc.vram_is_ddr = true;
  1685. }
  1686. } else if (rdev->family <= CHIP_RV280) {
  1687. tmp = RREG32(RADEON_MEM_CNTL);
  1688. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1689. rdev->mc.vram_width = 128;
  1690. } else {
  1691. rdev->mc.vram_width = 64;
  1692. }
  1693. } else {
  1694. /* newer IGPs */
  1695. rdev->mc.vram_width = 128;
  1696. }
  1697. }
  1698. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1699. {
  1700. u32 aper_size;
  1701. u8 byte;
  1702. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1703. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1704. * that is has the 2nd generation multifunction PCI interface
  1705. */
  1706. if (rdev->family == CHIP_RV280 ||
  1707. rdev->family >= CHIP_RV350) {
  1708. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1709. ~RADEON_HDP_APER_CNTL);
  1710. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1711. return aper_size * 2;
  1712. }
  1713. /* Older cards have all sorts of funny issues to deal with. First
  1714. * check if it's a multifunction card by reading the PCI config
  1715. * header type... Limit those to one aperture size
  1716. */
  1717. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1718. if (byte & 0x80) {
  1719. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1720. DRM_INFO("Limiting VRAM to one aperture\n");
  1721. return aper_size;
  1722. }
  1723. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1724. * have set it up. We don't write this as it's broken on some ASICs but
  1725. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1726. */
  1727. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1728. return aper_size * 2;
  1729. return aper_size;
  1730. }
  1731. void r100_vram_init_sizes(struct radeon_device *rdev)
  1732. {
  1733. u64 config_aper_size;
  1734. u32 accessible;
  1735. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1736. if (rdev->flags & RADEON_IS_IGP) {
  1737. uint32_t tom;
  1738. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1739. tom = RREG32(RADEON_NB_TOM);
  1740. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1741. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1742. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1743. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1744. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1745. } else {
  1746. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1747. /* Some production boards of m6 will report 0
  1748. * if it's 8 MB
  1749. */
  1750. if (rdev->mc.real_vram_size == 0) {
  1751. rdev->mc.real_vram_size = 8192 * 1024;
  1752. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1753. }
  1754. /* let driver place VRAM */
  1755. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1756. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1757. * Novell bug 204882 + along with lots of ubuntu ones */
  1758. if (config_aper_size > rdev->mc.real_vram_size)
  1759. rdev->mc.mc_vram_size = config_aper_size;
  1760. else
  1761. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1762. }
  1763. /* work out accessible VRAM */
  1764. accessible = r100_get_accessible_vram(rdev);
  1765. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1766. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1767. if (accessible > rdev->mc.aper_size)
  1768. accessible = rdev->mc.aper_size;
  1769. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1770. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1771. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1772. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1773. }
  1774. void r100_vram_info(struct radeon_device *rdev)
  1775. {
  1776. r100_vram_get_type(rdev);
  1777. r100_vram_init_sizes(rdev);
  1778. }
  1779. /*
  1780. * Indirect registers accessor
  1781. */
  1782. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1783. {
  1784. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1785. return;
  1786. }
  1787. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1788. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1789. }
  1790. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1791. {
  1792. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1793. * or the chip could hang on a subsequent access
  1794. */
  1795. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1796. udelay(5000);
  1797. }
  1798. /* This function is required to workaround a hardware bug in some (all?)
  1799. * revisions of the R300. This workaround should be called after every
  1800. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1801. * may not be correct.
  1802. */
  1803. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1804. uint32_t save, tmp;
  1805. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1806. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1807. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1808. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1809. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1810. }
  1811. }
  1812. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1813. {
  1814. uint32_t data;
  1815. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1816. r100_pll_errata_after_index(rdev);
  1817. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1818. r100_pll_errata_after_data(rdev);
  1819. return data;
  1820. }
  1821. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1822. {
  1823. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1824. r100_pll_errata_after_index(rdev);
  1825. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1826. r100_pll_errata_after_data(rdev);
  1827. }
  1828. int r100_init(struct radeon_device *rdev)
  1829. {
  1830. if (ASIC_IS_RN50(rdev)) {
  1831. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1832. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1833. } else if (rdev->family < CHIP_R200) {
  1834. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1835. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1836. } else {
  1837. return r200_init(rdev);
  1838. }
  1839. return 0;
  1840. }
  1841. /*
  1842. * Debugfs info
  1843. */
  1844. #if defined(CONFIG_DEBUG_FS)
  1845. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1846. {
  1847. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1848. struct drm_device *dev = node->minor->dev;
  1849. struct radeon_device *rdev = dev->dev_private;
  1850. uint32_t reg, value;
  1851. unsigned i;
  1852. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1853. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1854. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1855. for (i = 0; i < 64; i++) {
  1856. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1857. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1858. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1859. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1860. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1861. }
  1862. return 0;
  1863. }
  1864. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1865. {
  1866. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1867. struct drm_device *dev = node->minor->dev;
  1868. struct radeon_device *rdev = dev->dev_private;
  1869. uint32_t rdp, wdp;
  1870. unsigned count, i, j;
  1871. radeon_ring_free_size(rdev);
  1872. rdp = RREG32(RADEON_CP_RB_RPTR);
  1873. wdp = RREG32(RADEON_CP_RB_WPTR);
  1874. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1875. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1876. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1877. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1878. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1879. seq_printf(m, "%u dwords in ring\n", count);
  1880. for (j = 0; j <= count; j++) {
  1881. i = (rdp + j) & rdev->cp.ptr_mask;
  1882. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1883. }
  1884. return 0;
  1885. }
  1886. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1887. {
  1888. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1889. struct drm_device *dev = node->minor->dev;
  1890. struct radeon_device *rdev = dev->dev_private;
  1891. uint32_t csq_stat, csq2_stat, tmp;
  1892. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1893. unsigned i;
  1894. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1895. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1896. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1897. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1898. r_rptr = (csq_stat >> 0) & 0x3ff;
  1899. r_wptr = (csq_stat >> 10) & 0x3ff;
  1900. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1901. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1902. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1903. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1904. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1905. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1906. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1907. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1908. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1909. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1910. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1911. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1912. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1913. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1914. seq_printf(m, "Ring fifo:\n");
  1915. for (i = 0; i < 256; i++) {
  1916. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1917. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1918. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1919. }
  1920. seq_printf(m, "Indirect1 fifo:\n");
  1921. for (i = 256; i <= 512; i++) {
  1922. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1923. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1924. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1925. }
  1926. seq_printf(m, "Indirect2 fifo:\n");
  1927. for (i = 640; i < ib1_wptr; i++) {
  1928. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1929. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1930. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1931. }
  1932. return 0;
  1933. }
  1934. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1935. {
  1936. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1937. struct drm_device *dev = node->minor->dev;
  1938. struct radeon_device *rdev = dev->dev_private;
  1939. uint32_t tmp;
  1940. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1941. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1942. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1943. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1944. tmp = RREG32(RADEON_BUS_CNTL);
  1945. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1946. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1947. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1948. tmp = RREG32(RADEON_AGP_BASE);
  1949. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1950. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1951. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1952. tmp = RREG32(0x01D0);
  1953. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1954. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1955. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1956. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1957. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1958. tmp = RREG32(0x01E4);
  1959. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1960. return 0;
  1961. }
  1962. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1963. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1964. };
  1965. static struct drm_info_list r100_debugfs_cp_list[] = {
  1966. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1967. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1968. };
  1969. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1970. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1971. };
  1972. #endif
  1973. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1974. {
  1975. #if defined(CONFIG_DEBUG_FS)
  1976. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1977. #else
  1978. return 0;
  1979. #endif
  1980. }
  1981. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1982. {
  1983. #if defined(CONFIG_DEBUG_FS)
  1984. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1985. #else
  1986. return 0;
  1987. #endif
  1988. }
  1989. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1990. {
  1991. #if defined(CONFIG_DEBUG_FS)
  1992. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1993. #else
  1994. return 0;
  1995. #endif
  1996. }
  1997. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1998. uint32_t tiling_flags, uint32_t pitch,
  1999. uint32_t offset, uint32_t obj_size)
  2000. {
  2001. int surf_index = reg * 16;
  2002. int flags = 0;
  2003. /* r100/r200 divide by 16 */
  2004. if (rdev->family < CHIP_R300)
  2005. flags = pitch / 16;
  2006. else
  2007. flags = pitch / 8;
  2008. if (rdev->family <= CHIP_RS200) {
  2009. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2010. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2011. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2012. if (tiling_flags & RADEON_TILING_MACRO)
  2013. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2014. } else if (rdev->family <= CHIP_RV280) {
  2015. if (tiling_flags & (RADEON_TILING_MACRO))
  2016. flags |= R200_SURF_TILE_COLOR_MACRO;
  2017. if (tiling_flags & RADEON_TILING_MICRO)
  2018. flags |= R200_SURF_TILE_COLOR_MICRO;
  2019. } else {
  2020. if (tiling_flags & RADEON_TILING_MACRO)
  2021. flags |= R300_SURF_TILE_MACRO;
  2022. if (tiling_flags & RADEON_TILING_MICRO)
  2023. flags |= R300_SURF_TILE_MICRO;
  2024. }
  2025. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2026. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2027. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2028. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2029. return 0;
  2030. }
  2031. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2032. {
  2033. int surf_index = reg * 16;
  2034. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2035. }
  2036. void r100_bandwidth_update(struct radeon_device *rdev)
  2037. {
  2038. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2039. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2040. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2041. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2042. fixed20_12 memtcas_ff[8] = {
  2043. fixed_init(1),
  2044. fixed_init(2),
  2045. fixed_init(3),
  2046. fixed_init(0),
  2047. fixed_init_half(1),
  2048. fixed_init_half(2),
  2049. fixed_init(0),
  2050. };
  2051. fixed20_12 memtcas_rs480_ff[8] = {
  2052. fixed_init(0),
  2053. fixed_init(1),
  2054. fixed_init(2),
  2055. fixed_init(3),
  2056. fixed_init(0),
  2057. fixed_init_half(1),
  2058. fixed_init_half(2),
  2059. fixed_init_half(3),
  2060. };
  2061. fixed20_12 memtcas2_ff[8] = {
  2062. fixed_init(0),
  2063. fixed_init(1),
  2064. fixed_init(2),
  2065. fixed_init(3),
  2066. fixed_init(4),
  2067. fixed_init(5),
  2068. fixed_init(6),
  2069. fixed_init(7),
  2070. };
  2071. fixed20_12 memtrbs[8] = {
  2072. fixed_init(1),
  2073. fixed_init_half(1),
  2074. fixed_init(2),
  2075. fixed_init_half(2),
  2076. fixed_init(3),
  2077. fixed_init_half(3),
  2078. fixed_init(4),
  2079. fixed_init_half(4)
  2080. };
  2081. fixed20_12 memtrbs_r4xx[8] = {
  2082. fixed_init(4),
  2083. fixed_init(5),
  2084. fixed_init(6),
  2085. fixed_init(7),
  2086. fixed_init(8),
  2087. fixed_init(9),
  2088. fixed_init(10),
  2089. fixed_init(11)
  2090. };
  2091. fixed20_12 min_mem_eff;
  2092. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2093. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2094. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2095. disp_drain_rate2, read_return_rate;
  2096. fixed20_12 time_disp1_drop_priority;
  2097. int c;
  2098. int cur_size = 16; /* in octawords */
  2099. int critical_point = 0, critical_point2;
  2100. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2101. int stop_req, max_stop_req;
  2102. struct drm_display_mode *mode1 = NULL;
  2103. struct drm_display_mode *mode2 = NULL;
  2104. uint32_t pixel_bytes1 = 0;
  2105. uint32_t pixel_bytes2 = 0;
  2106. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2107. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2108. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2109. }
  2110. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2111. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2112. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2113. }
  2114. min_mem_eff.full = rfixed_const_8(0);
  2115. /* get modes */
  2116. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2117. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2118. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2119. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2120. /* check crtc enables */
  2121. if (mode2)
  2122. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2123. if (mode1)
  2124. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2125. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2126. }
  2127. /*
  2128. * determine is there is enough bw for current mode
  2129. */
  2130. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2131. temp_ff.full = rfixed_const(100);
  2132. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2133. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2134. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2135. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2136. temp_ff.full = rfixed_const(temp);
  2137. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2138. pix_clk.full = 0;
  2139. pix_clk2.full = 0;
  2140. peak_disp_bw.full = 0;
  2141. if (mode1) {
  2142. temp_ff.full = rfixed_const(1000);
  2143. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2144. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2145. temp_ff.full = rfixed_const(pixel_bytes1);
  2146. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2147. }
  2148. if (mode2) {
  2149. temp_ff.full = rfixed_const(1000);
  2150. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2151. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2152. temp_ff.full = rfixed_const(pixel_bytes2);
  2153. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2154. }
  2155. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2156. if (peak_disp_bw.full >= mem_bw.full) {
  2157. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2158. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2159. }
  2160. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2161. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2162. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2163. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2164. mem_trp = ((temp & 0x3)) + 1;
  2165. mem_tras = ((temp & 0x70) >> 4) + 1;
  2166. } else if (rdev->family == CHIP_R300 ||
  2167. rdev->family == CHIP_R350) { /* r300, r350 */
  2168. mem_trcd = (temp & 0x7) + 1;
  2169. mem_trp = ((temp >> 8) & 0x7) + 1;
  2170. mem_tras = ((temp >> 11) & 0xf) + 4;
  2171. } else if (rdev->family == CHIP_RV350 ||
  2172. rdev->family <= CHIP_RV380) {
  2173. /* rv3x0 */
  2174. mem_trcd = (temp & 0x7) + 3;
  2175. mem_trp = ((temp >> 8) & 0x7) + 3;
  2176. mem_tras = ((temp >> 11) & 0xf) + 6;
  2177. } else if (rdev->family == CHIP_R420 ||
  2178. rdev->family == CHIP_R423 ||
  2179. rdev->family == CHIP_RV410) {
  2180. /* r4xx */
  2181. mem_trcd = (temp & 0xf) + 3;
  2182. if (mem_trcd > 15)
  2183. mem_trcd = 15;
  2184. mem_trp = ((temp >> 8) & 0xf) + 3;
  2185. if (mem_trp > 15)
  2186. mem_trp = 15;
  2187. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2188. if (mem_tras > 31)
  2189. mem_tras = 31;
  2190. } else { /* RV200, R200 */
  2191. mem_trcd = (temp & 0x7) + 1;
  2192. mem_trp = ((temp >> 8) & 0x7) + 1;
  2193. mem_tras = ((temp >> 12) & 0xf) + 4;
  2194. }
  2195. /* convert to FF */
  2196. trcd_ff.full = rfixed_const(mem_trcd);
  2197. trp_ff.full = rfixed_const(mem_trp);
  2198. tras_ff.full = rfixed_const(mem_tras);
  2199. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2200. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2201. data = (temp & (7 << 20)) >> 20;
  2202. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2203. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2204. tcas_ff = memtcas_rs480_ff[data];
  2205. else
  2206. tcas_ff = memtcas_ff[data];
  2207. } else
  2208. tcas_ff = memtcas2_ff[data];
  2209. if (rdev->family == CHIP_RS400 ||
  2210. rdev->family == CHIP_RS480) {
  2211. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2212. data = (temp >> 23) & 0x7;
  2213. if (data < 5)
  2214. tcas_ff.full += rfixed_const(data);
  2215. }
  2216. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2217. /* on the R300, Tcas is included in Trbs.
  2218. */
  2219. temp = RREG32(RADEON_MEM_CNTL);
  2220. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2221. if (data == 1) {
  2222. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2223. temp = RREG32(R300_MC_IND_INDEX);
  2224. temp &= ~R300_MC_IND_ADDR_MASK;
  2225. temp |= R300_MC_READ_CNTL_CD_mcind;
  2226. WREG32(R300_MC_IND_INDEX, temp);
  2227. temp = RREG32(R300_MC_IND_DATA);
  2228. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2229. } else {
  2230. temp = RREG32(R300_MC_READ_CNTL_AB);
  2231. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2232. }
  2233. } else {
  2234. temp = RREG32(R300_MC_READ_CNTL_AB);
  2235. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2236. }
  2237. if (rdev->family == CHIP_RV410 ||
  2238. rdev->family == CHIP_R420 ||
  2239. rdev->family == CHIP_R423)
  2240. trbs_ff = memtrbs_r4xx[data];
  2241. else
  2242. trbs_ff = memtrbs[data];
  2243. tcas_ff.full += trbs_ff.full;
  2244. }
  2245. sclk_eff_ff.full = sclk_ff.full;
  2246. if (rdev->flags & RADEON_IS_AGP) {
  2247. fixed20_12 agpmode_ff;
  2248. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2249. temp_ff.full = rfixed_const_666(16);
  2250. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2251. }
  2252. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2253. if (ASIC_IS_R300(rdev)) {
  2254. sclk_delay_ff.full = rfixed_const(250);
  2255. } else {
  2256. if ((rdev->family == CHIP_RV100) ||
  2257. rdev->flags & RADEON_IS_IGP) {
  2258. if (rdev->mc.vram_is_ddr)
  2259. sclk_delay_ff.full = rfixed_const(41);
  2260. else
  2261. sclk_delay_ff.full = rfixed_const(33);
  2262. } else {
  2263. if (rdev->mc.vram_width == 128)
  2264. sclk_delay_ff.full = rfixed_const(57);
  2265. else
  2266. sclk_delay_ff.full = rfixed_const(41);
  2267. }
  2268. }
  2269. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2270. if (rdev->mc.vram_is_ddr) {
  2271. if (rdev->mc.vram_width == 32) {
  2272. k1.full = rfixed_const(40);
  2273. c = 3;
  2274. } else {
  2275. k1.full = rfixed_const(20);
  2276. c = 1;
  2277. }
  2278. } else {
  2279. k1.full = rfixed_const(40);
  2280. c = 3;
  2281. }
  2282. temp_ff.full = rfixed_const(2);
  2283. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2284. temp_ff.full = rfixed_const(c);
  2285. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2286. temp_ff.full = rfixed_const(4);
  2287. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2288. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2289. mc_latency_mclk.full += k1.full;
  2290. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2291. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2292. /*
  2293. HW cursor time assuming worst case of full size colour cursor.
  2294. */
  2295. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2296. temp_ff.full += trcd_ff.full;
  2297. if (temp_ff.full < tras_ff.full)
  2298. temp_ff.full = tras_ff.full;
  2299. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2300. temp_ff.full = rfixed_const(cur_size);
  2301. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2302. /*
  2303. Find the total latency for the display data.
  2304. */
  2305. disp_latency_overhead.full = rfixed_const(80);
  2306. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2307. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2308. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2309. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2310. disp_latency.full = mc_latency_mclk.full;
  2311. else
  2312. disp_latency.full = mc_latency_sclk.full;
  2313. /* setup Max GRPH_STOP_REQ default value */
  2314. if (ASIC_IS_RV100(rdev))
  2315. max_stop_req = 0x5c;
  2316. else
  2317. max_stop_req = 0x7c;
  2318. if (mode1) {
  2319. /* CRTC1
  2320. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2321. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2322. */
  2323. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2324. if (stop_req > max_stop_req)
  2325. stop_req = max_stop_req;
  2326. /*
  2327. Find the drain rate of the display buffer.
  2328. */
  2329. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2330. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2331. /*
  2332. Find the critical point of the display buffer.
  2333. */
  2334. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2335. crit_point_ff.full += rfixed_const_half(0);
  2336. critical_point = rfixed_trunc(crit_point_ff);
  2337. if (rdev->disp_priority == 2) {
  2338. critical_point = 0;
  2339. }
  2340. /*
  2341. The critical point should never be above max_stop_req-4. Setting
  2342. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2343. */
  2344. if (max_stop_req - critical_point < 4)
  2345. critical_point = 0;
  2346. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2347. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2348. critical_point = 0x10;
  2349. }
  2350. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2351. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2352. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2353. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2354. if ((rdev->family == CHIP_R350) &&
  2355. (stop_req > 0x15)) {
  2356. stop_req -= 0x10;
  2357. }
  2358. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2359. temp |= RADEON_GRPH_BUFFER_SIZE;
  2360. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2361. RADEON_GRPH_CRITICAL_AT_SOF |
  2362. RADEON_GRPH_STOP_CNTL);
  2363. /*
  2364. Write the result into the register.
  2365. */
  2366. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2367. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2368. #if 0
  2369. if ((rdev->family == CHIP_RS400) ||
  2370. (rdev->family == CHIP_RS480)) {
  2371. /* attempt to program RS400 disp regs correctly ??? */
  2372. temp = RREG32(RS400_DISP1_REG_CNTL);
  2373. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2374. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2375. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2376. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2377. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2378. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2379. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2380. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2381. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2382. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2383. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2384. }
  2385. #endif
  2386. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2387. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2388. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2389. }
  2390. if (mode2) {
  2391. u32 grph2_cntl;
  2392. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2393. if (stop_req > max_stop_req)
  2394. stop_req = max_stop_req;
  2395. /*
  2396. Find the drain rate of the display buffer.
  2397. */
  2398. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2399. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2400. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2401. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2402. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2403. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2404. if ((rdev->family == CHIP_R350) &&
  2405. (stop_req > 0x15)) {
  2406. stop_req -= 0x10;
  2407. }
  2408. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2409. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2410. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2411. RADEON_GRPH_CRITICAL_AT_SOF |
  2412. RADEON_GRPH_STOP_CNTL);
  2413. if ((rdev->family == CHIP_RS100) ||
  2414. (rdev->family == CHIP_RS200))
  2415. critical_point2 = 0;
  2416. else {
  2417. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2418. temp_ff.full = rfixed_const(temp);
  2419. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2420. if (sclk_ff.full < temp_ff.full)
  2421. temp_ff.full = sclk_ff.full;
  2422. read_return_rate.full = temp_ff.full;
  2423. if (mode1) {
  2424. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2425. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2426. } else {
  2427. time_disp1_drop_priority.full = 0;
  2428. }
  2429. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2430. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2431. crit_point_ff.full += rfixed_const_half(0);
  2432. critical_point2 = rfixed_trunc(crit_point_ff);
  2433. if (rdev->disp_priority == 2) {
  2434. critical_point2 = 0;
  2435. }
  2436. if (max_stop_req - critical_point2 < 4)
  2437. critical_point2 = 0;
  2438. }
  2439. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2440. /* some R300 cards have problem with this set to 0 */
  2441. critical_point2 = 0x10;
  2442. }
  2443. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2444. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2445. if ((rdev->family == CHIP_RS400) ||
  2446. (rdev->family == CHIP_RS480)) {
  2447. #if 0
  2448. /* attempt to program RS400 disp2 regs correctly ??? */
  2449. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2450. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2451. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2452. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2453. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2454. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2455. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2456. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2457. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2458. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2459. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2460. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2461. #endif
  2462. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2463. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2464. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2465. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2466. }
  2467. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2468. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2469. }
  2470. }
  2471. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2472. {
  2473. DRM_ERROR("pitch %d\n", t->pitch);
  2474. DRM_ERROR("width %d\n", t->width);
  2475. DRM_ERROR("height %d\n", t->height);
  2476. DRM_ERROR("num levels %d\n", t->num_levels);
  2477. DRM_ERROR("depth %d\n", t->txdepth);
  2478. DRM_ERROR("bpp %d\n", t->cpp);
  2479. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2480. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2481. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2482. }
  2483. static int r100_cs_track_cube(struct radeon_device *rdev,
  2484. struct r100_cs_track *track, unsigned idx)
  2485. {
  2486. unsigned face, w, h;
  2487. struct radeon_object *cube_robj;
  2488. unsigned long size;
  2489. for (face = 0; face < 5; face++) {
  2490. cube_robj = track->textures[idx].cube_info[face].robj;
  2491. w = track->textures[idx].cube_info[face].width;
  2492. h = track->textures[idx].cube_info[face].height;
  2493. size = w * h;
  2494. size *= track->textures[idx].cpp;
  2495. size += track->textures[idx].cube_info[face].offset;
  2496. if (size > radeon_object_size(cube_robj)) {
  2497. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2498. size, radeon_object_size(cube_robj));
  2499. r100_cs_track_texture_print(&track->textures[idx]);
  2500. return -1;
  2501. }
  2502. }
  2503. return 0;
  2504. }
  2505. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2506. struct r100_cs_track *track)
  2507. {
  2508. struct radeon_object *robj;
  2509. unsigned long size;
  2510. unsigned u, i, w, h;
  2511. int ret;
  2512. for (u = 0; u < track->num_texture; u++) {
  2513. if (!track->textures[u].enabled)
  2514. continue;
  2515. robj = track->textures[u].robj;
  2516. if (robj == NULL) {
  2517. DRM_ERROR("No texture bound to unit %u\n", u);
  2518. return -EINVAL;
  2519. }
  2520. size = 0;
  2521. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2522. if (track->textures[u].use_pitch) {
  2523. if (rdev->family < CHIP_R300)
  2524. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2525. else
  2526. w = track->textures[u].pitch / (1 << i);
  2527. } else {
  2528. w = track->textures[u].width / (1 << i);
  2529. if (rdev->family >= CHIP_RV515)
  2530. w |= track->textures[u].width_11;
  2531. if (track->textures[u].roundup_w)
  2532. w = roundup_pow_of_two(w);
  2533. }
  2534. h = track->textures[u].height / (1 << i);
  2535. if (rdev->family >= CHIP_RV515)
  2536. h |= track->textures[u].height_11;
  2537. if (track->textures[u].roundup_h)
  2538. h = roundup_pow_of_two(h);
  2539. size += w * h;
  2540. }
  2541. size *= track->textures[u].cpp;
  2542. switch (track->textures[u].tex_coord_type) {
  2543. case 0:
  2544. break;
  2545. case 1:
  2546. size *= (1 << track->textures[u].txdepth);
  2547. break;
  2548. case 2:
  2549. if (track->separate_cube) {
  2550. ret = r100_cs_track_cube(rdev, track, u);
  2551. if (ret)
  2552. return ret;
  2553. } else
  2554. size *= 6;
  2555. break;
  2556. default:
  2557. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2558. "%u\n", track->textures[u].tex_coord_type, u);
  2559. return -EINVAL;
  2560. }
  2561. if (size > radeon_object_size(robj)) {
  2562. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2563. "%lu\n", u, size, radeon_object_size(robj));
  2564. r100_cs_track_texture_print(&track->textures[u]);
  2565. return -EINVAL;
  2566. }
  2567. }
  2568. return 0;
  2569. }
  2570. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2571. {
  2572. unsigned i;
  2573. unsigned long size;
  2574. unsigned prim_walk;
  2575. unsigned nverts;
  2576. for (i = 0; i < track->num_cb; i++) {
  2577. if (track->cb[i].robj == NULL) {
  2578. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2579. return -EINVAL;
  2580. }
  2581. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2582. size += track->cb[i].offset;
  2583. if (size > radeon_object_size(track->cb[i].robj)) {
  2584. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2585. "(need %lu have %lu) !\n", i, size,
  2586. radeon_object_size(track->cb[i].robj));
  2587. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2588. i, track->cb[i].pitch, track->cb[i].cpp,
  2589. track->cb[i].offset, track->maxy);
  2590. return -EINVAL;
  2591. }
  2592. }
  2593. if (track->z_enabled) {
  2594. if (track->zb.robj == NULL) {
  2595. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2596. return -EINVAL;
  2597. }
  2598. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2599. size += track->zb.offset;
  2600. if (size > radeon_object_size(track->zb.robj)) {
  2601. DRM_ERROR("[drm] Buffer too small for z buffer "
  2602. "(need %lu have %lu) !\n", size,
  2603. radeon_object_size(track->zb.robj));
  2604. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2605. track->zb.pitch, track->zb.cpp,
  2606. track->zb.offset, track->maxy);
  2607. return -EINVAL;
  2608. }
  2609. }
  2610. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2611. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2612. switch (prim_walk) {
  2613. case 1:
  2614. for (i = 0; i < track->num_arrays; i++) {
  2615. size = track->arrays[i].esize * track->max_indx * 4;
  2616. if (track->arrays[i].robj == NULL) {
  2617. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2618. "bound\n", prim_walk, i);
  2619. return -EINVAL;
  2620. }
  2621. if (size > radeon_object_size(track->arrays[i].robj)) {
  2622. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2623. "have %lu dwords\n", prim_walk, i,
  2624. size >> 2,
  2625. radeon_object_size(track->arrays[i].robj) >> 2);
  2626. DRM_ERROR("Max indices %u\n", track->max_indx);
  2627. return -EINVAL;
  2628. }
  2629. }
  2630. break;
  2631. case 2:
  2632. for (i = 0; i < track->num_arrays; i++) {
  2633. size = track->arrays[i].esize * (nverts - 1) * 4;
  2634. if (track->arrays[i].robj == NULL) {
  2635. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2636. "bound\n", prim_walk, i);
  2637. return -EINVAL;
  2638. }
  2639. if (size > radeon_object_size(track->arrays[i].robj)) {
  2640. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2641. "have %lu dwords\n", prim_walk, i, size >> 2,
  2642. radeon_object_size(track->arrays[i].robj) >> 2);
  2643. return -EINVAL;
  2644. }
  2645. }
  2646. break;
  2647. case 3:
  2648. size = track->vtx_size * nverts;
  2649. if (size != track->immd_dwords) {
  2650. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2651. track->immd_dwords, size);
  2652. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2653. nverts, track->vtx_size);
  2654. return -EINVAL;
  2655. }
  2656. break;
  2657. default:
  2658. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2659. prim_walk);
  2660. return -EINVAL;
  2661. }
  2662. return r100_cs_track_texture_check(rdev, track);
  2663. }
  2664. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2665. {
  2666. unsigned i, face;
  2667. if (rdev->family < CHIP_R300) {
  2668. track->num_cb = 1;
  2669. if (rdev->family <= CHIP_RS200)
  2670. track->num_texture = 3;
  2671. else
  2672. track->num_texture = 6;
  2673. track->maxy = 2048;
  2674. track->separate_cube = 1;
  2675. } else {
  2676. track->num_cb = 4;
  2677. track->num_texture = 16;
  2678. track->maxy = 4096;
  2679. track->separate_cube = 0;
  2680. }
  2681. for (i = 0; i < track->num_cb; i++) {
  2682. track->cb[i].robj = NULL;
  2683. track->cb[i].pitch = 8192;
  2684. track->cb[i].cpp = 16;
  2685. track->cb[i].offset = 0;
  2686. }
  2687. track->z_enabled = true;
  2688. track->zb.robj = NULL;
  2689. track->zb.pitch = 8192;
  2690. track->zb.cpp = 4;
  2691. track->zb.offset = 0;
  2692. track->vtx_size = 0x7F;
  2693. track->immd_dwords = 0xFFFFFFFFUL;
  2694. track->num_arrays = 11;
  2695. track->max_indx = 0x00FFFFFFUL;
  2696. for (i = 0; i < track->num_arrays; i++) {
  2697. track->arrays[i].robj = NULL;
  2698. track->arrays[i].esize = 0x7F;
  2699. }
  2700. for (i = 0; i < track->num_texture; i++) {
  2701. track->textures[i].pitch = 16536;
  2702. track->textures[i].width = 16536;
  2703. track->textures[i].height = 16536;
  2704. track->textures[i].width_11 = 1 << 11;
  2705. track->textures[i].height_11 = 1 << 11;
  2706. track->textures[i].num_levels = 12;
  2707. if (rdev->family <= CHIP_RS200) {
  2708. track->textures[i].tex_coord_type = 0;
  2709. track->textures[i].txdepth = 0;
  2710. } else {
  2711. track->textures[i].txdepth = 16;
  2712. track->textures[i].tex_coord_type = 1;
  2713. }
  2714. track->textures[i].cpp = 64;
  2715. track->textures[i].robj = NULL;
  2716. /* CS IB emission code makes sure texture unit are disabled */
  2717. track->textures[i].enabled = false;
  2718. track->textures[i].roundup_w = true;
  2719. track->textures[i].roundup_h = true;
  2720. if (track->separate_cube)
  2721. for (face = 0; face < 5; face++) {
  2722. track->textures[i].cube_info[face].robj = NULL;
  2723. track->textures[i].cube_info[face].width = 16536;
  2724. track->textures[i].cube_info[face].height = 16536;
  2725. track->textures[i].cube_info[face].offset = 0;
  2726. }
  2727. }
  2728. }
  2729. int r100_ring_test(struct radeon_device *rdev)
  2730. {
  2731. uint32_t scratch;
  2732. uint32_t tmp = 0;
  2733. unsigned i;
  2734. int r;
  2735. r = radeon_scratch_get(rdev, &scratch);
  2736. if (r) {
  2737. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2738. return r;
  2739. }
  2740. WREG32(scratch, 0xCAFEDEAD);
  2741. r = radeon_ring_lock(rdev, 2);
  2742. if (r) {
  2743. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2744. radeon_scratch_free(rdev, scratch);
  2745. return r;
  2746. }
  2747. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2748. radeon_ring_write(rdev, 0xDEADBEEF);
  2749. radeon_ring_unlock_commit(rdev);
  2750. for (i = 0; i < rdev->usec_timeout; i++) {
  2751. tmp = RREG32(scratch);
  2752. if (tmp == 0xDEADBEEF) {
  2753. break;
  2754. }
  2755. DRM_UDELAY(1);
  2756. }
  2757. if (i < rdev->usec_timeout) {
  2758. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2759. } else {
  2760. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2761. scratch, tmp);
  2762. r = -EINVAL;
  2763. }
  2764. radeon_scratch_free(rdev, scratch);
  2765. return r;
  2766. }
  2767. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2768. {
  2769. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2770. radeon_ring_write(rdev, ib->gpu_addr);
  2771. radeon_ring_write(rdev, ib->length_dw);
  2772. }
  2773. int r100_ib_test(struct radeon_device *rdev)
  2774. {
  2775. struct radeon_ib *ib;
  2776. uint32_t scratch;
  2777. uint32_t tmp = 0;
  2778. unsigned i;
  2779. int r;
  2780. r = radeon_scratch_get(rdev, &scratch);
  2781. if (r) {
  2782. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2783. return r;
  2784. }
  2785. WREG32(scratch, 0xCAFEDEAD);
  2786. r = radeon_ib_get(rdev, &ib);
  2787. if (r) {
  2788. return r;
  2789. }
  2790. ib->ptr[0] = PACKET0(scratch, 0);
  2791. ib->ptr[1] = 0xDEADBEEF;
  2792. ib->ptr[2] = PACKET2(0);
  2793. ib->ptr[3] = PACKET2(0);
  2794. ib->ptr[4] = PACKET2(0);
  2795. ib->ptr[5] = PACKET2(0);
  2796. ib->ptr[6] = PACKET2(0);
  2797. ib->ptr[7] = PACKET2(0);
  2798. ib->length_dw = 8;
  2799. r = radeon_ib_schedule(rdev, ib);
  2800. if (r) {
  2801. radeon_scratch_free(rdev, scratch);
  2802. radeon_ib_free(rdev, &ib);
  2803. return r;
  2804. }
  2805. r = radeon_fence_wait(ib->fence, false);
  2806. if (r) {
  2807. return r;
  2808. }
  2809. for (i = 0; i < rdev->usec_timeout; i++) {
  2810. tmp = RREG32(scratch);
  2811. if (tmp == 0xDEADBEEF) {
  2812. break;
  2813. }
  2814. DRM_UDELAY(1);
  2815. }
  2816. if (i < rdev->usec_timeout) {
  2817. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2818. } else {
  2819. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2820. scratch, tmp);
  2821. r = -EINVAL;
  2822. }
  2823. radeon_scratch_free(rdev, scratch);
  2824. radeon_ib_free(rdev, &ib);
  2825. return r;
  2826. }