setup-sh7722.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2007 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/mm.h>
  15. #include <linux/uio_driver.h>
  16. #include <asm/mmzone.h>
  17. static struct resource usbf_resources[] = {
  18. [0] = {
  19. .name = "m66592_udc",
  20. .start = 0x04480000,
  21. .end = 0x044800FF,
  22. .flags = IORESOURCE_MEM,
  23. },
  24. [1] = {
  25. .start = 65,
  26. .end = 65,
  27. .flags = IORESOURCE_IRQ,
  28. },
  29. };
  30. static struct platform_device usbf_device = {
  31. .name = "m66592_udc",
  32. .id = -1,
  33. .dev = {
  34. .dma_mask = NULL,
  35. .coherent_dma_mask = 0xffffffff,
  36. },
  37. .num_resources = ARRAY_SIZE(usbf_resources),
  38. .resource = usbf_resources,
  39. };
  40. static struct resource iic_resources[] = {
  41. [0] = {
  42. .name = "IIC",
  43. .start = 0x04470000,
  44. .end = 0x04470017,
  45. .flags = IORESOURCE_MEM,
  46. },
  47. [1] = {
  48. .start = 96,
  49. .end = 99,
  50. .flags = IORESOURCE_IRQ,
  51. },
  52. };
  53. static struct platform_device iic_device = {
  54. .name = "i2c-sh_mobile",
  55. .num_resources = ARRAY_SIZE(iic_resources),
  56. .resource = iic_resources,
  57. };
  58. static struct uio_info vpu_platform_data = {
  59. .name = "VPU4",
  60. .version = "0",
  61. .irq = 60,
  62. };
  63. static struct resource vpu_resources[] = {
  64. [0] = {
  65. .name = "VPU",
  66. .start = 0xfe900000,
  67. .end = 0xfe9022eb,
  68. .flags = IORESOURCE_MEM,
  69. },
  70. [1] = {
  71. /* place holder for contiguous memory */
  72. },
  73. };
  74. static struct platform_device vpu_device = {
  75. .name = "uio_pdrv_genirq",
  76. .id = 0,
  77. .dev = {
  78. .platform_data = &vpu_platform_data,
  79. },
  80. .resource = vpu_resources,
  81. .num_resources = ARRAY_SIZE(vpu_resources),
  82. };
  83. static struct uio_info veu_platform_data = {
  84. .name = "VEU",
  85. .version = "0",
  86. .irq = 54,
  87. };
  88. static struct resource veu_resources[] = {
  89. [0] = {
  90. .name = "VEU",
  91. .start = 0xfe920000,
  92. .end = 0xfe9200b7,
  93. .flags = IORESOURCE_MEM,
  94. },
  95. [1] = {
  96. /* place holder for contiguous memory */
  97. },
  98. };
  99. static struct platform_device veu_device = {
  100. .name = "uio_pdrv_genirq",
  101. .id = 1,
  102. .dev = {
  103. .platform_data = &veu_platform_data,
  104. },
  105. .resource = veu_resources,
  106. .num_resources = ARRAY_SIZE(veu_resources),
  107. };
  108. static struct plat_sci_port sci_platform_data[] = {
  109. {
  110. .mapbase = 0xffe00000,
  111. .flags = UPF_BOOT_AUTOCONF,
  112. .type = PORT_SCIF,
  113. .irqs = { 80, 80, 80, 80 },
  114. },
  115. {
  116. .mapbase = 0xffe10000,
  117. .flags = UPF_BOOT_AUTOCONF,
  118. .type = PORT_SCIF,
  119. .irqs = { 81, 81, 81, 81 },
  120. },
  121. {
  122. .mapbase = 0xffe20000,
  123. .flags = UPF_BOOT_AUTOCONF,
  124. .type = PORT_SCIF,
  125. .irqs = { 82, 82, 82, 82 },
  126. },
  127. {
  128. .flags = 0,
  129. }
  130. };
  131. static struct platform_device sci_device = {
  132. .name = "sh-sci",
  133. .id = -1,
  134. .dev = {
  135. .platform_data = sci_platform_data,
  136. },
  137. };
  138. static struct platform_device *sh7722_devices[] __initdata = {
  139. &usbf_device,
  140. &iic_device,
  141. &sci_device,
  142. &vpu_device,
  143. &veu_device,
  144. };
  145. static int __init sh7722_devices_setup(void)
  146. {
  147. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  148. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  149. return platform_add_devices(sh7722_devices,
  150. ARRAY_SIZE(sh7722_devices));
  151. }
  152. __initcall(sh7722_devices_setup);
  153. enum {
  154. UNUSED=0,
  155. /* interrupt sources */
  156. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  157. HUDI,
  158. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  159. RTC_ATI, RTC_PRI, RTC_CUI,
  160. DMAC0, DMAC1, DMAC2, DMAC3,
  161. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  162. VPU, TPU,
  163. USB_USBI0, USB_USBI1,
  164. DMAC4, DMAC5, DMAC_DADERR,
  165. KEYSC,
  166. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  167. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  168. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  169. SDHI0, SDHI1, SDHI2, SDHI3,
  170. CMT, TSIF, SIU, TWODG,
  171. TMU0, TMU1, TMU2,
  172. IRDA, JPU, LCDC,
  173. /* interrupt groups */
  174. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  175. };
  176. static struct intc_vect vectors[] __initdata = {
  177. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  178. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  179. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  180. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  181. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  182. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  183. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  184. INTC_VECT(RTC_CUI, 0x7c0),
  185. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  186. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  187. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  188. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  189. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  190. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  191. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  192. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  193. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  194. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  195. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  196. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  197. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  198. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  199. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  200. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  201. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  202. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  203. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  204. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  205. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  206. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  207. };
  208. static struct intc_group groups[] __initdata = {
  209. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  210. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  211. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  212. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  213. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  214. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  215. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  216. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  217. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  218. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  219. };
  220. static struct intc_mask_reg mask_registers[] __initdata = {
  221. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  222. { } },
  223. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  224. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  225. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  226. { 0, 0, 0, VPU, } },
  227. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  228. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  229. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  230. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  231. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  232. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  233. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  234. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  235. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  236. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  237. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  238. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  239. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, TWODG, SIU } },
  240. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  241. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  242. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  243. { } },
  244. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  245. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  246. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  247. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  248. };
  249. static struct intc_prio_reg prio_registers[] __initdata = {
  250. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  251. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  252. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  253. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  254. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  255. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  256. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  257. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  258. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  259. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  260. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  261. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  262. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  263. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  264. };
  265. static struct intc_sense_reg sense_registers[] __initdata = {
  266. { 0xa414001c, 16, 2, /* ICR1 */
  267. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  268. };
  269. static struct intc_mask_reg ack_registers[] __initdata = {
  270. { 0xa4140024, 0, 8, /* INTREQ00 */
  271. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  272. };
  273. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7722", vectors, groups,
  274. mask_registers, prio_registers, sense_registers,
  275. ack_registers);
  276. void __init plat_irq_setup(void)
  277. {
  278. register_intc_controller(&intc_desc);
  279. }
  280. void __init plat_mem_setup(void)
  281. {
  282. /* Register the URAM space as Node 1 */
  283. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  284. }