setup-sh7343.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * SH7343 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/uio_driver.h>
  15. static struct resource iic0_resources[] = {
  16. [0] = {
  17. .name = "IIC0",
  18. .start = 0x04470000,
  19. .end = 0x04470017,
  20. .flags = IORESOURCE_MEM,
  21. },
  22. [1] = {
  23. .start = 96,
  24. .end = 99,
  25. .flags = IORESOURCE_IRQ,
  26. },
  27. };
  28. static struct platform_device iic0_device = {
  29. .name = "i2c-sh_mobile",
  30. .num_resources = ARRAY_SIZE(iic0_resources),
  31. .resource = iic0_resources,
  32. };
  33. static struct resource iic1_resources[] = {
  34. [0] = {
  35. .name = "IIC1",
  36. .start = 0x04750000,
  37. .end = 0x04750017,
  38. .flags = IORESOURCE_MEM,
  39. },
  40. [1] = {
  41. .start = 44,
  42. .end = 47,
  43. .flags = IORESOURCE_IRQ,
  44. },
  45. };
  46. static struct platform_device iic1_device = {
  47. .name = "i2c-sh_mobile",
  48. .num_resources = ARRAY_SIZE(iic1_resources),
  49. .resource = iic1_resources,
  50. };
  51. static struct uio_info vpu_platform_data = {
  52. .name = "VPU4",
  53. .version = "0",
  54. .irq = 60,
  55. };
  56. static struct resource vpu_resources[] = {
  57. [0] = {
  58. .name = "VPU",
  59. .start = 0xfe900000,
  60. .end = 0xfe9022eb,
  61. .flags = IORESOURCE_MEM,
  62. },
  63. [1] = {
  64. /* place holder for contiguous memory */
  65. },
  66. };
  67. static struct platform_device vpu_device = {
  68. .name = "uio_pdrv_genirq",
  69. .id = 0,
  70. .dev = {
  71. .platform_data = &vpu_platform_data,
  72. },
  73. .resource = vpu_resources,
  74. .num_resources = ARRAY_SIZE(vpu_resources),
  75. };
  76. static struct uio_info veu_platform_data = {
  77. .name = "VEU",
  78. .version = "0",
  79. .irq = 54,
  80. };
  81. static struct resource veu_resources[] = {
  82. [0] = {
  83. .name = "VEU",
  84. .start = 0xfe920000,
  85. .end = 0xfe9200b7,
  86. .flags = IORESOURCE_MEM,
  87. },
  88. [1] = {
  89. /* place holder for contiguous memory */
  90. },
  91. };
  92. static struct platform_device veu_device = {
  93. .name = "uio_pdrv_genirq",
  94. .id = 1,
  95. .dev = {
  96. .platform_data = &veu_platform_data,
  97. },
  98. .resource = veu_resources,
  99. .num_resources = ARRAY_SIZE(veu_resources),
  100. };
  101. static struct plat_sci_port sci_platform_data[] = {
  102. {
  103. .mapbase = 0xffe00000,
  104. .flags = UPF_BOOT_AUTOCONF,
  105. .type = PORT_SCIF,
  106. .irqs = { 80, 81, 83, 82 },
  107. }, {
  108. .flags = 0,
  109. }
  110. };
  111. static struct platform_device sci_device = {
  112. .name = "sh-sci",
  113. .id = -1,
  114. .dev = {
  115. .platform_data = sci_platform_data,
  116. },
  117. };
  118. static struct platform_device *sh7343_devices[] __initdata = {
  119. &iic0_device,
  120. &iic1_device,
  121. &sci_device,
  122. &vpu_device,
  123. &veu_device,
  124. };
  125. static int __init sh7343_devices_setup(void)
  126. {
  127. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  128. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  129. return platform_add_devices(sh7343_devices,
  130. ARRAY_SIZE(sh7343_devices));
  131. }
  132. __initcall(sh7343_devices_setup);
  133. enum {
  134. UNUSED = 0,
  135. /* interrupt sources */
  136. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  137. DMAC0, DMAC1, DMAC2, DMAC3,
  138. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  139. MFI, VPU, TPU, Z3D4, USBI0, USBI1,
  140. MMC_ERR, MMC_TRAN, MMC_FSTAT, MMC_FRDY,
  141. DMAC4, DMAC5, DMAC_DADERR,
  142. KEYSC,
  143. SCIF, SCIF1, SCIF2, SCIF3, SCIF4,
  144. SIOF0, SIOF1, SIO,
  145. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  146. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  147. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  148. SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI,
  149. IRDA,
  150. SDHI0, SDHI1, SDHI2, SDHI3,
  151. CMT, TSIF, SIU,
  152. TMU0, TMU1, TMU2,
  153. JPU, LCDC,
  154. /* interrupt groups */
  155. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C0, I2C1, SIM, SDHI, USB,
  156. };
  157. static struct intc_vect vectors[] __initdata = {
  158. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  159. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  160. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  161. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  162. INTC_VECT(I2C1_ALI, 0x780), INTC_VECT(I2C1_TACKI, 0x7a0),
  163. INTC_VECT(I2C1_WAITI, 0x7c0), INTC_VECT(I2C1_DTEI, 0x7e0),
  164. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  165. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  166. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  167. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  168. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980),
  169. INTC_VECT(TPU, 0x9a0), INTC_VECT(Z3D4, 0x9e0),
  170. INTC_VECT(USBI0, 0xa20), INTC_VECT(USBI1, 0xa40),
  171. INTC_VECT(MMC_ERR, 0xb00), INTC_VECT(MMC_TRAN, 0xb20),
  172. INTC_VECT(MMC_FSTAT, 0xb40), INTC_VECT(MMC_FRDY, 0xb60),
  173. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  174. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  175. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIF1, 0xc20),
  176. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SCIF3, 0xc60),
  177. INTC_VECT(SIOF0, 0xc80), INTC_VECT(SIOF1, 0xca0),
  178. INTC_VECT(SIO, 0xd00),
  179. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  180. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  181. INTC_VECT(I2C0_ALI, 0xe00), INTC_VECT(I2C0_TACKI, 0xe20),
  182. INTC_VECT(I2C0_WAITI, 0xe40), INTC_VECT(I2C0_DTEI, 0xe60),
  183. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  184. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  185. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  186. INTC_VECT(SIU, 0xf80),
  187. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  188. INTC_VECT(TMU2, 0x440),
  189. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  190. };
  191. static struct intc_group groups[] __initdata = {
  192. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  193. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  194. INTC_GROUP(MMC, MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR),
  195. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  196. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  197. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  198. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  199. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  200. INTC_GROUP(SIM, SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI),
  201. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  202. INTC_GROUP(USB, USBI0, USBI1),
  203. };
  204. static struct intc_mask_reg mask_registers[] __initdata = {
  205. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  206. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  207. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  208. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  209. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  210. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  211. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  212. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  213. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  214. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, SCIF3, SCIF2, SCIF1, SCIF } },
  215. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  216. { 0, 0, 0, SIO, Z3D4, 0, SIOF1, SIOF0 } },
  217. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  218. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  219. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  220. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  221. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  222. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  223. { 0, 0, 0, CMT, 0, USBI1, USBI0 } },
  224. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  225. { MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR } },
  226. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  227. { I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI, TPU, 0, 0, TSIF } },
  228. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  229. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  230. };
  231. static struct intc_prio_reg prio_registers[] __initdata = {
  232. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  233. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  234. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  235. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  236. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIF1, SCIF2, SCIF3 } },
  237. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C0 } },
  238. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, I2C1 } },
  239. { 0xa4080024, 0, 16, 4, /* IPRJ */ { Z3D4, 0, SIU } },
  240. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  241. { 0xa408002c, 0, 16, 4, /* IPRL */ { 0, 0, TPU } },
  242. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  243. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  244. };
  245. static struct intc_sense_reg sense_registers[] __initdata = {
  246. { 0xa414001c, 16, 2, /* ICR1 */
  247. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  248. };
  249. static struct intc_mask_reg ack_registers[] __initdata = {
  250. { 0xa4140024, 0, 8, /* INTREQ00 */
  251. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  252. };
  253. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7343", vectors, groups,
  254. mask_registers, prio_registers, sense_registers,
  255. ack_registers);
  256. void __init plat_irq_setup(void)
  257. {
  258. register_intc_controller(&intc_desc);
  259. }