intel_ringbuffer.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. #if WATCH_EXEC
  105. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  106. #endif
  107. if (intel_ring_begin(ring, 2) == 0) {
  108. intel_ring_emit(ring, cmd);
  109. intel_ring_emit(ring, MI_NOOP);
  110. intel_ring_advance(ring);
  111. }
  112. }
  113. }
  114. static void ring_write_tail(struct intel_ring_buffer *ring,
  115. u32 value)
  116. {
  117. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  118. I915_WRITE_TAIL(ring, value);
  119. }
  120. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  121. {
  122. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  123. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  124. RING_ACTHD(ring->mmio_base) : ACTHD;
  125. return I915_READ(acthd_reg);
  126. }
  127. static int init_ring_common(struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  130. struct drm_i915_gem_object *obj = ring->obj;
  131. u32 head;
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->write_tail(ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_ERROR("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. DRM_ERROR("%s head forced to zero "
  150. "ctl %08x head %08x tail %08x start %08x\n",
  151. ring->name,
  152. I915_READ_CTL(ring),
  153. I915_READ_HEAD(ring),
  154. I915_READ_TAIL(ring),
  155. I915_READ_START(ring));
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_REPORT_64K | RING_VALID);
  160. /* If the head is still not zero, the ring is dead */
  161. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  162. I915_READ_START(ring) != obj->gtt_offset ||
  163. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  164. DRM_ERROR("%s initialization failed "
  165. "ctl %08x head %08x tail %08x start %08x\n",
  166. ring->name,
  167. I915_READ_CTL(ring),
  168. I915_READ_HEAD(ring),
  169. I915_READ_TAIL(ring),
  170. I915_READ_START(ring));
  171. return -EIO;
  172. }
  173. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  174. i915_kernel_lost_context(ring->dev);
  175. else {
  176. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  177. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  178. ring->space = ring->head - (ring->tail + 8);
  179. if (ring->space < 0)
  180. ring->space += ring->size;
  181. }
  182. return 0;
  183. }
  184. /*
  185. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  186. * over cache flushing.
  187. */
  188. struct pipe_control {
  189. struct drm_i915_gem_object *obj;
  190. volatile u32 *cpu_page;
  191. u32 gtt_offset;
  192. };
  193. static int
  194. init_pipe_control(struct intel_ring_buffer *ring)
  195. {
  196. struct pipe_control *pc;
  197. struct drm_i915_gem_object *obj;
  198. int ret;
  199. if (ring->private)
  200. return 0;
  201. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  202. if (!pc)
  203. return -ENOMEM;
  204. obj = i915_gem_alloc_object(ring->dev, 4096);
  205. if (obj == NULL) {
  206. DRM_ERROR("Failed to allocate seqno page\n");
  207. ret = -ENOMEM;
  208. goto err;
  209. }
  210. obj->agp_type = AGP_USER_CACHED_MEMORY;
  211. ret = i915_gem_object_pin(obj, 4096, true);
  212. if (ret)
  213. goto err_unref;
  214. pc->gtt_offset = obj->gtt_offset;
  215. pc->cpu_page = kmap(obj->pages[0]);
  216. if (pc->cpu_page == NULL)
  217. goto err_unpin;
  218. pc->obj = obj;
  219. ring->private = pc;
  220. return 0;
  221. err_unpin:
  222. i915_gem_object_unpin(obj);
  223. err_unref:
  224. drm_gem_object_unreference(&obj->base);
  225. err:
  226. kfree(pc);
  227. return ret;
  228. }
  229. static void
  230. cleanup_pipe_control(struct intel_ring_buffer *ring)
  231. {
  232. struct pipe_control *pc = ring->private;
  233. struct drm_i915_gem_object *obj;
  234. if (!ring->private)
  235. return;
  236. obj = pc->obj;
  237. kunmap(obj->pages[0]);
  238. i915_gem_object_unpin(obj);
  239. drm_gem_object_unreference(&obj->base);
  240. kfree(pc);
  241. ring->private = NULL;
  242. }
  243. static int init_render_ring(struct intel_ring_buffer *ring)
  244. {
  245. struct drm_device *dev = ring->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. int ret = init_ring_common(ring);
  248. if (INTEL_INFO(dev)->gen > 3) {
  249. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  250. if (IS_GEN6(dev))
  251. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  252. I915_WRITE(MI_MODE, mode);
  253. }
  254. if (INTEL_INFO(dev)->gen >= 6) {
  255. } else if (HAS_PIPE_CONTROL(dev)) {
  256. ret = init_pipe_control(ring);
  257. if (ret)
  258. return ret;
  259. }
  260. return ret;
  261. }
  262. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  263. {
  264. if (!ring->private)
  265. return;
  266. cleanup_pipe_control(ring);
  267. }
  268. static void
  269. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  270. {
  271. struct drm_device *dev = ring->dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. int id;
  274. /*
  275. * cs -> 1 = vcs, 0 = bcs
  276. * vcs -> 1 = bcs, 0 = cs,
  277. * bcs -> 1 = cs, 0 = vcs.
  278. */
  279. id = ring - dev_priv->ring;
  280. id += 2 - i;
  281. id %= 3;
  282. intel_ring_emit(ring,
  283. MI_SEMAPHORE_MBOX |
  284. MI_SEMAPHORE_REGISTER |
  285. MI_SEMAPHORE_UPDATE);
  286. intel_ring_emit(ring, seqno);
  287. intel_ring_emit(ring,
  288. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  289. }
  290. static int
  291. gen6_add_request(struct intel_ring_buffer *ring,
  292. u32 *result)
  293. {
  294. u32 seqno;
  295. int ret;
  296. ret = intel_ring_begin(ring, 10);
  297. if (ret)
  298. return ret;
  299. seqno = i915_gem_get_seqno(ring->dev);
  300. update_semaphore(ring, 0, seqno);
  301. update_semaphore(ring, 1, seqno);
  302. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  303. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  304. intel_ring_emit(ring, seqno);
  305. intel_ring_emit(ring, MI_USER_INTERRUPT);
  306. intel_ring_advance(ring);
  307. *result = seqno;
  308. return 0;
  309. }
  310. int
  311. intel_ring_sync(struct intel_ring_buffer *ring,
  312. struct intel_ring_buffer *to,
  313. u32 seqno)
  314. {
  315. int ret;
  316. ret = intel_ring_begin(ring, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(ring,
  320. MI_SEMAPHORE_MBOX |
  321. MI_SEMAPHORE_REGISTER |
  322. intel_ring_sync_index(ring, to) << 17 |
  323. MI_SEMAPHORE_COMPARE);
  324. intel_ring_emit(ring, seqno);
  325. intel_ring_emit(ring, 0);
  326. intel_ring_emit(ring, MI_NOOP);
  327. intel_ring_advance(ring);
  328. return 0;
  329. }
  330. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  331. do { \
  332. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  333. PIPE_CONTROL_DEPTH_STALL | 2); \
  334. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  335. intel_ring_emit(ring__, 0); \
  336. intel_ring_emit(ring__, 0); \
  337. } while (0)
  338. static int
  339. pc_render_add_request(struct intel_ring_buffer *ring,
  340. u32 *result)
  341. {
  342. struct drm_device *dev = ring->dev;
  343. u32 seqno = i915_gem_get_seqno(dev);
  344. struct pipe_control *pc = ring->private;
  345. u32 scratch_addr = pc->gtt_offset + 128;
  346. int ret;
  347. /*
  348. * Workaround qword write incoherence by flushing the
  349. * PIPE_NOTIFY buffers out to memory before requesting
  350. * an interrupt.
  351. */
  352. ret = intel_ring_begin(ring, 32);
  353. if (ret)
  354. return ret;
  355. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  356. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  357. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  358. intel_ring_emit(ring, seqno);
  359. intel_ring_emit(ring, 0);
  360. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  361. scratch_addr += 128; /* write to separate cachelines */
  362. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  363. scratch_addr += 128;
  364. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  365. scratch_addr += 128;
  366. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  367. scratch_addr += 128;
  368. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  369. scratch_addr += 128;
  370. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  371. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  372. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  373. PIPE_CONTROL_NOTIFY);
  374. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  375. intel_ring_emit(ring, seqno);
  376. intel_ring_emit(ring, 0);
  377. intel_ring_advance(ring);
  378. *result = seqno;
  379. return 0;
  380. }
  381. static int
  382. render_ring_add_request(struct intel_ring_buffer *ring,
  383. u32 *result)
  384. {
  385. struct drm_device *dev = ring->dev;
  386. u32 seqno = i915_gem_get_seqno(dev);
  387. int ret;
  388. ret = intel_ring_begin(ring, 4);
  389. if (ret)
  390. return ret;
  391. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  392. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  393. intel_ring_emit(ring, seqno);
  394. intel_ring_emit(ring, MI_USER_INTERRUPT);
  395. intel_ring_advance(ring);
  396. *result = seqno;
  397. return 0;
  398. }
  399. static u32
  400. ring_get_seqno(struct intel_ring_buffer *ring)
  401. {
  402. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  403. }
  404. static u32
  405. pc_render_get_seqno(struct intel_ring_buffer *ring)
  406. {
  407. struct pipe_control *pc = ring->private;
  408. return pc->cpu_page[0];
  409. }
  410. static void
  411. render_ring_get_irq(struct intel_ring_buffer *ring)
  412. {
  413. struct drm_device *dev = ring->dev;
  414. if (dev->irq_enabled && ++ring->irq_refcount == 1) {
  415. drm_i915_private_t *dev_priv = dev->dev_private;
  416. unsigned long irqflags;
  417. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  418. if (HAS_PCH_SPLIT(dev))
  419. ironlake_enable_graphics_irq(dev_priv,
  420. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  421. else
  422. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  423. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  424. }
  425. }
  426. static void
  427. render_ring_put_irq(struct intel_ring_buffer *ring)
  428. {
  429. struct drm_device *dev = ring->dev;
  430. BUG_ON(dev->irq_enabled && ring->irq_refcount == 0);
  431. if (dev->irq_enabled && --ring->irq_refcount == 0) {
  432. drm_i915_private_t *dev_priv = dev->dev_private;
  433. unsigned long irqflags;
  434. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  435. if (HAS_PCH_SPLIT(dev))
  436. ironlake_disable_graphics_irq(dev_priv,
  437. GT_USER_INTERRUPT |
  438. GT_PIPE_NOTIFY);
  439. else
  440. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  441. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  442. }
  443. }
  444. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  445. {
  446. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  447. u32 mmio = IS_GEN6(ring->dev) ?
  448. RING_HWS_PGA_GEN6(ring->mmio_base) :
  449. RING_HWS_PGA(ring->mmio_base);
  450. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  451. POSTING_READ(mmio);
  452. }
  453. static void
  454. bsd_ring_flush(struct intel_ring_buffer *ring,
  455. u32 invalidate_domains,
  456. u32 flush_domains)
  457. {
  458. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  459. return;
  460. if (intel_ring_begin(ring, 2) == 0) {
  461. intel_ring_emit(ring, MI_FLUSH);
  462. intel_ring_emit(ring, MI_NOOP);
  463. intel_ring_advance(ring);
  464. }
  465. }
  466. static int
  467. ring_add_request(struct intel_ring_buffer *ring,
  468. u32 *result)
  469. {
  470. u32 seqno;
  471. int ret;
  472. ret = intel_ring_begin(ring, 4);
  473. if (ret)
  474. return ret;
  475. seqno = i915_gem_get_seqno(ring->dev);
  476. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  477. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  478. intel_ring_emit(ring, seqno);
  479. intel_ring_emit(ring, MI_USER_INTERRUPT);
  480. intel_ring_advance(ring);
  481. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  482. *result = seqno;
  483. return 0;
  484. }
  485. static void
  486. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  487. {
  488. struct drm_device *dev = ring->dev;
  489. if (dev->irq_enabled && ++ring->irq_refcount == 1) {
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. unsigned long irqflags;
  492. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  493. ironlake_enable_graphics_irq(dev_priv, flag);
  494. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  495. }
  496. }
  497. static void
  498. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  499. {
  500. struct drm_device *dev = ring->dev;
  501. if (dev->irq_enabled && --ring->irq_refcount == 0) {
  502. drm_i915_private_t *dev_priv = dev->dev_private;
  503. unsigned long irqflags;
  504. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  505. ironlake_disable_graphics_irq(dev_priv, flag);
  506. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  507. }
  508. }
  509. static void
  510. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  511. {
  512. ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  513. }
  514. static void
  515. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  516. {
  517. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  518. }
  519. static int
  520. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  521. {
  522. int ret;
  523. ret = intel_ring_begin(ring, 2);
  524. if (ret)
  525. return ret;
  526. intel_ring_emit(ring,
  527. MI_BATCH_BUFFER_START | (2 << 6) |
  528. MI_BATCH_NON_SECURE_I965);
  529. intel_ring_emit(ring, offset);
  530. intel_ring_advance(ring);
  531. return 0;
  532. }
  533. static int
  534. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  535. u32 offset, u32 len)
  536. {
  537. struct drm_device *dev = ring->dev;
  538. drm_i915_private_t *dev_priv = dev->dev_private;
  539. int ret;
  540. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  541. if (IS_I830(dev) || IS_845G(dev)) {
  542. ret = intel_ring_begin(ring, 4);
  543. if (ret)
  544. return ret;
  545. intel_ring_emit(ring, MI_BATCH_BUFFER);
  546. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  547. intel_ring_emit(ring, offset + len - 8);
  548. intel_ring_emit(ring, 0);
  549. } else {
  550. ret = intel_ring_begin(ring, 2);
  551. if (ret)
  552. return ret;
  553. if (INTEL_INFO(dev)->gen >= 4) {
  554. intel_ring_emit(ring,
  555. MI_BATCH_BUFFER_START | (2 << 6) |
  556. MI_BATCH_NON_SECURE_I965);
  557. intel_ring_emit(ring, offset);
  558. } else {
  559. intel_ring_emit(ring,
  560. MI_BATCH_BUFFER_START | (2 << 6));
  561. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  562. }
  563. }
  564. intel_ring_advance(ring);
  565. return 0;
  566. }
  567. static void cleanup_status_page(struct intel_ring_buffer *ring)
  568. {
  569. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  570. struct drm_i915_gem_object *obj;
  571. obj = ring->status_page.obj;
  572. if (obj == NULL)
  573. return;
  574. kunmap(obj->pages[0]);
  575. i915_gem_object_unpin(obj);
  576. drm_gem_object_unreference(&obj->base);
  577. ring->status_page.obj = NULL;
  578. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  579. }
  580. static int init_status_page(struct intel_ring_buffer *ring)
  581. {
  582. struct drm_device *dev = ring->dev;
  583. drm_i915_private_t *dev_priv = dev->dev_private;
  584. struct drm_i915_gem_object *obj;
  585. int ret;
  586. obj = i915_gem_alloc_object(dev, 4096);
  587. if (obj == NULL) {
  588. DRM_ERROR("Failed to allocate status page\n");
  589. ret = -ENOMEM;
  590. goto err;
  591. }
  592. obj->agp_type = AGP_USER_CACHED_MEMORY;
  593. ret = i915_gem_object_pin(obj, 4096, true);
  594. if (ret != 0) {
  595. goto err_unref;
  596. }
  597. ring->status_page.gfx_addr = obj->gtt_offset;
  598. ring->status_page.page_addr = kmap(obj->pages[0]);
  599. if (ring->status_page.page_addr == NULL) {
  600. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  601. goto err_unpin;
  602. }
  603. ring->status_page.obj = obj;
  604. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  605. intel_ring_setup_status_page(ring);
  606. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  607. ring->name, ring->status_page.gfx_addr);
  608. return 0;
  609. err_unpin:
  610. i915_gem_object_unpin(obj);
  611. err_unref:
  612. drm_gem_object_unreference(&obj->base);
  613. err:
  614. return ret;
  615. }
  616. int intel_init_ring_buffer(struct drm_device *dev,
  617. struct intel_ring_buffer *ring)
  618. {
  619. struct drm_i915_gem_object *obj;
  620. int ret;
  621. ring->dev = dev;
  622. INIT_LIST_HEAD(&ring->active_list);
  623. INIT_LIST_HEAD(&ring->request_list);
  624. INIT_LIST_HEAD(&ring->gpu_write_list);
  625. if (I915_NEED_GFX_HWS(dev)) {
  626. ret = init_status_page(ring);
  627. if (ret)
  628. return ret;
  629. }
  630. obj = i915_gem_alloc_object(dev, ring->size);
  631. if (obj == NULL) {
  632. DRM_ERROR("Failed to allocate ringbuffer\n");
  633. ret = -ENOMEM;
  634. goto err_hws;
  635. }
  636. ring->obj = obj;
  637. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  638. if (ret)
  639. goto err_unref;
  640. ring->map.size = ring->size;
  641. ring->map.offset = dev->agp->base + obj->gtt_offset;
  642. ring->map.type = 0;
  643. ring->map.flags = 0;
  644. ring->map.mtrr = 0;
  645. drm_core_ioremap_wc(&ring->map, dev);
  646. if (ring->map.handle == NULL) {
  647. DRM_ERROR("Failed to map ringbuffer.\n");
  648. ret = -EINVAL;
  649. goto err_unpin;
  650. }
  651. ring->virtual_start = ring->map.handle;
  652. ret = ring->init(ring);
  653. if (ret)
  654. goto err_unmap;
  655. return 0;
  656. err_unmap:
  657. drm_core_ioremapfree(&ring->map, dev);
  658. err_unpin:
  659. i915_gem_object_unpin(obj);
  660. err_unref:
  661. drm_gem_object_unreference(&obj->base);
  662. ring->obj = NULL;
  663. err_hws:
  664. cleanup_status_page(ring);
  665. return ret;
  666. }
  667. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  668. {
  669. struct drm_i915_private *dev_priv;
  670. int ret;
  671. if (ring->obj == NULL)
  672. return;
  673. /* Disable the ring buffer. The ring must be idle at this point */
  674. dev_priv = ring->dev->dev_private;
  675. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  676. I915_WRITE_CTL(ring, 0);
  677. drm_core_ioremapfree(&ring->map, ring->dev);
  678. i915_gem_object_unpin(ring->obj);
  679. drm_gem_object_unreference(&ring->obj->base);
  680. ring->obj = NULL;
  681. if (ring->cleanup)
  682. ring->cleanup(ring);
  683. cleanup_status_page(ring);
  684. }
  685. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  686. {
  687. unsigned int *virt;
  688. int rem;
  689. rem = ring->size - ring->tail;
  690. if (ring->space < rem) {
  691. int ret = intel_wait_ring_buffer(ring, rem);
  692. if (ret)
  693. return ret;
  694. }
  695. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  696. rem /= 8;
  697. while (rem--) {
  698. *virt++ = MI_NOOP;
  699. *virt++ = MI_NOOP;
  700. }
  701. ring->tail = 0;
  702. ring->space = ring->head - 8;
  703. return 0;
  704. }
  705. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  706. {
  707. struct drm_device *dev = ring->dev;
  708. struct drm_i915_private *dev_priv = dev->dev_private;
  709. unsigned long end;
  710. u32 head;
  711. head = intel_read_status_page(ring, 4);
  712. if (head) {
  713. ring->head = head & HEAD_ADDR;
  714. ring->space = ring->head - (ring->tail + 8);
  715. if (ring->space < 0)
  716. ring->space += ring->size;
  717. if (ring->space >= n)
  718. return 0;
  719. }
  720. trace_i915_ring_wait_begin (dev);
  721. end = jiffies + 3 * HZ;
  722. do {
  723. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  724. ring->space = ring->head - (ring->tail + 8);
  725. if (ring->space < 0)
  726. ring->space += ring->size;
  727. if (ring->space >= n) {
  728. trace_i915_ring_wait_end(dev);
  729. return 0;
  730. }
  731. if (dev->primary->master) {
  732. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  733. if (master_priv->sarea_priv)
  734. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  735. }
  736. msleep(1);
  737. if (atomic_read(&dev_priv->mm.wedged))
  738. return -EAGAIN;
  739. } while (!time_after(jiffies, end));
  740. trace_i915_ring_wait_end (dev);
  741. return -EBUSY;
  742. }
  743. int intel_ring_begin(struct intel_ring_buffer *ring,
  744. int num_dwords)
  745. {
  746. int n = 4*num_dwords;
  747. int ret;
  748. if (unlikely(ring->tail + n > ring->size)) {
  749. ret = intel_wrap_ring_buffer(ring);
  750. if (unlikely(ret))
  751. return ret;
  752. }
  753. if (unlikely(ring->space < n)) {
  754. ret = intel_wait_ring_buffer(ring, n);
  755. if (unlikely(ret))
  756. return ret;
  757. }
  758. ring->space -= n;
  759. return 0;
  760. }
  761. void intel_ring_advance(struct intel_ring_buffer *ring)
  762. {
  763. ring->tail &= ring->size - 1;
  764. ring->write_tail(ring, ring->tail);
  765. }
  766. static const struct intel_ring_buffer render_ring = {
  767. .name = "render ring",
  768. .id = RING_RENDER,
  769. .mmio_base = RENDER_RING_BASE,
  770. .size = 32 * PAGE_SIZE,
  771. .init = init_render_ring,
  772. .write_tail = ring_write_tail,
  773. .flush = render_ring_flush,
  774. .add_request = render_ring_add_request,
  775. .get_seqno = ring_get_seqno,
  776. .irq_get = render_ring_get_irq,
  777. .irq_put = render_ring_put_irq,
  778. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  779. .cleanup = render_ring_cleanup,
  780. };
  781. /* ring buffer for bit-stream decoder */
  782. static const struct intel_ring_buffer bsd_ring = {
  783. .name = "bsd ring",
  784. .id = RING_BSD,
  785. .mmio_base = BSD_RING_BASE,
  786. .size = 32 * PAGE_SIZE,
  787. .init = init_ring_common,
  788. .write_tail = ring_write_tail,
  789. .flush = bsd_ring_flush,
  790. .add_request = ring_add_request,
  791. .get_seqno = ring_get_seqno,
  792. .irq_get = bsd_ring_get_irq,
  793. .irq_put = bsd_ring_put_irq,
  794. .dispatch_execbuffer = ring_dispatch_execbuffer,
  795. };
  796. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  797. u32 value)
  798. {
  799. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  800. /* Every tail move must follow the sequence below */
  801. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  802. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  803. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  804. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  805. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  806. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  807. 50))
  808. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  809. I915_WRITE_TAIL(ring, value);
  810. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  811. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  812. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  813. }
  814. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  815. u32 invalidate_domains,
  816. u32 flush_domains)
  817. {
  818. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  819. return;
  820. if (intel_ring_begin(ring, 4) == 0) {
  821. intel_ring_emit(ring, MI_FLUSH_DW);
  822. intel_ring_emit(ring, 0);
  823. intel_ring_emit(ring, 0);
  824. intel_ring_emit(ring, 0);
  825. intel_ring_advance(ring);
  826. }
  827. }
  828. static int
  829. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  830. u32 offset, u32 len)
  831. {
  832. int ret;
  833. ret = intel_ring_begin(ring, 2);
  834. if (ret)
  835. return ret;
  836. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  837. /* bit0-7 is the length on GEN6+ */
  838. intel_ring_emit(ring, offset);
  839. intel_ring_advance(ring);
  840. return 0;
  841. }
  842. static void
  843. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  844. {
  845. ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  846. }
  847. static void
  848. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  849. {
  850. ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  851. }
  852. /* ring buffer for Video Codec for Gen6+ */
  853. static const struct intel_ring_buffer gen6_bsd_ring = {
  854. .name = "gen6 bsd ring",
  855. .id = RING_BSD,
  856. .mmio_base = GEN6_BSD_RING_BASE,
  857. .size = 32 * PAGE_SIZE,
  858. .init = init_ring_common,
  859. .write_tail = gen6_bsd_ring_write_tail,
  860. .flush = gen6_ring_flush,
  861. .add_request = gen6_add_request,
  862. .get_seqno = ring_get_seqno,
  863. .irq_get = gen6_bsd_ring_get_irq,
  864. .irq_put = gen6_bsd_ring_put_irq,
  865. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  866. };
  867. /* Blitter support (SandyBridge+) */
  868. static void
  869. blt_ring_get_irq(struct intel_ring_buffer *ring)
  870. {
  871. ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
  872. }
  873. static void
  874. blt_ring_put_irq(struct intel_ring_buffer *ring)
  875. {
  876. ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
  877. }
  878. /* Workaround for some stepping of SNB,
  879. * each time when BLT engine ring tail moved,
  880. * the first command in the ring to be parsed
  881. * should be MI_BATCH_BUFFER_START
  882. */
  883. #define NEED_BLT_WORKAROUND(dev) \
  884. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  885. static inline struct drm_i915_gem_object *
  886. to_blt_workaround(struct intel_ring_buffer *ring)
  887. {
  888. return ring->private;
  889. }
  890. static int blt_ring_init(struct intel_ring_buffer *ring)
  891. {
  892. if (NEED_BLT_WORKAROUND(ring->dev)) {
  893. struct drm_i915_gem_object *obj;
  894. u32 *ptr;
  895. int ret;
  896. obj = i915_gem_alloc_object(ring->dev, 4096);
  897. if (obj == NULL)
  898. return -ENOMEM;
  899. ret = i915_gem_object_pin(obj, 4096, true);
  900. if (ret) {
  901. drm_gem_object_unreference(&obj->base);
  902. return ret;
  903. }
  904. ptr = kmap(obj->pages[0]);
  905. *ptr++ = MI_BATCH_BUFFER_END;
  906. *ptr++ = MI_NOOP;
  907. kunmap(obj->pages[0]);
  908. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  909. if (ret) {
  910. i915_gem_object_unpin(obj);
  911. drm_gem_object_unreference(&obj->base);
  912. return ret;
  913. }
  914. ring->private = obj;
  915. }
  916. return init_ring_common(ring);
  917. }
  918. static int blt_ring_begin(struct intel_ring_buffer *ring,
  919. int num_dwords)
  920. {
  921. if (ring->private) {
  922. int ret = intel_ring_begin(ring, num_dwords+2);
  923. if (ret)
  924. return ret;
  925. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  926. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  927. return 0;
  928. } else
  929. return intel_ring_begin(ring, 4);
  930. }
  931. static void blt_ring_flush(struct intel_ring_buffer *ring,
  932. u32 invalidate_domains,
  933. u32 flush_domains)
  934. {
  935. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  936. return;
  937. if (blt_ring_begin(ring, 4) == 0) {
  938. intel_ring_emit(ring, MI_FLUSH_DW);
  939. intel_ring_emit(ring, 0);
  940. intel_ring_emit(ring, 0);
  941. intel_ring_emit(ring, 0);
  942. intel_ring_advance(ring);
  943. }
  944. }
  945. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  946. {
  947. if (!ring->private)
  948. return;
  949. i915_gem_object_unpin(ring->private);
  950. drm_gem_object_unreference(ring->private);
  951. ring->private = NULL;
  952. }
  953. static const struct intel_ring_buffer gen6_blt_ring = {
  954. .name = "blt ring",
  955. .id = RING_BLT,
  956. .mmio_base = BLT_RING_BASE,
  957. .size = 32 * PAGE_SIZE,
  958. .init = blt_ring_init,
  959. .write_tail = ring_write_tail,
  960. .flush = blt_ring_flush,
  961. .add_request = gen6_add_request,
  962. .get_seqno = ring_get_seqno,
  963. .irq_get = blt_ring_get_irq,
  964. .irq_put = blt_ring_put_irq,
  965. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  966. .cleanup = blt_ring_cleanup,
  967. };
  968. int intel_init_render_ring_buffer(struct drm_device *dev)
  969. {
  970. drm_i915_private_t *dev_priv = dev->dev_private;
  971. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  972. *ring = render_ring;
  973. if (INTEL_INFO(dev)->gen >= 6) {
  974. ring->add_request = gen6_add_request;
  975. } else if (HAS_PIPE_CONTROL(dev)) {
  976. ring->add_request = pc_render_add_request;
  977. ring->get_seqno = pc_render_get_seqno;
  978. }
  979. if (!I915_NEED_GFX_HWS(dev)) {
  980. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  981. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  982. }
  983. return intel_init_ring_buffer(dev, ring);
  984. }
  985. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  986. {
  987. drm_i915_private_t *dev_priv = dev->dev_private;
  988. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  989. if (IS_GEN6(dev))
  990. *ring = gen6_bsd_ring;
  991. else
  992. *ring = bsd_ring;
  993. return intel_init_ring_buffer(dev, ring);
  994. }
  995. int intel_init_blt_ring_buffer(struct drm_device *dev)
  996. {
  997. drm_i915_private_t *dev_priv = dev->dev_private;
  998. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  999. *ring = gen6_blt_ring;
  1000. return intel_init_ring_buffer(dev, ring);
  1001. }