i915_dma.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. /**
  44. * Sets up the hardware status page for devices that need a physical address
  45. * in the register.
  46. */
  47. static int i915_init_phys_hws(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  51. /* Program Hardware Status Page */
  52. dev_priv->status_page_dmah =
  53. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  54. if (!dev_priv->status_page_dmah) {
  55. DRM_ERROR("Can not allocate hardware status page\n");
  56. return -ENOMEM;
  57. }
  58. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  59. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  60. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  61. if (INTEL_INFO(dev)->gen >= 4)
  62. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  63. 0xf0;
  64. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  65. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  66. return 0;
  67. }
  68. /**
  69. * Frees the hardware status page, whether it's a physical address or a virtual
  70. * address set up by the X Server.
  71. */
  72. static void i915_free_hws(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  76. if (dev_priv->status_page_dmah) {
  77. drm_pci_free(dev, dev_priv->status_page_dmah);
  78. dev_priv->status_page_dmah = NULL;
  79. }
  80. if (ring->status_page.gfx_addr) {
  81. ring->status_page.gfx_addr = 0;
  82. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  83. }
  84. /* Need to rewrite hardware status page */
  85. I915_WRITE(HWS_PGA, 0x1ffff000);
  86. }
  87. void i915_kernel_lost_context(struct drm_device * dev)
  88. {
  89. drm_i915_private_t *dev_priv = dev->dev_private;
  90. struct drm_i915_master_private *master_priv;
  91. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  92. /*
  93. * We should never lose context on the ring with modesetting
  94. * as we don't expose it to userspace
  95. */
  96. if (drm_core_check_feature(dev, DRIVER_MODESET))
  97. return;
  98. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  99. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  100. ring->space = ring->head - (ring->tail + 8);
  101. if (ring->space < 0)
  102. ring->space += ring->size;
  103. if (!dev->primary->master)
  104. return;
  105. master_priv = dev->primary->master->driver_priv;
  106. if (ring->head == ring->tail && master_priv->sarea_priv)
  107. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  108. }
  109. static int i915_dma_cleanup(struct drm_device * dev)
  110. {
  111. drm_i915_private_t *dev_priv = dev->dev_private;
  112. int i;
  113. /* Make sure interrupts are disabled here because the uninstall ioctl
  114. * may not have been called from userspace and after dev_private
  115. * is freed, it's too late.
  116. */
  117. if (dev->irq_enabled)
  118. drm_irq_uninstall(dev);
  119. mutex_lock(&dev->struct_mutex);
  120. for (i = 0; i < I915_NUM_RINGS; i++)
  121. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  122. mutex_unlock(&dev->struct_mutex);
  123. /* Clear the HWS virtual address at teardown */
  124. if (I915_NEED_GFX_HWS(dev))
  125. i915_free_hws(dev);
  126. return 0;
  127. }
  128. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  129. {
  130. drm_i915_private_t *dev_priv = dev->dev_private;
  131. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  132. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  133. master_priv->sarea = drm_getsarea(dev);
  134. if (master_priv->sarea) {
  135. master_priv->sarea_priv = (drm_i915_sarea_t *)
  136. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  137. } else {
  138. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  139. }
  140. if (init->ring_size != 0) {
  141. if (ring->obj != NULL) {
  142. i915_dma_cleanup(dev);
  143. DRM_ERROR("Client tried to initialize ringbuffer in "
  144. "GEM mode\n");
  145. return -EINVAL;
  146. }
  147. ring->size = init->ring_size;
  148. ring->map.offset = init->ring_start;
  149. ring->map.size = init->ring_size;
  150. ring->map.type = 0;
  151. ring->map.flags = 0;
  152. ring->map.mtrr = 0;
  153. drm_core_ioremap_wc(&ring->map, dev);
  154. if (ring->map.handle == NULL) {
  155. i915_dma_cleanup(dev);
  156. DRM_ERROR("can not ioremap virtual address for"
  157. " ring buffer\n");
  158. return -ENOMEM;
  159. }
  160. }
  161. ring->virtual_start = ring->map.handle;
  162. dev_priv->cpp = init->cpp;
  163. dev_priv->back_offset = init->back_offset;
  164. dev_priv->front_offset = init->front_offset;
  165. dev_priv->current_page = 0;
  166. if (master_priv->sarea_priv)
  167. master_priv->sarea_priv->pf_current_page = 0;
  168. /* Allow hardware batchbuffers unless told otherwise.
  169. */
  170. dev_priv->allow_batchbuffer = 1;
  171. return 0;
  172. }
  173. static int i915_dma_resume(struct drm_device * dev)
  174. {
  175. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  176. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  177. DRM_DEBUG_DRIVER("%s\n", __func__);
  178. if (ring->map.handle == NULL) {
  179. DRM_ERROR("can not ioremap virtual address for"
  180. " ring buffer\n");
  181. return -ENOMEM;
  182. }
  183. /* Program Hardware Status Page */
  184. if (!ring->status_page.page_addr) {
  185. DRM_ERROR("Can not find hardware status page\n");
  186. return -EINVAL;
  187. }
  188. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  189. ring->status_page.page_addr);
  190. if (ring->status_page.gfx_addr != 0)
  191. intel_ring_setup_status_page(ring);
  192. else
  193. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  194. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  195. return 0;
  196. }
  197. static int i915_dma_init(struct drm_device *dev, void *data,
  198. struct drm_file *file_priv)
  199. {
  200. drm_i915_init_t *init = data;
  201. int retcode = 0;
  202. switch (init->func) {
  203. case I915_INIT_DMA:
  204. retcode = i915_initialize(dev, init);
  205. break;
  206. case I915_CLEANUP_DMA:
  207. retcode = i915_dma_cleanup(dev);
  208. break;
  209. case I915_RESUME_DMA:
  210. retcode = i915_dma_resume(dev);
  211. break;
  212. default:
  213. retcode = -EINVAL;
  214. break;
  215. }
  216. return retcode;
  217. }
  218. /* Implement basically the same security restrictions as hardware does
  219. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  220. *
  221. * Most of the calculations below involve calculating the size of a
  222. * particular instruction. It's important to get the size right as
  223. * that tells us where the next instruction to check is. Any illegal
  224. * instruction detected will be given a size of zero, which is a
  225. * signal to abort the rest of the buffer.
  226. */
  227. static int validate_cmd(int cmd)
  228. {
  229. switch (((cmd >> 29) & 0x7)) {
  230. case 0x0:
  231. switch ((cmd >> 23) & 0x3f) {
  232. case 0x0:
  233. return 1; /* MI_NOOP */
  234. case 0x4:
  235. return 1; /* MI_FLUSH */
  236. default:
  237. return 0; /* disallow everything else */
  238. }
  239. break;
  240. case 0x1:
  241. return 0; /* reserved */
  242. case 0x2:
  243. return (cmd & 0xff) + 2; /* 2d commands */
  244. case 0x3:
  245. if (((cmd >> 24) & 0x1f) <= 0x18)
  246. return 1;
  247. switch ((cmd >> 24) & 0x1f) {
  248. case 0x1c:
  249. return 1;
  250. case 0x1d:
  251. switch ((cmd >> 16) & 0xff) {
  252. case 0x3:
  253. return (cmd & 0x1f) + 2;
  254. case 0x4:
  255. return (cmd & 0xf) + 2;
  256. default:
  257. return (cmd & 0xffff) + 2;
  258. }
  259. case 0x1e:
  260. if (cmd & (1 << 23))
  261. return (cmd & 0xffff) + 1;
  262. else
  263. return 1;
  264. case 0x1f:
  265. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  266. return (cmd & 0x1ffff) + 2;
  267. else if (cmd & (1 << 17)) /* indirect random */
  268. if ((cmd & 0xffff) == 0)
  269. return 0; /* unknown length, too hard */
  270. else
  271. return (((cmd & 0xffff) + 1) / 2) + 1;
  272. else
  273. return 2; /* indirect sequential */
  274. default:
  275. return 0;
  276. }
  277. default:
  278. return 0;
  279. }
  280. return 0;
  281. }
  282. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  283. {
  284. drm_i915_private_t *dev_priv = dev->dev_private;
  285. int i, ret;
  286. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  287. return -EINVAL;
  288. for (i = 0; i < dwords;) {
  289. int sz = validate_cmd(buffer[i]);
  290. if (sz == 0 || i + sz > dwords)
  291. return -EINVAL;
  292. i += sz;
  293. }
  294. ret = BEGIN_LP_RING((dwords+1)&~1);
  295. if (ret)
  296. return ret;
  297. for (i = 0; i < dwords; i++)
  298. OUT_RING(buffer[i]);
  299. if (dwords & 1)
  300. OUT_RING(0);
  301. ADVANCE_LP_RING();
  302. return 0;
  303. }
  304. int
  305. i915_emit_box(struct drm_device *dev,
  306. struct drm_clip_rect *box,
  307. int DR1, int DR4)
  308. {
  309. struct drm_i915_private *dev_priv = dev->dev_private;
  310. int ret;
  311. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  312. box->y2 <= 0 || box->x2 <= 0) {
  313. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  314. box->x1, box->y1, box->x2, box->y2);
  315. return -EINVAL;
  316. }
  317. if (INTEL_INFO(dev)->gen >= 4) {
  318. ret = BEGIN_LP_RING(4);
  319. if (ret)
  320. return ret;
  321. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  322. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  323. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  324. OUT_RING(DR4);
  325. } else {
  326. ret = BEGIN_LP_RING(6);
  327. if (ret)
  328. return ret;
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  332. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. }
  336. ADVANCE_LP_RING();
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. if (BEGIN_LP_RING(4) == 0) {
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. }
  359. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  360. drm_i915_cmdbuffer_t *cmd,
  361. struct drm_clip_rect *cliprects,
  362. void *cmdbuf)
  363. {
  364. int nbox = cmd->num_cliprects;
  365. int i = 0, count, ret;
  366. if (cmd->sz & 0x3) {
  367. DRM_ERROR("alignment");
  368. return -EINVAL;
  369. }
  370. i915_kernel_lost_context(dev);
  371. count = nbox ? nbox : 1;
  372. for (i = 0; i < count; i++) {
  373. if (i < nbox) {
  374. ret = i915_emit_box(dev, &cliprects[i],
  375. cmd->DR1, cmd->DR4);
  376. if (ret)
  377. return ret;
  378. }
  379. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  380. if (ret)
  381. return ret;
  382. }
  383. i915_emit_breadcrumb(dev);
  384. return 0;
  385. }
  386. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  387. drm_i915_batchbuffer_t * batch,
  388. struct drm_clip_rect *cliprects)
  389. {
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. int nbox = batch->num_cliprects;
  392. int i, count, ret;
  393. if ((batch->start | batch->used) & 0x7) {
  394. DRM_ERROR("alignment");
  395. return -EINVAL;
  396. }
  397. i915_kernel_lost_context(dev);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. ret = i915_emit_box(dev, &cliprects[i],
  402. batch->DR1, batch->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. if (!IS_I830(dev) && !IS_845G(dev)) {
  407. ret = BEGIN_LP_RING(2);
  408. if (ret)
  409. return ret;
  410. if (INTEL_INFO(dev)->gen >= 4) {
  411. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  412. OUT_RING(batch->start);
  413. } else {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. }
  417. } else {
  418. ret = BEGIN_LP_RING(4);
  419. if (ret)
  420. return ret;
  421. OUT_RING(MI_BATCH_BUFFER);
  422. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  423. OUT_RING(batch->start + batch->used - 4);
  424. OUT_RING(0);
  425. }
  426. ADVANCE_LP_RING();
  427. }
  428. if (IS_G4X(dev) || IS_GEN5(dev)) {
  429. if (BEGIN_LP_RING(2) == 0) {
  430. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  431. OUT_RING(MI_NOOP);
  432. ADVANCE_LP_RING();
  433. }
  434. }
  435. i915_emit_breadcrumb(dev);
  436. return 0;
  437. }
  438. static int i915_dispatch_flip(struct drm_device * dev)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. struct drm_i915_master_private *master_priv =
  442. dev->primary->master->driver_priv;
  443. int ret;
  444. if (!master_priv->sarea_priv)
  445. return -EINVAL;
  446. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  447. __func__,
  448. dev_priv->current_page,
  449. master_priv->sarea_priv->pf_current_page);
  450. i915_kernel_lost_context(dev);
  451. ret = BEGIN_LP_RING(10);
  452. if (ret)
  453. return ret;
  454. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  455. OUT_RING(0);
  456. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  457. OUT_RING(0);
  458. if (dev_priv->current_page == 0) {
  459. OUT_RING(dev_priv->back_offset);
  460. dev_priv->current_page = 1;
  461. } else {
  462. OUT_RING(dev_priv->front_offset);
  463. dev_priv->current_page = 0;
  464. }
  465. OUT_RING(0);
  466. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  467. OUT_RING(0);
  468. ADVANCE_LP_RING();
  469. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  470. if (BEGIN_LP_RING(4) == 0) {
  471. OUT_RING(MI_STORE_DWORD_INDEX);
  472. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  473. OUT_RING(dev_priv->counter);
  474. OUT_RING(0);
  475. ADVANCE_LP_RING();
  476. }
  477. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  478. return 0;
  479. }
  480. static int i915_quiescent(struct drm_device *dev)
  481. {
  482. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  483. i915_kernel_lost_context(dev);
  484. return intel_wait_ring_buffer(ring, ring->size - 8);
  485. }
  486. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  487. struct drm_file *file_priv)
  488. {
  489. int ret;
  490. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  491. mutex_lock(&dev->struct_mutex);
  492. ret = i915_quiescent(dev);
  493. mutex_unlock(&dev->struct_mutex);
  494. return ret;
  495. }
  496. static int i915_batchbuffer(struct drm_device *dev, void *data,
  497. struct drm_file *file_priv)
  498. {
  499. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  500. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  501. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  502. master_priv->sarea_priv;
  503. drm_i915_batchbuffer_t *batch = data;
  504. int ret;
  505. struct drm_clip_rect *cliprects = NULL;
  506. if (!dev_priv->allow_batchbuffer) {
  507. DRM_ERROR("Batchbuffer ioctl disabled\n");
  508. return -EINVAL;
  509. }
  510. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  511. batch->start, batch->used, batch->num_cliprects);
  512. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  513. if (batch->num_cliprects < 0)
  514. return -EINVAL;
  515. if (batch->num_cliprects) {
  516. cliprects = kcalloc(batch->num_cliprects,
  517. sizeof(struct drm_clip_rect),
  518. GFP_KERNEL);
  519. if (cliprects == NULL)
  520. return -ENOMEM;
  521. ret = copy_from_user(cliprects, batch->cliprects,
  522. batch->num_cliprects *
  523. sizeof(struct drm_clip_rect));
  524. if (ret != 0) {
  525. ret = -EFAULT;
  526. goto fail_free;
  527. }
  528. }
  529. mutex_lock(&dev->struct_mutex);
  530. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  531. mutex_unlock(&dev->struct_mutex);
  532. if (sarea_priv)
  533. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  534. fail_free:
  535. kfree(cliprects);
  536. return ret;
  537. }
  538. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_cmdbuffer_t *cmdbuf = data;
  546. struct drm_clip_rect *cliprects = NULL;
  547. void *batch_data;
  548. int ret;
  549. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  550. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  551. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  552. if (cmdbuf->num_cliprects < 0)
  553. return -EINVAL;
  554. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  555. if (batch_data == NULL)
  556. return -ENOMEM;
  557. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  558. if (ret != 0) {
  559. ret = -EFAULT;
  560. goto fail_batch_free;
  561. }
  562. if (cmdbuf->num_cliprects) {
  563. cliprects = kcalloc(cmdbuf->num_cliprects,
  564. sizeof(struct drm_clip_rect), GFP_KERNEL);
  565. if (cliprects == NULL) {
  566. ret = -ENOMEM;
  567. goto fail_batch_free;
  568. }
  569. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  570. cmdbuf->num_cliprects *
  571. sizeof(struct drm_clip_rect));
  572. if (ret != 0) {
  573. ret = -EFAULT;
  574. goto fail_clip_free;
  575. }
  576. }
  577. mutex_lock(&dev->struct_mutex);
  578. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  579. mutex_unlock(&dev->struct_mutex);
  580. if (ret) {
  581. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  582. goto fail_clip_free;
  583. }
  584. if (sarea_priv)
  585. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  586. fail_clip_free:
  587. kfree(cliprects);
  588. fail_batch_free:
  589. kfree(batch_data);
  590. return ret;
  591. }
  592. static int i915_flip_bufs(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv)
  594. {
  595. int ret;
  596. DRM_DEBUG_DRIVER("%s\n", __func__);
  597. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  598. mutex_lock(&dev->struct_mutex);
  599. ret = i915_dispatch_flip(dev);
  600. mutex_unlock(&dev->struct_mutex);
  601. return ret;
  602. }
  603. static int i915_getparam(struct drm_device *dev, void *data,
  604. struct drm_file *file_priv)
  605. {
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. drm_i915_getparam_t *param = data;
  608. int value;
  609. if (!dev_priv) {
  610. DRM_ERROR("called with no initialization\n");
  611. return -EINVAL;
  612. }
  613. switch (param->param) {
  614. case I915_PARAM_IRQ_ACTIVE:
  615. value = dev->pdev->irq ? 1 : 0;
  616. break;
  617. case I915_PARAM_ALLOW_BATCHBUFFER:
  618. value = dev_priv->allow_batchbuffer ? 1 : 0;
  619. break;
  620. case I915_PARAM_LAST_DISPATCH:
  621. value = READ_BREADCRUMB(dev_priv);
  622. break;
  623. case I915_PARAM_CHIPSET_ID:
  624. value = dev->pci_device;
  625. break;
  626. case I915_PARAM_HAS_GEM:
  627. value = dev_priv->has_gem;
  628. break;
  629. case I915_PARAM_NUM_FENCES_AVAIL:
  630. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  631. break;
  632. case I915_PARAM_HAS_OVERLAY:
  633. value = dev_priv->overlay ? 1 : 0;
  634. break;
  635. case I915_PARAM_HAS_PAGEFLIPPING:
  636. value = 1;
  637. break;
  638. case I915_PARAM_HAS_EXECBUF2:
  639. /* depends on GEM */
  640. value = dev_priv->has_gem;
  641. break;
  642. case I915_PARAM_HAS_BSD:
  643. value = HAS_BSD(dev);
  644. break;
  645. case I915_PARAM_HAS_BLT:
  646. value = HAS_BLT(dev);
  647. break;
  648. case I915_PARAM_HAS_RELAXED_FENCING:
  649. value = 1;
  650. break;
  651. default:
  652. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  653. param->param);
  654. return -EINVAL;
  655. }
  656. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  657. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  658. return -EFAULT;
  659. }
  660. return 0;
  661. }
  662. static int i915_setparam(struct drm_device *dev, void *data,
  663. struct drm_file *file_priv)
  664. {
  665. drm_i915_private_t *dev_priv = dev->dev_private;
  666. drm_i915_setparam_t *param = data;
  667. if (!dev_priv) {
  668. DRM_ERROR("called with no initialization\n");
  669. return -EINVAL;
  670. }
  671. switch (param->param) {
  672. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  673. break;
  674. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  675. dev_priv->tex_lru_log_granularity = param->value;
  676. break;
  677. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  678. dev_priv->allow_batchbuffer = param->value;
  679. break;
  680. case I915_SETPARAM_NUM_USED_FENCES:
  681. if (param->value > dev_priv->num_fence_regs ||
  682. param->value < 0)
  683. return -EINVAL;
  684. /* Userspace can use first N regs */
  685. dev_priv->fence_reg_start = param->value;
  686. break;
  687. default:
  688. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  689. param->param);
  690. return -EINVAL;
  691. }
  692. return 0;
  693. }
  694. static int i915_set_status_page(struct drm_device *dev, void *data,
  695. struct drm_file *file_priv)
  696. {
  697. drm_i915_private_t *dev_priv = dev->dev_private;
  698. drm_i915_hws_addr_t *hws = data;
  699. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  700. if (!I915_NEED_GFX_HWS(dev))
  701. return -EINVAL;
  702. if (!dev_priv) {
  703. DRM_ERROR("called with no initialization\n");
  704. return -EINVAL;
  705. }
  706. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  707. WARN(1, "tried to set status page when mode setting active\n");
  708. return 0;
  709. }
  710. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  711. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  712. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  713. dev_priv->hws_map.size = 4*1024;
  714. dev_priv->hws_map.type = 0;
  715. dev_priv->hws_map.flags = 0;
  716. dev_priv->hws_map.mtrr = 0;
  717. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  718. if (dev_priv->hws_map.handle == NULL) {
  719. i915_dma_cleanup(dev);
  720. ring->status_page.gfx_addr = 0;
  721. DRM_ERROR("can not ioremap virtual address for"
  722. " G33 hw status page\n");
  723. return -ENOMEM;
  724. }
  725. ring->status_page.page_addr = dev_priv->hws_map.handle;
  726. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  727. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  728. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  729. ring->status_page.gfx_addr);
  730. DRM_DEBUG_DRIVER("load hws at %p\n",
  731. ring->status_page.page_addr);
  732. return 0;
  733. }
  734. static int i915_get_bridge_dev(struct drm_device *dev)
  735. {
  736. struct drm_i915_private *dev_priv = dev->dev_private;
  737. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  738. if (!dev_priv->bridge_dev) {
  739. DRM_ERROR("bridge device not found\n");
  740. return -1;
  741. }
  742. return 0;
  743. }
  744. #define MCHBAR_I915 0x44
  745. #define MCHBAR_I965 0x48
  746. #define MCHBAR_SIZE (4*4096)
  747. #define DEVEN_REG 0x54
  748. #define DEVEN_MCHBAR_EN (1 << 28)
  749. /* Allocate space for the MCH regs if needed, return nonzero on error */
  750. static int
  751. intel_alloc_mchbar_resource(struct drm_device *dev)
  752. {
  753. drm_i915_private_t *dev_priv = dev->dev_private;
  754. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  755. u32 temp_lo, temp_hi = 0;
  756. u64 mchbar_addr;
  757. int ret;
  758. if (INTEL_INFO(dev)->gen >= 4)
  759. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  760. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  761. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  762. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  763. #ifdef CONFIG_PNP
  764. if (mchbar_addr &&
  765. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  766. return 0;
  767. #endif
  768. /* Get some space for it */
  769. dev_priv->mch_res.name = "i915 MCHBAR";
  770. dev_priv->mch_res.flags = IORESOURCE_MEM;
  771. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  772. &dev_priv->mch_res,
  773. MCHBAR_SIZE, MCHBAR_SIZE,
  774. PCIBIOS_MIN_MEM,
  775. 0, pcibios_align_resource,
  776. dev_priv->bridge_dev);
  777. if (ret) {
  778. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  779. dev_priv->mch_res.start = 0;
  780. return ret;
  781. }
  782. if (INTEL_INFO(dev)->gen >= 4)
  783. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  784. upper_32_bits(dev_priv->mch_res.start));
  785. pci_write_config_dword(dev_priv->bridge_dev, reg,
  786. lower_32_bits(dev_priv->mch_res.start));
  787. return 0;
  788. }
  789. /* Setup MCHBAR if possible, return true if we should disable it again */
  790. static void
  791. intel_setup_mchbar(struct drm_device *dev)
  792. {
  793. drm_i915_private_t *dev_priv = dev->dev_private;
  794. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  795. u32 temp;
  796. bool enabled;
  797. dev_priv->mchbar_need_disable = false;
  798. if (IS_I915G(dev) || IS_I915GM(dev)) {
  799. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  800. enabled = !!(temp & DEVEN_MCHBAR_EN);
  801. } else {
  802. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  803. enabled = temp & 1;
  804. }
  805. /* If it's already enabled, don't have to do anything */
  806. if (enabled)
  807. return;
  808. if (intel_alloc_mchbar_resource(dev))
  809. return;
  810. dev_priv->mchbar_need_disable = true;
  811. /* Space is allocated or reserved, so enable it. */
  812. if (IS_I915G(dev) || IS_I915GM(dev)) {
  813. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  814. temp | DEVEN_MCHBAR_EN);
  815. } else {
  816. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  817. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  818. }
  819. }
  820. static void
  821. intel_teardown_mchbar(struct drm_device *dev)
  822. {
  823. drm_i915_private_t *dev_priv = dev->dev_private;
  824. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  825. u32 temp;
  826. if (dev_priv->mchbar_need_disable) {
  827. if (IS_I915G(dev) || IS_I915GM(dev)) {
  828. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  829. temp &= ~DEVEN_MCHBAR_EN;
  830. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  831. } else {
  832. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  833. temp &= ~1;
  834. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  835. }
  836. }
  837. if (dev_priv->mch_res.start)
  838. release_resource(&dev_priv->mch_res);
  839. }
  840. #define PTE_ADDRESS_MASK 0xfffff000
  841. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  842. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  843. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  844. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  845. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  846. #define PTE_VALID (1 << 0)
  847. /**
  848. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  849. * a physical one
  850. * @dev: drm device
  851. * @offset: address to translate
  852. *
  853. * Some chip functions require allocations from stolen space and need the
  854. * physical address of the memory in question.
  855. */
  856. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  857. {
  858. struct drm_i915_private *dev_priv = dev->dev_private;
  859. struct pci_dev *pdev = dev_priv->bridge_dev;
  860. u32 base;
  861. #if 0
  862. /* On the machines I have tested the Graphics Base of Stolen Memory
  863. * is unreliable, so compute the base by subtracting the stolen memory
  864. * from the Top of Low Usable DRAM which is where the BIOS places
  865. * the graphics stolen memory.
  866. */
  867. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  868. /* top 32bits are reserved = 0 */
  869. pci_read_config_dword(pdev, 0xA4, &base);
  870. } else {
  871. /* XXX presume 8xx is the same as i915 */
  872. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  873. }
  874. #else
  875. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  876. u16 val;
  877. pci_read_config_word(pdev, 0xb0, &val);
  878. base = val >> 4 << 20;
  879. } else {
  880. u8 val;
  881. pci_read_config_byte(pdev, 0x9c, &val);
  882. base = val >> 3 << 27;
  883. }
  884. base -= dev_priv->mm.gtt->stolen_size;
  885. #endif
  886. return base + offset;
  887. }
  888. static void i915_warn_stolen(struct drm_device *dev)
  889. {
  890. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  891. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  892. }
  893. static void i915_setup_compression(struct drm_device *dev, int size)
  894. {
  895. struct drm_i915_private *dev_priv = dev->dev_private;
  896. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  897. unsigned long cfb_base;
  898. unsigned long ll_base = 0;
  899. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  900. if (compressed_fb)
  901. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  902. if (!compressed_fb)
  903. goto err;
  904. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  905. if (!cfb_base)
  906. goto err_fb;
  907. if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
  908. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  909. 4096, 4096, 0);
  910. if (compressed_llb)
  911. compressed_llb = drm_mm_get_block(compressed_llb,
  912. 4096, 4096);
  913. if (!compressed_llb)
  914. goto err_fb;
  915. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  916. if (!ll_base)
  917. goto err_llb;
  918. }
  919. dev_priv->cfb_size = size;
  920. intel_disable_fbc(dev);
  921. dev_priv->compressed_fb = compressed_fb;
  922. if (IS_IRONLAKE_M(dev))
  923. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  924. else if (IS_GM45(dev)) {
  925. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  926. } else {
  927. I915_WRITE(FBC_CFB_BASE, cfb_base);
  928. I915_WRITE(FBC_LL_BASE, ll_base);
  929. dev_priv->compressed_llb = compressed_llb;
  930. }
  931. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  932. cfb_base, ll_base, size >> 20);
  933. return;
  934. err_llb:
  935. drm_mm_put_block(compressed_llb);
  936. err_fb:
  937. drm_mm_put_block(compressed_fb);
  938. err:
  939. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  940. i915_warn_stolen(dev);
  941. }
  942. static void i915_cleanup_compression(struct drm_device *dev)
  943. {
  944. struct drm_i915_private *dev_priv = dev->dev_private;
  945. drm_mm_put_block(dev_priv->compressed_fb);
  946. if (dev_priv->compressed_llb)
  947. drm_mm_put_block(dev_priv->compressed_llb);
  948. }
  949. /* true = enable decode, false = disable decoder */
  950. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  951. {
  952. struct drm_device *dev = cookie;
  953. intel_modeset_vga_set_state(dev, state);
  954. if (state)
  955. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  956. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  957. else
  958. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  959. }
  960. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  961. {
  962. struct drm_device *dev = pci_get_drvdata(pdev);
  963. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  964. if (state == VGA_SWITCHEROO_ON) {
  965. printk(KERN_INFO "i915: switched on\n");
  966. /* i915 resume handler doesn't set to D0 */
  967. pci_set_power_state(dev->pdev, PCI_D0);
  968. i915_resume(dev);
  969. } else {
  970. printk(KERN_ERR "i915: switched off\n");
  971. i915_suspend(dev, pmm);
  972. }
  973. }
  974. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  975. {
  976. struct drm_device *dev = pci_get_drvdata(pdev);
  977. bool can_switch;
  978. spin_lock(&dev->count_lock);
  979. can_switch = (dev->open_count == 0);
  980. spin_unlock(&dev->count_lock);
  981. return can_switch;
  982. }
  983. static int i915_load_modeset_init(struct drm_device *dev)
  984. {
  985. struct drm_i915_private *dev_priv = dev->dev_private;
  986. unsigned long prealloc_size, gtt_size, mappable_size;
  987. int ret = 0;
  988. prealloc_size = dev_priv->mm.gtt->stolen_size;
  989. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  990. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  991. /* Basic memrange allocator for stolen space */
  992. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  993. /* Let GEM Manage all of the aperture.
  994. *
  995. * However, leave one page at the end still bound to the scratch page.
  996. * There are a number of places where the hardware apparently
  997. * prefetches past the end of the object, and we've seen multiple
  998. * hangs with the GPU head pointer stuck in a batchbuffer bound
  999. * at the last page of the aperture. One page should be enough to
  1000. * keep any prefetching inside of the aperture.
  1001. */
  1002. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1003. mutex_lock(&dev->struct_mutex);
  1004. ret = i915_gem_init_ringbuffer(dev);
  1005. mutex_unlock(&dev->struct_mutex);
  1006. if (ret)
  1007. goto out;
  1008. /* Try to set up FBC with a reasonable compressed buffer size */
  1009. if (I915_HAS_FBC(dev) && i915_powersave) {
  1010. int cfb_size;
  1011. /* Leave 1M for line length buffer & misc. */
  1012. /* Try to get a 32M buffer... */
  1013. if (prealloc_size > (36*1024*1024))
  1014. cfb_size = 32*1024*1024;
  1015. else /* fall back to 7/8 of the stolen space */
  1016. cfb_size = prealloc_size * 7 / 8;
  1017. i915_setup_compression(dev, cfb_size);
  1018. }
  1019. /* Allow hardware batchbuffers unless told otherwise. */
  1020. dev_priv->allow_batchbuffer = 1;
  1021. ret = intel_parse_bios(dev);
  1022. if (ret)
  1023. DRM_INFO("failed to find VBIOS tables\n");
  1024. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1025. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1026. if (ret)
  1027. goto cleanup_ringbuffer;
  1028. intel_register_dsm_handler();
  1029. ret = vga_switcheroo_register_client(dev->pdev,
  1030. i915_switcheroo_set_state,
  1031. i915_switcheroo_can_switch);
  1032. if (ret)
  1033. goto cleanup_vga_client;
  1034. /* IIR "flip pending" bit means done if this bit is set */
  1035. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1036. dev_priv->flip_pending_is_done = true;
  1037. intel_modeset_init(dev);
  1038. ret = drm_irq_install(dev);
  1039. if (ret)
  1040. goto cleanup_vga_switcheroo;
  1041. /* Always safe in the mode setting case. */
  1042. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1043. dev->vblank_disable_allowed = 1;
  1044. ret = intel_fbdev_init(dev);
  1045. if (ret)
  1046. goto cleanup_irq;
  1047. drm_kms_helper_poll_init(dev);
  1048. /* We're off and running w/KMS */
  1049. dev_priv->mm.suspended = 0;
  1050. return 0;
  1051. cleanup_irq:
  1052. drm_irq_uninstall(dev);
  1053. cleanup_vga_switcheroo:
  1054. vga_switcheroo_unregister_client(dev->pdev);
  1055. cleanup_vga_client:
  1056. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1057. cleanup_ringbuffer:
  1058. mutex_lock(&dev->struct_mutex);
  1059. i915_gem_cleanup_ringbuffer(dev);
  1060. mutex_unlock(&dev->struct_mutex);
  1061. out:
  1062. return ret;
  1063. }
  1064. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1065. {
  1066. struct drm_i915_master_private *master_priv;
  1067. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1068. if (!master_priv)
  1069. return -ENOMEM;
  1070. master->driver_priv = master_priv;
  1071. return 0;
  1072. }
  1073. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1074. {
  1075. struct drm_i915_master_private *master_priv = master->driver_priv;
  1076. if (!master_priv)
  1077. return;
  1078. kfree(master_priv);
  1079. master->driver_priv = NULL;
  1080. }
  1081. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1082. {
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. u32 tmp;
  1085. tmp = I915_READ(CLKCFG);
  1086. switch (tmp & CLKCFG_FSB_MASK) {
  1087. case CLKCFG_FSB_533:
  1088. dev_priv->fsb_freq = 533; /* 133*4 */
  1089. break;
  1090. case CLKCFG_FSB_800:
  1091. dev_priv->fsb_freq = 800; /* 200*4 */
  1092. break;
  1093. case CLKCFG_FSB_667:
  1094. dev_priv->fsb_freq = 667; /* 167*4 */
  1095. break;
  1096. case CLKCFG_FSB_400:
  1097. dev_priv->fsb_freq = 400; /* 100*4 */
  1098. break;
  1099. }
  1100. switch (tmp & CLKCFG_MEM_MASK) {
  1101. case CLKCFG_MEM_533:
  1102. dev_priv->mem_freq = 533;
  1103. break;
  1104. case CLKCFG_MEM_667:
  1105. dev_priv->mem_freq = 667;
  1106. break;
  1107. case CLKCFG_MEM_800:
  1108. dev_priv->mem_freq = 800;
  1109. break;
  1110. }
  1111. /* detect pineview DDR3 setting */
  1112. tmp = I915_READ(CSHRDDR3CTL);
  1113. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1114. }
  1115. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1116. {
  1117. drm_i915_private_t *dev_priv = dev->dev_private;
  1118. u16 ddrpll, csipll;
  1119. ddrpll = I915_READ16(DDRMPLL1);
  1120. csipll = I915_READ16(CSIPLL0);
  1121. switch (ddrpll & 0xff) {
  1122. case 0xc:
  1123. dev_priv->mem_freq = 800;
  1124. break;
  1125. case 0x10:
  1126. dev_priv->mem_freq = 1066;
  1127. break;
  1128. case 0x14:
  1129. dev_priv->mem_freq = 1333;
  1130. break;
  1131. case 0x18:
  1132. dev_priv->mem_freq = 1600;
  1133. break;
  1134. default:
  1135. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1136. ddrpll & 0xff);
  1137. dev_priv->mem_freq = 0;
  1138. break;
  1139. }
  1140. dev_priv->r_t = dev_priv->mem_freq;
  1141. switch (csipll & 0x3ff) {
  1142. case 0x00c:
  1143. dev_priv->fsb_freq = 3200;
  1144. break;
  1145. case 0x00e:
  1146. dev_priv->fsb_freq = 3733;
  1147. break;
  1148. case 0x010:
  1149. dev_priv->fsb_freq = 4266;
  1150. break;
  1151. case 0x012:
  1152. dev_priv->fsb_freq = 4800;
  1153. break;
  1154. case 0x014:
  1155. dev_priv->fsb_freq = 5333;
  1156. break;
  1157. case 0x016:
  1158. dev_priv->fsb_freq = 5866;
  1159. break;
  1160. case 0x018:
  1161. dev_priv->fsb_freq = 6400;
  1162. break;
  1163. default:
  1164. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1165. csipll & 0x3ff);
  1166. dev_priv->fsb_freq = 0;
  1167. break;
  1168. }
  1169. if (dev_priv->fsb_freq == 3200) {
  1170. dev_priv->c_m = 0;
  1171. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1172. dev_priv->c_m = 1;
  1173. } else {
  1174. dev_priv->c_m = 2;
  1175. }
  1176. }
  1177. static const struct cparams {
  1178. u16 i;
  1179. u16 t;
  1180. u16 m;
  1181. u16 c;
  1182. } cparams[] = {
  1183. { 1, 1333, 301, 28664 },
  1184. { 1, 1066, 294, 24460 },
  1185. { 1, 800, 294, 25192 },
  1186. { 0, 1333, 276, 27605 },
  1187. { 0, 1066, 276, 27605 },
  1188. { 0, 800, 231, 23784 },
  1189. };
  1190. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1191. {
  1192. u64 total_count, diff, ret;
  1193. u32 count1, count2, count3, m = 0, c = 0;
  1194. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1195. int i;
  1196. diff1 = now - dev_priv->last_time1;
  1197. count1 = I915_READ(DMIEC);
  1198. count2 = I915_READ(DDREC);
  1199. count3 = I915_READ(CSIEC);
  1200. total_count = count1 + count2 + count3;
  1201. /* FIXME: handle per-counter overflow */
  1202. if (total_count < dev_priv->last_count1) {
  1203. diff = ~0UL - dev_priv->last_count1;
  1204. diff += total_count;
  1205. } else {
  1206. diff = total_count - dev_priv->last_count1;
  1207. }
  1208. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1209. if (cparams[i].i == dev_priv->c_m &&
  1210. cparams[i].t == dev_priv->r_t) {
  1211. m = cparams[i].m;
  1212. c = cparams[i].c;
  1213. break;
  1214. }
  1215. }
  1216. diff = div_u64(diff, diff1);
  1217. ret = ((m * diff) + c);
  1218. ret = div_u64(ret, 10);
  1219. dev_priv->last_count1 = total_count;
  1220. dev_priv->last_time1 = now;
  1221. return ret;
  1222. }
  1223. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1224. {
  1225. unsigned long m, x, b;
  1226. u32 tsfs;
  1227. tsfs = I915_READ(TSFS);
  1228. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1229. x = I915_READ8(TR1);
  1230. b = tsfs & TSFS_INTR_MASK;
  1231. return ((m * x) / 127) - b;
  1232. }
  1233. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1234. {
  1235. static const struct v_table {
  1236. u16 vd; /* in .1 mil */
  1237. u16 vm; /* in .1 mil */
  1238. } v_table[] = {
  1239. { 0, 0, },
  1240. { 375, 0, },
  1241. { 500, 0, },
  1242. { 625, 0, },
  1243. { 750, 0, },
  1244. { 875, 0, },
  1245. { 1000, 0, },
  1246. { 1125, 0, },
  1247. { 4125, 3000, },
  1248. { 4125, 3000, },
  1249. { 4125, 3000, },
  1250. { 4125, 3000, },
  1251. { 4125, 3000, },
  1252. { 4125, 3000, },
  1253. { 4125, 3000, },
  1254. { 4125, 3000, },
  1255. { 4125, 3000, },
  1256. { 4125, 3000, },
  1257. { 4125, 3000, },
  1258. { 4125, 3000, },
  1259. { 4125, 3000, },
  1260. { 4125, 3000, },
  1261. { 4125, 3000, },
  1262. { 4125, 3000, },
  1263. { 4125, 3000, },
  1264. { 4125, 3000, },
  1265. { 4125, 3000, },
  1266. { 4125, 3000, },
  1267. { 4125, 3000, },
  1268. { 4125, 3000, },
  1269. { 4125, 3000, },
  1270. { 4125, 3000, },
  1271. { 4250, 3125, },
  1272. { 4375, 3250, },
  1273. { 4500, 3375, },
  1274. { 4625, 3500, },
  1275. { 4750, 3625, },
  1276. { 4875, 3750, },
  1277. { 5000, 3875, },
  1278. { 5125, 4000, },
  1279. { 5250, 4125, },
  1280. { 5375, 4250, },
  1281. { 5500, 4375, },
  1282. { 5625, 4500, },
  1283. { 5750, 4625, },
  1284. { 5875, 4750, },
  1285. { 6000, 4875, },
  1286. { 6125, 5000, },
  1287. { 6250, 5125, },
  1288. { 6375, 5250, },
  1289. { 6500, 5375, },
  1290. { 6625, 5500, },
  1291. { 6750, 5625, },
  1292. { 6875, 5750, },
  1293. { 7000, 5875, },
  1294. { 7125, 6000, },
  1295. { 7250, 6125, },
  1296. { 7375, 6250, },
  1297. { 7500, 6375, },
  1298. { 7625, 6500, },
  1299. { 7750, 6625, },
  1300. { 7875, 6750, },
  1301. { 8000, 6875, },
  1302. { 8125, 7000, },
  1303. { 8250, 7125, },
  1304. { 8375, 7250, },
  1305. { 8500, 7375, },
  1306. { 8625, 7500, },
  1307. { 8750, 7625, },
  1308. { 8875, 7750, },
  1309. { 9000, 7875, },
  1310. { 9125, 8000, },
  1311. { 9250, 8125, },
  1312. { 9375, 8250, },
  1313. { 9500, 8375, },
  1314. { 9625, 8500, },
  1315. { 9750, 8625, },
  1316. { 9875, 8750, },
  1317. { 10000, 8875, },
  1318. { 10125, 9000, },
  1319. { 10250, 9125, },
  1320. { 10375, 9250, },
  1321. { 10500, 9375, },
  1322. { 10625, 9500, },
  1323. { 10750, 9625, },
  1324. { 10875, 9750, },
  1325. { 11000, 9875, },
  1326. { 11125, 10000, },
  1327. { 11250, 10125, },
  1328. { 11375, 10250, },
  1329. { 11500, 10375, },
  1330. { 11625, 10500, },
  1331. { 11750, 10625, },
  1332. { 11875, 10750, },
  1333. { 12000, 10875, },
  1334. { 12125, 11000, },
  1335. { 12250, 11125, },
  1336. { 12375, 11250, },
  1337. { 12500, 11375, },
  1338. { 12625, 11500, },
  1339. { 12750, 11625, },
  1340. { 12875, 11750, },
  1341. { 13000, 11875, },
  1342. { 13125, 12000, },
  1343. { 13250, 12125, },
  1344. { 13375, 12250, },
  1345. { 13500, 12375, },
  1346. { 13625, 12500, },
  1347. { 13750, 12625, },
  1348. { 13875, 12750, },
  1349. { 14000, 12875, },
  1350. { 14125, 13000, },
  1351. { 14250, 13125, },
  1352. { 14375, 13250, },
  1353. { 14500, 13375, },
  1354. { 14625, 13500, },
  1355. { 14750, 13625, },
  1356. { 14875, 13750, },
  1357. { 15000, 13875, },
  1358. { 15125, 14000, },
  1359. { 15250, 14125, },
  1360. { 15375, 14250, },
  1361. { 15500, 14375, },
  1362. { 15625, 14500, },
  1363. { 15750, 14625, },
  1364. { 15875, 14750, },
  1365. { 16000, 14875, },
  1366. { 16125, 15000, },
  1367. };
  1368. if (dev_priv->info->is_mobile)
  1369. return v_table[pxvid].vm;
  1370. else
  1371. return v_table[pxvid].vd;
  1372. }
  1373. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1374. {
  1375. struct timespec now, diff1;
  1376. u64 diff;
  1377. unsigned long diffms;
  1378. u32 count;
  1379. getrawmonotonic(&now);
  1380. diff1 = timespec_sub(now, dev_priv->last_time2);
  1381. /* Don't divide by 0 */
  1382. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1383. if (!diffms)
  1384. return;
  1385. count = I915_READ(GFXEC);
  1386. if (count < dev_priv->last_count2) {
  1387. diff = ~0UL - dev_priv->last_count2;
  1388. diff += count;
  1389. } else {
  1390. diff = count - dev_priv->last_count2;
  1391. }
  1392. dev_priv->last_count2 = count;
  1393. dev_priv->last_time2 = now;
  1394. /* More magic constants... */
  1395. diff = diff * 1181;
  1396. diff = div_u64(diff, diffms * 10);
  1397. dev_priv->gfx_power = diff;
  1398. }
  1399. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1400. {
  1401. unsigned long t, corr, state1, corr2, state2;
  1402. u32 pxvid, ext_v;
  1403. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1404. pxvid = (pxvid >> 24) & 0x7f;
  1405. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1406. state1 = ext_v;
  1407. t = i915_mch_val(dev_priv);
  1408. /* Revel in the empirically derived constants */
  1409. /* Correction factor in 1/100000 units */
  1410. if (t > 80)
  1411. corr = ((t * 2349) + 135940);
  1412. else if (t >= 50)
  1413. corr = ((t * 964) + 29317);
  1414. else /* < 50 */
  1415. corr = ((t * 301) + 1004);
  1416. corr = corr * ((150142 * state1) / 10000 - 78642);
  1417. corr /= 100000;
  1418. corr2 = (corr * dev_priv->corr);
  1419. state2 = (corr2 * state1) / 10000;
  1420. state2 /= 100; /* convert to mW */
  1421. i915_update_gfx_val(dev_priv);
  1422. return dev_priv->gfx_power + state2;
  1423. }
  1424. /* Global for IPS driver to get at the current i915 device */
  1425. static struct drm_i915_private *i915_mch_dev;
  1426. /*
  1427. * Lock protecting IPS related data structures
  1428. * - i915_mch_dev
  1429. * - dev_priv->max_delay
  1430. * - dev_priv->min_delay
  1431. * - dev_priv->fmax
  1432. * - dev_priv->gpu_busy
  1433. */
  1434. static DEFINE_SPINLOCK(mchdev_lock);
  1435. /**
  1436. * i915_read_mch_val - return value for IPS use
  1437. *
  1438. * Calculate and return a value for the IPS driver to use when deciding whether
  1439. * we have thermal and power headroom to increase CPU or GPU power budget.
  1440. */
  1441. unsigned long i915_read_mch_val(void)
  1442. {
  1443. struct drm_i915_private *dev_priv;
  1444. unsigned long chipset_val, graphics_val, ret = 0;
  1445. spin_lock(&mchdev_lock);
  1446. if (!i915_mch_dev)
  1447. goto out_unlock;
  1448. dev_priv = i915_mch_dev;
  1449. chipset_val = i915_chipset_val(dev_priv);
  1450. graphics_val = i915_gfx_val(dev_priv);
  1451. ret = chipset_val + graphics_val;
  1452. out_unlock:
  1453. spin_unlock(&mchdev_lock);
  1454. return ret;
  1455. }
  1456. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1457. /**
  1458. * i915_gpu_raise - raise GPU frequency limit
  1459. *
  1460. * Raise the limit; IPS indicates we have thermal headroom.
  1461. */
  1462. bool i915_gpu_raise(void)
  1463. {
  1464. struct drm_i915_private *dev_priv;
  1465. bool ret = true;
  1466. spin_lock(&mchdev_lock);
  1467. if (!i915_mch_dev) {
  1468. ret = false;
  1469. goto out_unlock;
  1470. }
  1471. dev_priv = i915_mch_dev;
  1472. if (dev_priv->max_delay > dev_priv->fmax)
  1473. dev_priv->max_delay--;
  1474. out_unlock:
  1475. spin_unlock(&mchdev_lock);
  1476. return ret;
  1477. }
  1478. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1479. /**
  1480. * i915_gpu_lower - lower GPU frequency limit
  1481. *
  1482. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1483. * frequency maximum.
  1484. */
  1485. bool i915_gpu_lower(void)
  1486. {
  1487. struct drm_i915_private *dev_priv;
  1488. bool ret = true;
  1489. spin_lock(&mchdev_lock);
  1490. if (!i915_mch_dev) {
  1491. ret = false;
  1492. goto out_unlock;
  1493. }
  1494. dev_priv = i915_mch_dev;
  1495. if (dev_priv->max_delay < dev_priv->min_delay)
  1496. dev_priv->max_delay++;
  1497. out_unlock:
  1498. spin_unlock(&mchdev_lock);
  1499. return ret;
  1500. }
  1501. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1502. /**
  1503. * i915_gpu_busy - indicate GPU business to IPS
  1504. *
  1505. * Tell the IPS driver whether or not the GPU is busy.
  1506. */
  1507. bool i915_gpu_busy(void)
  1508. {
  1509. struct drm_i915_private *dev_priv;
  1510. bool ret = false;
  1511. spin_lock(&mchdev_lock);
  1512. if (!i915_mch_dev)
  1513. goto out_unlock;
  1514. dev_priv = i915_mch_dev;
  1515. ret = dev_priv->busy;
  1516. out_unlock:
  1517. spin_unlock(&mchdev_lock);
  1518. return ret;
  1519. }
  1520. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1521. /**
  1522. * i915_gpu_turbo_disable - disable graphics turbo
  1523. *
  1524. * Disable graphics turbo by resetting the max frequency and setting the
  1525. * current frequency to the default.
  1526. */
  1527. bool i915_gpu_turbo_disable(void)
  1528. {
  1529. struct drm_i915_private *dev_priv;
  1530. bool ret = true;
  1531. spin_lock(&mchdev_lock);
  1532. if (!i915_mch_dev) {
  1533. ret = false;
  1534. goto out_unlock;
  1535. }
  1536. dev_priv = i915_mch_dev;
  1537. dev_priv->max_delay = dev_priv->fstart;
  1538. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1539. ret = false;
  1540. out_unlock:
  1541. spin_unlock(&mchdev_lock);
  1542. return ret;
  1543. }
  1544. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1545. /**
  1546. * i915_driver_load - setup chip and create an initial config
  1547. * @dev: DRM device
  1548. * @flags: startup flags
  1549. *
  1550. * The driver load routine has to do several things:
  1551. * - drive output discovery via intel_modeset_init()
  1552. * - initialize the memory manager
  1553. * - allocate initial config memory
  1554. * - setup the DRM framebuffer with the allocated memory
  1555. */
  1556. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1557. {
  1558. struct drm_i915_private *dev_priv;
  1559. int ret = 0, mmio_bar;
  1560. uint32_t agp_size;
  1561. /* i915 has 4 more counters */
  1562. dev->counters += 4;
  1563. dev->types[6] = _DRM_STAT_IRQ;
  1564. dev->types[7] = _DRM_STAT_PRIMARY;
  1565. dev->types[8] = _DRM_STAT_SECONDARY;
  1566. dev->types[9] = _DRM_STAT_DMA;
  1567. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1568. if (dev_priv == NULL)
  1569. return -ENOMEM;
  1570. dev->dev_private = (void *)dev_priv;
  1571. dev_priv->dev = dev;
  1572. dev_priv->info = (struct intel_device_info *) flags;
  1573. if (i915_get_bridge_dev(dev)) {
  1574. ret = -EIO;
  1575. goto free_priv;
  1576. }
  1577. /* overlay on gen2 is broken and can't address above 1G */
  1578. if (IS_GEN2(dev))
  1579. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1580. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1581. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1582. if (!dev_priv->regs) {
  1583. DRM_ERROR("failed to map registers\n");
  1584. ret = -EIO;
  1585. goto put_bridge;
  1586. }
  1587. dev_priv->mm.gtt = intel_gtt_get();
  1588. if (!dev_priv->mm.gtt) {
  1589. DRM_ERROR("Failed to initialize GTT\n");
  1590. ret = -ENODEV;
  1591. goto out_iomapfree;
  1592. }
  1593. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1594. dev_priv->mm.gtt_mapping =
  1595. io_mapping_create_wc(dev->agp->base, agp_size);
  1596. if (dev_priv->mm.gtt_mapping == NULL) {
  1597. ret = -EIO;
  1598. goto out_rmmap;
  1599. }
  1600. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1601. * one would think, because the kernel disables PAT on first
  1602. * generation Core chips because WC PAT gets overridden by a UC
  1603. * MTRR if present. Even if a UC MTRR isn't present.
  1604. */
  1605. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1606. agp_size,
  1607. MTRR_TYPE_WRCOMB, 1);
  1608. if (dev_priv->mm.gtt_mtrr < 0) {
  1609. DRM_INFO("MTRR allocation failed. Graphics "
  1610. "performance may suffer.\n");
  1611. }
  1612. /* The i915 workqueue is primarily used for batched retirement of
  1613. * requests (and thus managing bo) once the task has been completed
  1614. * by the GPU. i915_gem_retire_requests() is called directly when we
  1615. * need high-priority retirement, such as waiting for an explicit
  1616. * bo.
  1617. *
  1618. * It is also used for periodic low-priority events, such as
  1619. * idle-timers and recording error state.
  1620. *
  1621. * All tasks on the workqueue are expected to acquire the dev mutex
  1622. * so there is no point in running more than one instance of the
  1623. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1624. */
  1625. dev_priv->wq = alloc_workqueue("i915",
  1626. WQ_UNBOUND | WQ_NON_REENTRANT,
  1627. 1);
  1628. if (dev_priv->wq == NULL) {
  1629. DRM_ERROR("Failed to create our workqueue.\n");
  1630. ret = -ENOMEM;
  1631. goto out_iomapfree;
  1632. }
  1633. /* enable GEM by default */
  1634. dev_priv->has_gem = 1;
  1635. if (dev_priv->has_gem == 0 &&
  1636. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1637. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1638. ret = -ENODEV;
  1639. goto out_workqueue_free;
  1640. }
  1641. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1642. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1643. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1644. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1645. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1646. }
  1647. /* Try to make sure MCHBAR is enabled before poking at it */
  1648. intel_setup_mchbar(dev);
  1649. intel_setup_gmbus(dev);
  1650. intel_opregion_setup(dev);
  1651. /* Make sure the bios did its job and set up vital registers */
  1652. intel_setup_bios(dev);
  1653. i915_gem_load(dev);
  1654. /* Init HWS */
  1655. if (!I915_NEED_GFX_HWS(dev)) {
  1656. ret = i915_init_phys_hws(dev);
  1657. if (ret)
  1658. goto out_gem_unload;
  1659. }
  1660. if (IS_PINEVIEW(dev))
  1661. i915_pineview_get_mem_freq(dev);
  1662. else if (IS_GEN5(dev))
  1663. i915_ironlake_get_mem_freq(dev);
  1664. /* On the 945G/GM, the chipset reports the MSI capability on the
  1665. * integrated graphics even though the support isn't actually there
  1666. * according to the published specs. It doesn't appear to function
  1667. * correctly in testing on 945G.
  1668. * This may be a side effect of MSI having been made available for PEG
  1669. * and the registers being closely associated.
  1670. *
  1671. * According to chipset errata, on the 965GM, MSI interrupts may
  1672. * be lost or delayed, but we use them anyways to avoid
  1673. * stuck interrupts on some machines.
  1674. */
  1675. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1676. pci_enable_msi(dev->pdev);
  1677. spin_lock_init(&dev_priv->irq_lock);
  1678. spin_lock_init(&dev_priv->error_lock);
  1679. dev_priv->trace_irq_seqno = 0;
  1680. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1681. if (ret)
  1682. goto out_gem_unload;
  1683. /* Start out suspended */
  1684. dev_priv->mm.suspended = 1;
  1685. intel_detect_pch(dev);
  1686. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1687. ret = i915_load_modeset_init(dev);
  1688. if (ret < 0) {
  1689. DRM_ERROR("failed to init modeset\n");
  1690. goto out_gem_unload;
  1691. }
  1692. }
  1693. /* Must be done after probing outputs */
  1694. intel_opregion_init(dev);
  1695. acpi_video_register();
  1696. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1697. (unsigned long) dev);
  1698. spin_lock(&mchdev_lock);
  1699. i915_mch_dev = dev_priv;
  1700. dev_priv->mchdev_lock = &mchdev_lock;
  1701. spin_unlock(&mchdev_lock);
  1702. return 0;
  1703. out_gem_unload:
  1704. if (dev->pdev->msi_enabled)
  1705. pci_disable_msi(dev->pdev);
  1706. intel_teardown_gmbus(dev);
  1707. intel_teardown_mchbar(dev);
  1708. out_workqueue_free:
  1709. destroy_workqueue(dev_priv->wq);
  1710. out_iomapfree:
  1711. io_mapping_free(dev_priv->mm.gtt_mapping);
  1712. out_rmmap:
  1713. pci_iounmap(dev->pdev, dev_priv->regs);
  1714. put_bridge:
  1715. pci_dev_put(dev_priv->bridge_dev);
  1716. free_priv:
  1717. kfree(dev_priv);
  1718. return ret;
  1719. }
  1720. int i915_driver_unload(struct drm_device *dev)
  1721. {
  1722. struct drm_i915_private *dev_priv = dev->dev_private;
  1723. int ret;
  1724. spin_lock(&mchdev_lock);
  1725. i915_mch_dev = NULL;
  1726. spin_unlock(&mchdev_lock);
  1727. if (dev_priv->mm.inactive_shrinker.shrink)
  1728. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1729. mutex_lock(&dev->struct_mutex);
  1730. ret = i915_gpu_idle(dev);
  1731. if (ret)
  1732. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1733. mutex_unlock(&dev->struct_mutex);
  1734. /* Cancel the retire work handler, which should be idle now. */
  1735. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1736. io_mapping_free(dev_priv->mm.gtt_mapping);
  1737. if (dev_priv->mm.gtt_mtrr >= 0) {
  1738. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1739. dev->agp->agp_info.aper_size * 1024 * 1024);
  1740. dev_priv->mm.gtt_mtrr = -1;
  1741. }
  1742. acpi_video_unregister();
  1743. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1744. intel_fbdev_fini(dev);
  1745. intel_modeset_cleanup(dev);
  1746. /*
  1747. * free the memory space allocated for the child device
  1748. * config parsed from VBT
  1749. */
  1750. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1751. kfree(dev_priv->child_dev);
  1752. dev_priv->child_dev = NULL;
  1753. dev_priv->child_dev_num = 0;
  1754. }
  1755. vga_switcheroo_unregister_client(dev->pdev);
  1756. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1757. }
  1758. /* Free error state after interrupts are fully disabled. */
  1759. del_timer_sync(&dev_priv->hangcheck_timer);
  1760. cancel_work_sync(&dev_priv->error_work);
  1761. i915_destroy_error_state(dev);
  1762. if (dev->pdev->msi_enabled)
  1763. pci_disable_msi(dev->pdev);
  1764. intel_opregion_fini(dev);
  1765. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1766. /* Flush any outstanding unpin_work. */
  1767. flush_workqueue(dev_priv->wq);
  1768. i915_gem_free_all_phys_object(dev);
  1769. mutex_lock(&dev->struct_mutex);
  1770. i915_gem_cleanup_ringbuffer(dev);
  1771. mutex_unlock(&dev->struct_mutex);
  1772. if (I915_HAS_FBC(dev) && i915_powersave)
  1773. i915_cleanup_compression(dev);
  1774. drm_mm_takedown(&dev_priv->mm.stolen);
  1775. intel_cleanup_overlay(dev);
  1776. if (!I915_NEED_GFX_HWS(dev))
  1777. i915_free_hws(dev);
  1778. }
  1779. if (dev_priv->regs != NULL)
  1780. pci_iounmap(dev->pdev, dev_priv->regs);
  1781. intel_teardown_gmbus(dev);
  1782. intel_teardown_mchbar(dev);
  1783. destroy_workqueue(dev_priv->wq);
  1784. pci_dev_put(dev_priv->bridge_dev);
  1785. kfree(dev->dev_private);
  1786. return 0;
  1787. }
  1788. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1789. {
  1790. struct drm_i915_file_private *file_priv;
  1791. DRM_DEBUG_DRIVER("\n");
  1792. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1793. if (!file_priv)
  1794. return -ENOMEM;
  1795. file->driver_priv = file_priv;
  1796. spin_lock_init(&file_priv->mm.lock);
  1797. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1798. return 0;
  1799. }
  1800. /**
  1801. * i915_driver_lastclose - clean up after all DRM clients have exited
  1802. * @dev: DRM device
  1803. *
  1804. * Take care of cleaning up after all DRM clients have exited. In the
  1805. * mode setting case, we want to restore the kernel's initial mode (just
  1806. * in case the last client left us in a bad state).
  1807. *
  1808. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1809. * and DMA structures, since the kernel won't be using them, and clea
  1810. * up any GEM state.
  1811. */
  1812. void i915_driver_lastclose(struct drm_device * dev)
  1813. {
  1814. drm_i915_private_t *dev_priv = dev->dev_private;
  1815. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1816. drm_fb_helper_restore();
  1817. vga_switcheroo_process_delayed_switch();
  1818. return;
  1819. }
  1820. i915_gem_lastclose(dev);
  1821. if (dev_priv->agp_heap)
  1822. i915_mem_takedown(&(dev_priv->agp_heap));
  1823. i915_dma_cleanup(dev);
  1824. }
  1825. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1826. {
  1827. drm_i915_private_t *dev_priv = dev->dev_private;
  1828. i915_gem_release(dev, file_priv);
  1829. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1830. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1831. }
  1832. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1833. {
  1834. struct drm_i915_file_private *file_priv = file->driver_priv;
  1835. kfree(file_priv);
  1836. }
  1837. struct drm_ioctl_desc i915_ioctls[] = {
  1838. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1839. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1840. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1841. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1842. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1843. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1844. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1845. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1846. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1847. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1848. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1849. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1850. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1851. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1852. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1853. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1854. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1855. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1856. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1857. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1858. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1859. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1860. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1861. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1862. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1863. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1864. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1865. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1866. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1867. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1868. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1869. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1870. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1871. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1872. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1873. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1874. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1875. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1876. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1877. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1878. };
  1879. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1880. /**
  1881. * Determine if the device really is AGP or not.
  1882. *
  1883. * All Intel graphics chipsets are treated as AGP, even if they are really
  1884. * PCI-e.
  1885. *
  1886. * \param dev The device to be tested.
  1887. *
  1888. * \returns
  1889. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1890. */
  1891. int i915_driver_device_is_agp(struct drm_device * dev)
  1892. {
  1893. return 1;
  1894. }