ql4_def.h 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <linux/bsg-lib.h>
  27. #include <net/tcp.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_host.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_cmnd.h>
  32. #include <scsi/scsi_transport.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include <scsi/scsi_bsg_iscsi.h>
  35. #include <scsi/scsi_netlink.h>
  36. #include <scsi/libiscsi.h>
  37. #include "ql4_dbg.h"
  38. #include "ql4_nx.h"
  39. #include "ql4_fw.h"
  40. #include "ql4_nvram.h"
  41. #include "ql4_83xx.h"
  42. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  43. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  44. #endif
  45. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  46. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  47. #endif
  48. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  49. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  50. #endif
  51. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  52. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  53. #endif
  54. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
  55. #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
  56. #endif
  57. #define ISP4XXX_PCI_FN_1 0x1
  58. #define ISP4XXX_PCI_FN_2 0x3
  59. #define QLA_SUCCESS 0
  60. #define QLA_ERROR 1
  61. /*
  62. * Data bit definitions
  63. */
  64. #define BIT_0 0x1
  65. #define BIT_1 0x2
  66. #define BIT_2 0x4
  67. #define BIT_3 0x8
  68. #define BIT_4 0x10
  69. #define BIT_5 0x20
  70. #define BIT_6 0x40
  71. #define BIT_7 0x80
  72. #define BIT_8 0x100
  73. #define BIT_9 0x200
  74. #define BIT_10 0x400
  75. #define BIT_11 0x800
  76. #define BIT_12 0x1000
  77. #define BIT_13 0x2000
  78. #define BIT_14 0x4000
  79. #define BIT_15 0x8000
  80. #define BIT_16 0x10000
  81. #define BIT_17 0x20000
  82. #define BIT_18 0x40000
  83. #define BIT_19 0x80000
  84. #define BIT_20 0x100000
  85. #define BIT_21 0x200000
  86. #define BIT_22 0x400000
  87. #define BIT_23 0x800000
  88. #define BIT_24 0x1000000
  89. #define BIT_25 0x2000000
  90. #define BIT_26 0x4000000
  91. #define BIT_27 0x8000000
  92. #define BIT_28 0x10000000
  93. #define BIT_29 0x20000000
  94. #define BIT_30 0x40000000
  95. #define BIT_31 0x80000000
  96. /**
  97. * Macros to help code, maintain, etc.
  98. **/
  99. #define ql4_printk(level, ha, format, arg...) \
  100. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  101. /*
  102. * Host adapter default definitions
  103. ***********************************/
  104. #define MAX_HBAS 16
  105. #define MAX_BUSES 1
  106. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  107. #define MAX_LUNS 0xffff
  108. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  109. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  110. #define MAX_PDU_ENTRIES 32
  111. #define INVALID_ENTRY 0xFFFF
  112. #define MAX_CMDS_TO_RISC 1024
  113. #define MAX_SRBS MAX_CMDS_TO_RISC
  114. #define MBOX_AEN_REG_COUNT 8
  115. #define MAX_INIT_RETRIES 5
  116. /*
  117. * Buffer sizes
  118. */
  119. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  120. #define RESPONSE_QUEUE_DEPTH 64
  121. #define QUEUE_SIZE 64
  122. #define DMA_BUFFER_SIZE 512
  123. #define IOCB_HIWAT_CUSHION 4
  124. /*
  125. * Misc
  126. */
  127. #define MAC_ADDR_LEN 6 /* in bytes */
  128. #define IP_ADDR_LEN 4 /* in bytes */
  129. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  130. #define DRIVER_NAME "qla4xxx"
  131. #define MAX_LINKED_CMDS_PER_LUN 3
  132. #define MAX_REQS_SERVICED_PER_INTR 1
  133. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  134. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  135. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  136. #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
  137. /* recovery timeout */
  138. #define LSDW(x) ((u32)((u64)(x)))
  139. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  140. #define DEV_TYPE_IPV4 "ipv4"
  141. #define DEV_TYPE_IPV6 "ipv6"
  142. #define DEV_DB_NON_PERSISTENT 0
  143. #define DEV_DB_PERSISTENT 1
  144. #define COPY_ISID(dst_isid, src_isid) { \
  145. int i, j; \
  146. for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
  147. dst_isid[i++] = src_isid[j--]; \
  148. }
  149. #define SET_BITVAL(o, n, v) { \
  150. if (o) \
  151. n |= v; \
  152. else \
  153. n &= ~v; \
  154. }
  155. /*
  156. * Retry & Timeout Values
  157. */
  158. #define MBOX_TOV 60
  159. #define SOFT_RESET_TOV 30
  160. #define RESET_INTR_TOV 3
  161. #define SEMAPHORE_TOV 10
  162. #define ADAPTER_INIT_TOV 30
  163. #define ADAPTER_RESET_TOV 180
  164. #define EXTEND_CMD_TOV 60
  165. #define WAIT_CMD_TOV 30
  166. #define EH_WAIT_CMD_TOV 120
  167. #define FIRMWARE_UP_TOV 60
  168. #define RESET_FIRMWARE_TOV 30
  169. #define LOGOUT_TOV 10
  170. #define IOCB_TOV_MARGIN 10
  171. #define RELOGIN_TOV 18
  172. #define ISNS_DEREG_TOV 5
  173. #define HBA_ONLINE_TOV 30
  174. #define DISABLE_ACB_TOV 30
  175. #define IP_CONFIG_TOV 30
  176. #define LOGIN_TOV 12
  177. #define BOOT_LOGIN_RESP_TOV 60
  178. #define MAX_RESET_HA_RETRIES 2
  179. #define FW_ALIVE_WAIT_TOV 3
  180. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  181. /*
  182. * SCSI Request Block structure (srb) that is placed
  183. * on cmd->SCp location of every I/O [We have 22 bytes available]
  184. */
  185. struct srb {
  186. struct list_head list; /* (8) */
  187. struct scsi_qla_host *ha; /* HA the SP is queued on */
  188. struct ddb_entry *ddb;
  189. uint16_t flags; /* (1) Status flags. */
  190. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  191. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  192. uint8_t state; /* (1) Status flags. */
  193. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  194. #define SRB_FREE_STATE 1
  195. #define SRB_ACTIVE_STATE 3
  196. #define SRB_ACTIVE_TIMEOUT_STATE 4
  197. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  198. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  199. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  200. struct kref srb_ref; /* reference count for this srb */
  201. uint8_t err_id; /* error id */
  202. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  203. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  204. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  205. #define SRB_ERR_OTHER 4
  206. uint16_t reserved;
  207. uint16_t iocb_tov;
  208. uint16_t iocb_cnt; /* Number of used iocbs */
  209. uint16_t cc_stat;
  210. /* Used for extended sense / status continuation */
  211. uint8_t *req_sense_ptr;
  212. uint16_t req_sense_len;
  213. uint16_t reserved2;
  214. };
  215. /* Mailbox request block structure */
  216. struct mrb {
  217. struct scsi_qla_host *ha;
  218. struct mbox_cmd_iocb *mbox;
  219. uint32_t mbox_cmd;
  220. uint16_t iocb_cnt; /* Number of used iocbs */
  221. uint32_t pid;
  222. };
  223. /*
  224. * Asynchronous Event Queue structure
  225. */
  226. struct aen {
  227. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  228. };
  229. struct ql4_aen_log {
  230. int count;
  231. struct aen entry[MAX_AEN_ENTRIES];
  232. };
  233. /*
  234. * Device Database (DDB) structure
  235. */
  236. struct ddb_entry {
  237. struct scsi_qla_host *ha;
  238. struct iscsi_cls_session *sess;
  239. struct iscsi_cls_conn *conn;
  240. uint16_t fw_ddb_index; /* DDB firmware index */
  241. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  242. uint16_t ddb_type;
  243. #define FLASH_DDB 0x01
  244. struct dev_db_entry fw_ddb_entry;
  245. int (*unblock_sess)(struct iscsi_cls_session *cls_session);
  246. int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
  247. struct ddb_entry *ddb_entry, uint32_t state);
  248. /* Driver Re-login */
  249. unsigned long flags; /* DDB Flags */
  250. uint16_t default_relogin_timeout; /* Max time to wait for
  251. * relogin to complete */
  252. atomic_t retry_relogin_timer; /* Min Time between relogins
  253. * (4000 only) */
  254. atomic_t relogin_timer; /* Max Time to wait for
  255. * relogin to complete */
  256. atomic_t relogin_retry_count; /* Num of times relogin has been
  257. * retried */
  258. uint32_t default_time2wait; /* Default Min time between
  259. * relogins (+aens) */
  260. uint16_t chap_tbl_idx;
  261. };
  262. struct qla_ddb_index {
  263. struct list_head list;
  264. uint16_t fw_ddb_idx;
  265. struct dev_db_entry fw_ddb;
  266. uint8_t flash_isid[6];
  267. };
  268. #define DDB_IPADDR_LEN 64
  269. struct ql4_tuple_ddb {
  270. int port;
  271. int tpgt;
  272. char ip_addr[DDB_IPADDR_LEN];
  273. char iscsi_name[ISCSI_NAME_SIZE];
  274. uint16_t options;
  275. #define DDB_OPT_IPV6 0x0e0e
  276. #define DDB_OPT_IPV4 0x0f0f
  277. uint8_t isid[6];
  278. };
  279. /*
  280. * DDB states.
  281. */
  282. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  283. * this device */
  284. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  285. * commands */
  286. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  287. * to re-login */
  288. /*
  289. * DDB flags.
  290. */
  291. #define DF_RELOGIN 0 /* Relogin to device */
  292. #define DF_BOOT_TGT 1 /* Boot target entry */
  293. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  294. #define DF_FO_MASKED 3
  295. enum qla4_work_type {
  296. QLA4_EVENT_AEN,
  297. QLA4_EVENT_PING_STATUS,
  298. };
  299. struct qla4_work_evt {
  300. struct list_head list;
  301. enum qla4_work_type type;
  302. union {
  303. struct {
  304. enum iscsi_host_event_code code;
  305. uint32_t data_size;
  306. uint8_t data[0];
  307. } aen;
  308. struct {
  309. uint32_t status;
  310. uint32_t pid;
  311. uint32_t data_size;
  312. uint8_t data[0];
  313. } ping;
  314. } u;
  315. };
  316. struct ql82xx_hw_data {
  317. /* Offsets for flash/nvram access (set to ~0 if not used). */
  318. uint32_t flash_conf_off;
  319. uint32_t flash_data_off;
  320. uint32_t fdt_wrt_disable;
  321. uint32_t fdt_erase_cmd;
  322. uint32_t fdt_block_size;
  323. uint32_t fdt_unprotect_sec_cmd;
  324. uint32_t fdt_protect_sec_cmd;
  325. uint32_t flt_region_flt;
  326. uint32_t flt_region_fdt;
  327. uint32_t flt_region_boot;
  328. uint32_t flt_region_bootload;
  329. uint32_t flt_region_fw;
  330. uint32_t flt_iscsi_param;
  331. uint32_t flt_region_chap;
  332. uint32_t flt_chap_size;
  333. uint32_t flt_region_ddb;
  334. uint32_t flt_ddb_size;
  335. };
  336. struct qla4_8xxx_legacy_intr_set {
  337. uint32_t int_vec_bit;
  338. uint32_t tgt_status_reg;
  339. uint32_t tgt_mask_reg;
  340. uint32_t pci_int_reg;
  341. };
  342. /* MSI-X Support */
  343. #define QLA_MSIX_DEFAULT 0x00
  344. #define QLA_MSIX_RSP_Q 0x01
  345. #define QLA_MSIX_ENTRIES 2
  346. #define QLA_MIDX_DEFAULT 0
  347. #define QLA_MIDX_RSP_Q 1
  348. struct ql4_msix_entry {
  349. int have_irq;
  350. uint16_t msix_vector;
  351. uint16_t msix_entry;
  352. };
  353. /*
  354. * ISP Operations
  355. */
  356. struct isp_operations {
  357. int (*iospace_config) (struct scsi_qla_host *ha);
  358. void (*pci_config) (struct scsi_qla_host *);
  359. void (*disable_intrs) (struct scsi_qla_host *);
  360. void (*enable_intrs) (struct scsi_qla_host *);
  361. int (*start_firmware) (struct scsi_qla_host *);
  362. int (*restart_firmware) (struct scsi_qla_host *);
  363. irqreturn_t (*intr_handler) (int , void *);
  364. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  365. int (*need_reset) (struct scsi_qla_host *);
  366. int (*reset_chip) (struct scsi_qla_host *);
  367. int (*reset_firmware) (struct scsi_qla_host *);
  368. void (*queue_iocb) (struct scsi_qla_host *);
  369. void (*complete_iocb) (struct scsi_qla_host *);
  370. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  371. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  372. int (*get_sys_info) (struct scsi_qla_host *);
  373. uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
  374. void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
  375. int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
  376. int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
  377. int (*idc_lock) (struct scsi_qla_host *);
  378. void (*idc_unlock) (struct scsi_qla_host *);
  379. void (*rom_lock_recovery) (struct scsi_qla_host *);
  380. void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
  381. void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
  382. };
  383. struct ql4_mdump_size_table {
  384. uint32_t size;
  385. uint32_t size_cmask_02;
  386. uint32_t size_cmask_04;
  387. uint32_t size_cmask_08;
  388. uint32_t size_cmask_10;
  389. uint32_t size_cmask_FF;
  390. uint32_t version;
  391. };
  392. /*qla4xxx ipaddress configuration details */
  393. struct ipaddress_config {
  394. uint16_t ipv4_options;
  395. uint16_t tcp_options;
  396. uint16_t ipv4_vlan_tag;
  397. uint8_t ipv4_addr_state;
  398. uint8_t ip_address[IP_ADDR_LEN];
  399. uint8_t subnet_mask[IP_ADDR_LEN];
  400. uint8_t gateway[IP_ADDR_LEN];
  401. uint32_t ipv6_options;
  402. uint32_t ipv6_addl_options;
  403. uint8_t ipv6_link_local_state;
  404. uint8_t ipv6_addr0_state;
  405. uint8_t ipv6_addr1_state;
  406. uint8_t ipv6_default_router_state;
  407. uint16_t ipv6_vlan_tag;
  408. struct in6_addr ipv6_link_local_addr;
  409. struct in6_addr ipv6_addr0;
  410. struct in6_addr ipv6_addr1;
  411. struct in6_addr ipv6_default_router_addr;
  412. uint16_t eth_mtu_size;
  413. uint16_t ipv4_port;
  414. uint16_t ipv6_port;
  415. };
  416. #define QL4_CHAP_MAX_NAME_LEN 256
  417. #define QL4_CHAP_MAX_SECRET_LEN 100
  418. #define LOCAL_CHAP 0
  419. #define BIDI_CHAP 1
  420. struct ql4_chap_format {
  421. u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
  422. u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
  423. u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
  424. u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
  425. u16 intr_chap_name_length;
  426. u16 intr_secret_length;
  427. u16 target_chap_name_length;
  428. u16 target_secret_length;
  429. };
  430. struct ip_address_format {
  431. u8 ip_type;
  432. u8 ip_address[16];
  433. };
  434. struct ql4_conn_info {
  435. u16 dest_port;
  436. struct ip_address_format dest_ipaddr;
  437. struct ql4_chap_format chap;
  438. };
  439. struct ql4_boot_session_info {
  440. u8 target_name[224];
  441. struct ql4_conn_info conn_list[1];
  442. };
  443. struct ql4_boot_tgt_info {
  444. struct ql4_boot_session_info boot_pri_sess;
  445. struct ql4_boot_session_info boot_sec_sess;
  446. };
  447. /*
  448. * Linux Host Adapter structure
  449. */
  450. struct scsi_qla_host {
  451. /* Linux adapter configuration data */
  452. unsigned long flags;
  453. #define AF_ONLINE 0 /* 0x00000001 */
  454. #define AF_INIT_DONE 1 /* 0x00000002 */
  455. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  456. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  457. #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
  458. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  459. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  460. #define AF_LINK_UP 8 /* 0x00000100 */
  461. #define AF_LOOPBACK 9 /* 0x00000200 */
  462. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  463. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  464. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  465. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  466. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  467. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  468. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  469. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  470. #define AF_EEH_BUSY 20 /* 0x00100000 */
  471. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  472. #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
  473. #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
  474. #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
  475. #define AF_82XX_DUMP_READING 26 /* 0x04000000 */
  476. #define AF_83XX_NO_FW_DUMP 27 /* 0x08000000 */
  477. #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
  478. #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
  479. unsigned long dpc_flags;
  480. #define DPC_RESET_HA 1 /* 0x00000002 */
  481. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  482. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  483. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  484. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  485. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  486. #define DPC_AEN 9 /* 0x00000200 */
  487. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  488. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  489. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  490. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  491. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  492. #define DPC_POST_IDC_ACK 23 /* 0x00200000 */
  493. struct Scsi_Host *host; /* pointer to host data */
  494. uint32_t tot_ddbs;
  495. uint16_t iocb_cnt;
  496. uint16_t iocb_hiwat;
  497. /* SRB cache. */
  498. #define SRB_MIN_REQ 128
  499. mempool_t *srb_mempool;
  500. /* pci information */
  501. struct pci_dev *pdev;
  502. struct isp_reg __iomem *reg; /* Base I/O address */
  503. unsigned long pio_address;
  504. unsigned long pio_length;
  505. #define MIN_IOBASE_LEN 0x100
  506. uint16_t req_q_count;
  507. unsigned long host_no;
  508. /* NVRAM registers */
  509. struct eeprom_data *nvram;
  510. spinlock_t hardware_lock ____cacheline_aligned;
  511. uint32_t eeprom_cmd_data;
  512. /* Counters for general statistics */
  513. uint64_t isr_count;
  514. uint64_t adapter_error_count;
  515. uint64_t device_error_count;
  516. uint64_t total_io_count;
  517. uint64_t total_mbytes_xferred;
  518. uint64_t link_failure_count;
  519. uint64_t invalid_crc_count;
  520. uint32_t bytes_xfered;
  521. uint32_t spurious_int_count;
  522. uint32_t aborted_io_count;
  523. uint32_t io_timeout_count;
  524. uint32_t mailbox_timeout_count;
  525. uint32_t seconds_since_last_intr;
  526. uint32_t seconds_since_last_heartbeat;
  527. uint32_t mac_index;
  528. /* Info Needed for Management App */
  529. /* --- From GetFwVersion --- */
  530. uint32_t firmware_version[2];
  531. uint32_t patch_number;
  532. uint32_t build_number;
  533. uint32_t board_id;
  534. /* --- From Init_FW --- */
  535. /* init_cb_t *init_cb; */
  536. uint16_t firmware_options;
  537. uint8_t alias[32];
  538. uint8_t name_string[256];
  539. uint8_t heartbeat_interval;
  540. /* --- From FlashSysInfo --- */
  541. uint8_t my_mac[MAC_ADDR_LEN];
  542. uint8_t serial_number[16];
  543. uint16_t port_num;
  544. /* --- From GetFwState --- */
  545. uint32_t firmware_state;
  546. uint32_t addl_fw_state;
  547. /* Linux kernel thread */
  548. struct workqueue_struct *dpc_thread;
  549. struct work_struct dpc_work;
  550. /* Linux timer thread */
  551. struct timer_list timer;
  552. uint32_t timer_active;
  553. /* Recovery Timers */
  554. atomic_t check_relogin_timeouts;
  555. uint32_t retry_reset_ha_cnt;
  556. uint32_t isp_reset_timer; /* reset test timer */
  557. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  558. int eh_start;
  559. struct list_head free_srb_q;
  560. uint16_t free_srb_q_count;
  561. uint16_t num_srbs_allocated;
  562. /* DMA Memory Block */
  563. void *queues;
  564. dma_addr_t queues_dma;
  565. unsigned long queues_len;
  566. #define MEM_ALIGN_VALUE \
  567. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  568. sizeof(struct queue_entry))
  569. /* request and response queue variables */
  570. dma_addr_t request_dma;
  571. struct queue_entry *request_ring;
  572. struct queue_entry *request_ptr;
  573. dma_addr_t response_dma;
  574. struct queue_entry *response_ring;
  575. struct queue_entry *response_ptr;
  576. dma_addr_t shadow_regs_dma;
  577. struct shadow_regs *shadow_regs;
  578. uint16_t request_in; /* Current indexes. */
  579. uint16_t request_out;
  580. uint16_t response_in;
  581. uint16_t response_out;
  582. /* aen queue variables */
  583. uint16_t aen_q_count; /* Number of available aen_q entries */
  584. uint16_t aen_in; /* Current indexes */
  585. uint16_t aen_out;
  586. struct aen aen_q[MAX_AEN_ENTRIES];
  587. struct ql4_aen_log aen_log;/* tracks all aens */
  588. /* This mutex protects several threads to do mailbox commands
  589. * concurrently.
  590. */
  591. struct mutex mbox_sem;
  592. /* temporary mailbox status registers */
  593. volatile uint8_t mbox_status_count;
  594. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  595. /* FW ddb index map */
  596. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  597. /* Saved srb for status continuation entry processing */
  598. struct srb *status_srb;
  599. uint8_t acb_version;
  600. /* qla82xx specific fields */
  601. struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
  602. unsigned long nx_pcibase; /* Base I/O address */
  603. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  604. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  605. unsigned long first_page_group_start;
  606. unsigned long first_page_group_end;
  607. uint32_t crb_win;
  608. uint32_t curr_window;
  609. uint32_t ddr_mn_window;
  610. unsigned long mn_win_crb;
  611. unsigned long ms_win_crb;
  612. int qdr_sn_window;
  613. rwlock_t hw_lock;
  614. uint16_t func_num;
  615. int link_width;
  616. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  617. u32 nx_crb_mask;
  618. uint8_t revision_id;
  619. uint32_t fw_heartbeat_counter;
  620. struct isp_operations *isp_ops;
  621. struct ql82xx_hw_data hw;
  622. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  623. uint32_t nx_dev_init_timeout;
  624. uint32_t nx_reset_timeout;
  625. void *fw_dump;
  626. uint32_t fw_dump_size;
  627. uint32_t fw_dump_capture_mask;
  628. void *fw_dump_tmplt_hdr;
  629. uint32_t fw_dump_tmplt_size;
  630. struct completion mbx_intr_comp;
  631. struct ipaddress_config ip_config;
  632. struct iscsi_iface *iface_ipv4;
  633. struct iscsi_iface *iface_ipv6_0;
  634. struct iscsi_iface *iface_ipv6_1;
  635. /* --- From About Firmware --- */
  636. uint16_t iscsi_major;
  637. uint16_t iscsi_minor;
  638. uint16_t bootload_major;
  639. uint16_t bootload_minor;
  640. uint16_t bootload_patch;
  641. uint16_t bootload_build;
  642. uint16_t def_timeout; /* Default login timeout */
  643. uint32_t flash_state;
  644. #define QLFLASH_WAITING 0
  645. #define QLFLASH_READING 1
  646. #define QLFLASH_WRITING 2
  647. struct dma_pool *chap_dma_pool;
  648. uint8_t *chap_list; /* CHAP table cache */
  649. struct mutex chap_sem;
  650. #define CHAP_DMA_BLOCK_SIZE 512
  651. struct workqueue_struct *task_wq;
  652. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  653. #define SYSFS_FLAG_FW_SEL_BOOT 2
  654. struct iscsi_boot_kset *boot_kset;
  655. struct ql4_boot_tgt_info boot_tgt;
  656. uint16_t phy_port_num;
  657. uint16_t phy_port_cnt;
  658. uint16_t iscsi_pci_func_cnt;
  659. uint8_t model_name[16];
  660. struct completion disable_acb_comp;
  661. struct dma_pool *fw_ddb_dma_pool;
  662. #define DDB_DMA_BLOCK_SIZE 512
  663. uint16_t pri_ddb_idx;
  664. uint16_t sec_ddb_idx;
  665. int is_reset;
  666. uint16_t temperature;
  667. /* event work list */
  668. struct list_head work_list;
  669. spinlock_t work_lock;
  670. /* mbox iocb */
  671. #define MAX_MRB 128
  672. struct mrb *active_mrb_array[MAX_MRB];
  673. uint32_t mrb_index;
  674. uint32_t *reg_tbl;
  675. struct qla4_83xx_reset_template reset_tmplt;
  676. struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
  677. for ISP8324 */
  678. uint32_t pf_bit;
  679. struct qla4_83xx_idc_information idc_info;
  680. };
  681. struct ql4_task_data {
  682. struct scsi_qla_host *ha;
  683. uint8_t iocb_req_cnt;
  684. dma_addr_t data_dma;
  685. void *req_buffer;
  686. dma_addr_t req_dma;
  687. uint32_t req_len;
  688. void *resp_buffer;
  689. dma_addr_t resp_dma;
  690. uint32_t resp_len;
  691. struct iscsi_task *task;
  692. struct passthru_status sts;
  693. struct work_struct task_work;
  694. };
  695. struct qla_endpoint {
  696. struct Scsi_Host *host;
  697. struct sockaddr_storage dst_addr;
  698. };
  699. struct qla_conn {
  700. struct qla_endpoint *qla_ep;
  701. };
  702. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  703. {
  704. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  705. }
  706. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  707. {
  708. return ((ha->ip_config.ipv6_options &
  709. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  710. }
  711. static inline int is_qla4010(struct scsi_qla_host *ha)
  712. {
  713. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  714. }
  715. static inline int is_qla4022(struct scsi_qla_host *ha)
  716. {
  717. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  718. }
  719. static inline int is_qla4032(struct scsi_qla_host *ha)
  720. {
  721. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  722. }
  723. static inline int is_qla40XX(struct scsi_qla_host *ha)
  724. {
  725. return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
  726. }
  727. static inline int is_qla8022(struct scsi_qla_host *ha)
  728. {
  729. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  730. }
  731. static inline int is_qla8032(struct scsi_qla_host *ha)
  732. {
  733. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
  734. }
  735. static inline int is_qla80XX(struct scsi_qla_host *ha)
  736. {
  737. return is_qla8022(ha) || is_qla8032(ha);
  738. }
  739. static inline int is_aer_supported(struct scsi_qla_host *ha)
  740. {
  741. return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
  742. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324));
  743. }
  744. static inline int adapter_up(struct scsi_qla_host *ha)
  745. {
  746. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  747. (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
  748. (!test_bit(AF_LOOPBACK, &ha->flags));
  749. }
  750. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  751. {
  752. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  753. }
  754. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  755. {
  756. return (is_qla4010(ha) ?
  757. &ha->reg->u1.isp4010.nvram :
  758. &ha->reg->u1.isp4022.semaphore);
  759. }
  760. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  761. {
  762. return (is_qla4010(ha) ?
  763. &ha->reg->u1.isp4010.nvram :
  764. &ha->reg->u1.isp4022.nvram);
  765. }
  766. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  767. {
  768. return (is_qla4010(ha) ?
  769. &ha->reg->u2.isp4010.ext_hw_conf :
  770. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  771. }
  772. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  773. {
  774. return (is_qla4010(ha) ?
  775. &ha->reg->u2.isp4010.port_status :
  776. &ha->reg->u2.isp4022.p0.port_status);
  777. }
  778. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  779. {
  780. return (is_qla4010(ha) ?
  781. &ha->reg->u2.isp4010.port_ctrl :
  782. &ha->reg->u2.isp4022.p0.port_ctrl);
  783. }
  784. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  785. {
  786. return (is_qla4010(ha) ?
  787. &ha->reg->u2.isp4010.port_err_status :
  788. &ha->reg->u2.isp4022.p0.port_err_status);
  789. }
  790. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  791. {
  792. return (is_qla4010(ha) ?
  793. &ha->reg->u2.isp4010.gp_out :
  794. &ha->reg->u2.isp4022.p0.gp_out);
  795. }
  796. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  797. {
  798. return (is_qla4010(ha) ?
  799. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  800. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  801. }
  802. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  803. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  804. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  805. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  806. {
  807. if (is_qla4010(a))
  808. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  809. QL4010_FLASH_SEM_BITS);
  810. else
  811. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  812. (QL4022_RESOURCE_BITS_BASE_CODE |
  813. (a->mac_index)) << 13);
  814. }
  815. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  816. {
  817. if (is_qla4010(a))
  818. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  819. else
  820. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  821. }
  822. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  823. {
  824. if (is_qla4010(a))
  825. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  826. QL4010_NVRAM_SEM_BITS);
  827. else
  828. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  829. (QL4022_RESOURCE_BITS_BASE_CODE |
  830. (a->mac_index)) << 10);
  831. }
  832. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  833. {
  834. if (is_qla4010(a))
  835. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  836. else
  837. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  838. }
  839. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  840. {
  841. if (is_qla4010(a))
  842. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  843. QL4010_DRVR_SEM_BITS);
  844. else
  845. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  846. (QL4022_RESOURCE_BITS_BASE_CODE |
  847. (a->mac_index)) << 1);
  848. }
  849. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  850. {
  851. if (is_qla4010(a))
  852. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  853. else
  854. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  855. }
  856. static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
  857. {
  858. return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
  859. test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
  860. test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
  861. test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
  862. test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
  863. test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
  864. }
  865. static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
  866. const uint32_t crb_reg)
  867. {
  868. return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
  869. }
  870. static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
  871. const uint32_t crb_reg,
  872. const uint32_t value)
  873. {
  874. ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
  875. }
  876. /*---------------------------------------------------------------------------*/
  877. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  878. #define INIT_ADAPTER 0
  879. #define RESET_ADAPTER 1
  880. #define PRESERVE_DDB_LIST 0
  881. #define REBUILD_DDB_LIST 1
  882. /* Defines for process_aen() */
  883. #define PROCESS_ALL_AENS 0
  884. #define FLUSH_DDB_CHANGED_AENS 1
  885. /* Defines for udev events */
  886. #define QL4_UEVENT_CODE_FW_DUMP 0
  887. #endif /*_QLA4XXX_H */