nouveau_drv.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. int pin_refcnt;
  81. };
  82. #define nouveau_bo_tile_layout(nvbo) \
  83. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  84. static inline struct nouveau_bo *
  85. nouveau_bo(struct ttm_buffer_object *bo)
  86. {
  87. return container_of(bo, struct nouveau_bo, bo);
  88. }
  89. static inline struct nouveau_bo *
  90. nouveau_gem_object(struct drm_gem_object *gem)
  91. {
  92. return gem ? gem->driver_private : NULL;
  93. }
  94. /* TODO: submit equivalent to TTM generic API upstream? */
  95. static inline void __iomem *
  96. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  97. {
  98. bool is_iomem;
  99. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  100. &nvbo->kmap, &is_iomem);
  101. WARN_ON_ONCE(ioptr && !is_iomem);
  102. return ioptr;
  103. }
  104. enum nouveau_flags {
  105. NV_NFORCE = 0x10000000,
  106. NV_NFORCE2 = 0x20000000
  107. };
  108. #define NVOBJ_ENGINE_SW 0
  109. #define NVOBJ_ENGINE_GR 1
  110. #define NVOBJ_ENGINE_PPP 2
  111. #define NVOBJ_ENGINE_COPY 3
  112. #define NVOBJ_ENGINE_VP 4
  113. #define NVOBJ_ENGINE_CRYPT 5
  114. #define NVOBJ_ENGINE_BSP 6
  115. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  116. #define NVOBJ_ENGINE_INT 0xdeadbeef
  117. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  118. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  119. struct nouveau_gpuobj {
  120. struct drm_device *dev;
  121. struct kref refcount;
  122. struct list_head list;
  123. struct drm_mm_node *im_pramin;
  124. struct nouveau_bo *im_backing;
  125. uint32_t *im_backing_suspend;
  126. int im_bound;
  127. uint32_t flags;
  128. u32 size;
  129. u32 pinst;
  130. u32 cinst;
  131. u64 vinst;
  132. uint32_t engine;
  133. uint32_t class;
  134. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  135. void *priv;
  136. };
  137. struct nouveau_channel {
  138. struct drm_device *dev;
  139. int id;
  140. /* references to the channel data structure */
  141. struct kref ref;
  142. /* users of the hardware channel resources, the hardware
  143. * context will be kicked off when it reaches zero. */
  144. atomic_t users;
  145. struct mutex mutex;
  146. /* owner of this fifo */
  147. struct drm_file *file_priv;
  148. /* mapping of the fifo itself */
  149. struct drm_local_map *map;
  150. /* mapping of the regs controling the fifo */
  151. void __iomem *user;
  152. uint32_t user_get;
  153. uint32_t user_put;
  154. /* Fencing */
  155. struct {
  156. /* lock protects the pending list only */
  157. spinlock_t lock;
  158. struct list_head pending;
  159. uint32_t sequence;
  160. uint32_t sequence_ack;
  161. atomic_t last_sequence_irq;
  162. } fence;
  163. /* DMA push buffer */
  164. struct nouveau_gpuobj *pushbuf;
  165. struct nouveau_bo *pushbuf_bo;
  166. uint32_t pushbuf_base;
  167. /* Notifier memory */
  168. struct nouveau_bo *notifier_bo;
  169. struct drm_mm notifier_heap;
  170. /* PFIFO context */
  171. struct nouveau_gpuobj *ramfc;
  172. struct nouveau_gpuobj *cache;
  173. /* PGRAPH context */
  174. /* XXX may be merge 2 pointers as private data ??? */
  175. struct nouveau_gpuobj *ramin_grctx;
  176. struct nouveau_gpuobj *crypt_ctx;
  177. void *pgraph_ctx;
  178. /* NV50 VM */
  179. struct nouveau_gpuobj *vm_pd;
  180. struct nouveau_gpuobj *vm_gart_pt;
  181. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  182. /* Objects */
  183. struct nouveau_gpuobj *ramin; /* Private instmem */
  184. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  185. struct nouveau_ramht *ramht; /* Hash table */
  186. /* GPU object info for stuff used in-kernel (mm_enabled) */
  187. uint32_t m2mf_ntfy;
  188. uint32_t vram_handle;
  189. uint32_t gart_handle;
  190. bool accel_done;
  191. /* Push buffer state (only for drm's channel on !mm_enabled) */
  192. struct {
  193. int max;
  194. int free;
  195. int cur;
  196. int put;
  197. /* access via pushbuf_bo */
  198. int ib_base;
  199. int ib_max;
  200. int ib_free;
  201. int ib_put;
  202. } dma;
  203. uint32_t sw_subchannel[8];
  204. struct {
  205. struct nouveau_gpuobj *vblsem;
  206. uint32_t vblsem_offset;
  207. uint32_t vblsem_rval;
  208. struct list_head vbl_wait;
  209. } nvsw;
  210. struct {
  211. bool active;
  212. char name[32];
  213. struct drm_info_list info;
  214. } debugfs;
  215. };
  216. struct nouveau_instmem_engine {
  217. void *priv;
  218. int (*init)(struct drm_device *dev);
  219. void (*takedown)(struct drm_device *dev);
  220. int (*suspend)(struct drm_device *dev);
  221. void (*resume)(struct drm_device *dev);
  222. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  223. u32 *size, u32 align);
  224. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  225. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  226. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  227. void (*flush)(struct drm_device *);
  228. };
  229. struct nouveau_mc_engine {
  230. int (*init)(struct drm_device *dev);
  231. void (*takedown)(struct drm_device *dev);
  232. };
  233. struct nouveau_timer_engine {
  234. int (*init)(struct drm_device *dev);
  235. void (*takedown)(struct drm_device *dev);
  236. uint64_t (*read)(struct drm_device *dev);
  237. };
  238. struct nouveau_fb_engine {
  239. int num_tiles;
  240. int (*init)(struct drm_device *dev);
  241. void (*takedown)(struct drm_device *dev);
  242. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  243. uint32_t size, uint32_t pitch);
  244. };
  245. struct nouveau_fifo_engine {
  246. int channels;
  247. struct nouveau_gpuobj *playlist[2];
  248. int cur_playlist;
  249. int (*init)(struct drm_device *);
  250. void (*takedown)(struct drm_device *);
  251. void (*disable)(struct drm_device *);
  252. void (*enable)(struct drm_device *);
  253. bool (*reassign)(struct drm_device *, bool enable);
  254. bool (*cache_pull)(struct drm_device *dev, bool enable);
  255. int (*channel_id)(struct drm_device *);
  256. int (*create_context)(struct nouveau_channel *);
  257. void (*destroy_context)(struct nouveau_channel *);
  258. int (*load_context)(struct nouveau_channel *);
  259. int (*unload_context)(struct drm_device *);
  260. void (*tlb_flush)(struct drm_device *dev);
  261. };
  262. struct nouveau_pgraph_engine {
  263. bool accel_blocked;
  264. bool registered;
  265. int grctx_size;
  266. /* NV2x/NV3x context table (0x400780) */
  267. struct nouveau_gpuobj *ctx_table;
  268. int (*init)(struct drm_device *);
  269. void (*takedown)(struct drm_device *);
  270. void (*fifo_access)(struct drm_device *, bool);
  271. struct nouveau_channel *(*channel)(struct drm_device *);
  272. int (*create_context)(struct nouveau_channel *);
  273. void (*destroy_context)(struct nouveau_channel *);
  274. int (*load_context)(struct nouveau_channel *);
  275. int (*unload_context)(struct drm_device *);
  276. void (*tlb_flush)(struct drm_device *dev);
  277. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  278. uint32_t size, uint32_t pitch);
  279. };
  280. struct nouveau_display_engine {
  281. int (*early_init)(struct drm_device *);
  282. void (*late_takedown)(struct drm_device *);
  283. int (*create)(struct drm_device *);
  284. int (*init)(struct drm_device *);
  285. void (*destroy)(struct drm_device *);
  286. };
  287. struct nouveau_gpio_engine {
  288. int (*init)(struct drm_device *);
  289. void (*takedown)(struct drm_device *);
  290. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  291. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  292. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  293. };
  294. struct nouveau_pm_voltage_level {
  295. u8 voltage;
  296. u8 vid;
  297. };
  298. struct nouveau_pm_voltage {
  299. bool supported;
  300. u8 vid_mask;
  301. struct nouveau_pm_voltage_level *level;
  302. int nr_level;
  303. };
  304. #define NOUVEAU_PM_MAX_LEVEL 8
  305. struct nouveau_pm_level {
  306. struct device_attribute dev_attr;
  307. char name[32];
  308. int id;
  309. u32 core;
  310. u32 memory;
  311. u32 shader;
  312. u32 unk05;
  313. u8 voltage;
  314. u8 fanspeed;
  315. u16 memscript;
  316. };
  317. struct nouveau_pm_temp_sensor_constants {
  318. u16 offset_constant;
  319. s16 offset_mult;
  320. u16 offset_div;
  321. u16 slope_mult;
  322. u16 slope_div;
  323. };
  324. struct nouveau_pm_threshold_temp {
  325. s16 critical;
  326. s16 down_clock;
  327. s16 fan_boost;
  328. };
  329. struct nouveau_pm_memtiming {
  330. u32 reg_100220;
  331. u32 reg_100224;
  332. u32 reg_100228;
  333. u32 reg_10022c;
  334. u32 reg_100230;
  335. u32 reg_100234;
  336. u32 reg_100238;
  337. u32 reg_10023c;
  338. };
  339. struct nouveau_pm_memtimings {
  340. bool supported;
  341. struct nouveau_pm_memtiming *timing;
  342. int nr_timing;
  343. };
  344. struct nouveau_pm_engine {
  345. struct nouveau_pm_voltage voltage;
  346. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  347. int nr_perflvl;
  348. struct nouveau_pm_memtimings memtimings;
  349. struct nouveau_pm_temp_sensor_constants sensor_constants;
  350. struct nouveau_pm_threshold_temp threshold_temp;
  351. struct nouveau_pm_level boot;
  352. struct nouveau_pm_level *cur;
  353. struct device *hwmon;
  354. struct notifier_block acpi_nb;
  355. int (*clock_get)(struct drm_device *, u32 id);
  356. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  357. u32 id, int khz);
  358. void (*clock_set)(struct drm_device *, void *);
  359. int (*voltage_get)(struct drm_device *);
  360. int (*voltage_set)(struct drm_device *, int voltage);
  361. int (*fanspeed_get)(struct drm_device *);
  362. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  363. int (*temp_get)(struct drm_device *);
  364. };
  365. struct nouveau_crypt_engine {
  366. bool registered;
  367. int (*init)(struct drm_device *);
  368. void (*takedown)(struct drm_device *);
  369. int (*create_context)(struct nouveau_channel *);
  370. void (*destroy_context)(struct nouveau_channel *);
  371. void (*tlb_flush)(struct drm_device *dev);
  372. };
  373. struct nouveau_engine {
  374. struct nouveau_instmem_engine instmem;
  375. struct nouveau_mc_engine mc;
  376. struct nouveau_timer_engine timer;
  377. struct nouveau_fb_engine fb;
  378. struct nouveau_pgraph_engine graph;
  379. struct nouveau_fifo_engine fifo;
  380. struct nouveau_display_engine display;
  381. struct nouveau_gpio_engine gpio;
  382. struct nouveau_pm_engine pm;
  383. struct nouveau_crypt_engine crypt;
  384. };
  385. struct nouveau_pll_vals {
  386. union {
  387. struct {
  388. #ifdef __BIG_ENDIAN
  389. uint8_t N1, M1, N2, M2;
  390. #else
  391. uint8_t M1, N1, M2, N2;
  392. #endif
  393. };
  394. struct {
  395. uint16_t NM1, NM2;
  396. } __attribute__((packed));
  397. };
  398. int log2P;
  399. int refclk;
  400. };
  401. enum nv04_fp_display_regs {
  402. FP_DISPLAY_END,
  403. FP_TOTAL,
  404. FP_CRTC,
  405. FP_SYNC_START,
  406. FP_SYNC_END,
  407. FP_VALID_START,
  408. FP_VALID_END
  409. };
  410. struct nv04_crtc_reg {
  411. unsigned char MiscOutReg;
  412. uint8_t CRTC[0xa0];
  413. uint8_t CR58[0x10];
  414. uint8_t Sequencer[5];
  415. uint8_t Graphics[9];
  416. uint8_t Attribute[21];
  417. unsigned char DAC[768];
  418. /* PCRTC regs */
  419. uint32_t fb_start;
  420. uint32_t crtc_cfg;
  421. uint32_t cursor_cfg;
  422. uint32_t gpio_ext;
  423. uint32_t crtc_830;
  424. uint32_t crtc_834;
  425. uint32_t crtc_850;
  426. uint32_t crtc_eng_ctrl;
  427. /* PRAMDAC regs */
  428. uint32_t nv10_cursync;
  429. struct nouveau_pll_vals pllvals;
  430. uint32_t ramdac_gen_ctrl;
  431. uint32_t ramdac_630;
  432. uint32_t ramdac_634;
  433. uint32_t tv_setup;
  434. uint32_t tv_vtotal;
  435. uint32_t tv_vskew;
  436. uint32_t tv_vsync_delay;
  437. uint32_t tv_htotal;
  438. uint32_t tv_hskew;
  439. uint32_t tv_hsync_delay;
  440. uint32_t tv_hsync_delay2;
  441. uint32_t fp_horiz_regs[7];
  442. uint32_t fp_vert_regs[7];
  443. uint32_t dither;
  444. uint32_t fp_control;
  445. uint32_t dither_regs[6];
  446. uint32_t fp_debug_0;
  447. uint32_t fp_debug_1;
  448. uint32_t fp_debug_2;
  449. uint32_t fp_margin_color;
  450. uint32_t ramdac_8c0;
  451. uint32_t ramdac_a20;
  452. uint32_t ramdac_a24;
  453. uint32_t ramdac_a34;
  454. uint32_t ctv_regs[38];
  455. };
  456. struct nv04_output_reg {
  457. uint32_t output;
  458. int head;
  459. };
  460. struct nv04_mode_state {
  461. struct nv04_crtc_reg crtc_reg[2];
  462. uint32_t pllsel;
  463. uint32_t sel_clk;
  464. };
  465. enum nouveau_card_type {
  466. NV_04 = 0x00,
  467. NV_10 = 0x10,
  468. NV_20 = 0x20,
  469. NV_30 = 0x30,
  470. NV_40 = 0x40,
  471. NV_50 = 0x50,
  472. NV_C0 = 0xc0,
  473. };
  474. struct drm_nouveau_private {
  475. struct drm_device *dev;
  476. /* the card type, takes NV_* as values */
  477. enum nouveau_card_type card_type;
  478. /* exact chipset, derived from NV_PMC_BOOT_0 */
  479. int chipset;
  480. int flags;
  481. void __iomem *mmio;
  482. spinlock_t ramin_lock;
  483. void __iomem *ramin;
  484. u32 ramin_size;
  485. u32 ramin_base;
  486. bool ramin_available;
  487. struct drm_mm ramin_heap;
  488. struct list_head gpuobj_list;
  489. struct list_head classes;
  490. struct nouveau_bo *vga_ram;
  491. struct workqueue_struct *wq;
  492. struct work_struct irq_work;
  493. struct work_struct hpd_work;
  494. struct {
  495. spinlock_t lock;
  496. uint32_t hpd0_bits;
  497. uint32_t hpd1_bits;
  498. } hpd_state;
  499. struct list_head vbl_waiting;
  500. struct {
  501. struct drm_global_reference mem_global_ref;
  502. struct ttm_bo_global_ref bo_global_ref;
  503. struct ttm_bo_device bdev;
  504. atomic_t validate_sequence;
  505. } ttm;
  506. struct {
  507. spinlock_t lock;
  508. struct drm_mm heap;
  509. struct nouveau_bo *bo;
  510. } fence;
  511. struct {
  512. spinlock_t lock;
  513. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  514. } channels;
  515. struct nouveau_engine engine;
  516. struct nouveau_channel *channel;
  517. /* For PFIFO and PGRAPH. */
  518. spinlock_t context_switch_lock;
  519. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  520. struct nouveau_ramht *ramht;
  521. struct nouveau_gpuobj *ramfc;
  522. struct nouveau_gpuobj *ramro;
  523. uint32_t ramin_rsvd_vram;
  524. struct {
  525. enum {
  526. NOUVEAU_GART_NONE = 0,
  527. NOUVEAU_GART_AGP,
  528. NOUVEAU_GART_SGDMA
  529. } type;
  530. uint64_t aper_base;
  531. uint64_t aper_size;
  532. uint64_t aper_free;
  533. struct nouveau_gpuobj *sg_ctxdma;
  534. struct page *sg_dummy_page;
  535. dma_addr_t sg_dummy_bus;
  536. } gart_info;
  537. /* nv10-nv40 tiling regions */
  538. struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
  539. /* VRAM/fb configuration */
  540. uint64_t vram_size;
  541. uint64_t vram_sys_base;
  542. u32 vram_rblock_size;
  543. uint64_t fb_phys;
  544. uint64_t fb_available_size;
  545. uint64_t fb_mappable_pages;
  546. uint64_t fb_aper_free;
  547. int fb_mtrr;
  548. /* G8x/G9x virtual address space */
  549. uint64_t vm_gart_base;
  550. uint64_t vm_gart_size;
  551. uint64_t vm_vram_base;
  552. uint64_t vm_vram_size;
  553. uint64_t vm_end;
  554. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  555. int vm_vram_pt_nr;
  556. struct nvbios vbios;
  557. struct nv04_mode_state mode_reg;
  558. struct nv04_mode_state saved_reg;
  559. uint32_t saved_vga_font[4][16384];
  560. uint32_t crtc_owner;
  561. uint32_t dac_users[4];
  562. struct nouveau_suspend_resume {
  563. uint32_t *ramin_copy;
  564. } susres;
  565. struct backlight_device *backlight;
  566. struct nouveau_channel *evo;
  567. u32 evo_alloc;
  568. struct {
  569. struct dcb_entry *dcb;
  570. u16 script;
  571. u32 pclk;
  572. } evo_irq;
  573. struct {
  574. struct dentry *channel_root;
  575. } debugfs;
  576. struct nouveau_fbdev *nfbdev;
  577. struct apertures_struct *apertures;
  578. };
  579. static inline struct drm_nouveau_private *
  580. nouveau_private(struct drm_device *dev)
  581. {
  582. return dev->dev_private;
  583. }
  584. static inline struct drm_nouveau_private *
  585. nouveau_bdev(struct ttm_bo_device *bd)
  586. {
  587. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  588. }
  589. static inline int
  590. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  591. {
  592. struct nouveau_bo *prev;
  593. if (!pnvbo)
  594. return -EINVAL;
  595. prev = *pnvbo;
  596. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  597. if (prev) {
  598. struct ttm_buffer_object *bo = &prev->bo;
  599. ttm_bo_unref(&bo);
  600. }
  601. return 0;
  602. }
  603. /* nouveau_drv.c */
  604. extern int nouveau_agpmode;
  605. extern int nouveau_duallink;
  606. extern int nouveau_uscript_lvds;
  607. extern int nouveau_uscript_tmds;
  608. extern int nouveau_vram_pushbuf;
  609. extern int nouveau_vram_notify;
  610. extern int nouveau_fbpercrtc;
  611. extern int nouveau_tv_disable;
  612. extern char *nouveau_tv_norm;
  613. extern int nouveau_reg_debug;
  614. extern char *nouveau_vbios;
  615. extern int nouveau_ignorelid;
  616. extern int nouveau_nofbaccel;
  617. extern int nouveau_noaccel;
  618. extern int nouveau_force_post;
  619. extern int nouveau_override_conntype;
  620. extern char *nouveau_perflvl;
  621. extern int nouveau_perflvl_wr;
  622. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  623. extern int nouveau_pci_resume(struct pci_dev *pdev);
  624. /* nouveau_state.c */
  625. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  626. extern int nouveau_load(struct drm_device *, unsigned long flags);
  627. extern int nouveau_firstopen(struct drm_device *);
  628. extern void nouveau_lastclose(struct drm_device *);
  629. extern int nouveau_unload(struct drm_device *);
  630. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  631. struct drm_file *);
  632. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  633. struct drm_file *);
  634. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  635. uint32_t reg, uint32_t mask, uint32_t val);
  636. extern bool nouveau_wait_for_idle(struct drm_device *);
  637. extern int nouveau_card_init(struct drm_device *);
  638. /* nouveau_mem.c */
  639. extern int nouveau_mem_vram_init(struct drm_device *);
  640. extern void nouveau_mem_vram_fini(struct drm_device *);
  641. extern int nouveau_mem_gart_init(struct drm_device *);
  642. extern void nouveau_mem_gart_fini(struct drm_device *);
  643. extern int nouveau_mem_init_agp(struct drm_device *);
  644. extern int nouveau_mem_reset_agp(struct drm_device *);
  645. extern void nouveau_mem_close(struct drm_device *);
  646. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  647. uint32_t addr,
  648. uint32_t size,
  649. uint32_t pitch);
  650. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  651. struct nouveau_tile_reg *tile,
  652. struct nouveau_fence *fence);
  653. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  654. uint32_t size, uint32_t flags,
  655. uint64_t phys);
  656. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  657. uint32_t size);
  658. /* nouveau_notifier.c */
  659. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  660. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  661. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  662. int cout, uint32_t *offset);
  663. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  664. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  665. struct drm_file *);
  666. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  667. struct drm_file *);
  668. /* nouveau_channel.c */
  669. extern struct drm_ioctl_desc nouveau_ioctls[];
  670. extern int nouveau_max_ioctl;
  671. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  672. extern int nouveau_channel_alloc(struct drm_device *dev,
  673. struct nouveau_channel **chan,
  674. struct drm_file *file_priv,
  675. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  676. extern struct nouveau_channel *
  677. nouveau_channel_get_unlocked(struct nouveau_channel *);
  678. extern struct nouveau_channel *
  679. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  680. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  681. extern void nouveau_channel_put(struct nouveau_channel **);
  682. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  683. struct nouveau_channel **pchan);
  684. /* nouveau_object.c */
  685. #define NVOBJ_CLASS(d,c,e) do { \
  686. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  687. if (ret) \
  688. return ret; \
  689. } while(0)
  690. #define NVOBJ_MTHD(d,c,m,e) do { \
  691. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  692. if (ret) \
  693. return ret; \
  694. } while(0)
  695. extern int nouveau_gpuobj_early_init(struct drm_device *);
  696. extern int nouveau_gpuobj_init(struct drm_device *);
  697. extern void nouveau_gpuobj_takedown(struct drm_device *);
  698. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  699. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  700. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  701. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  702. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  703. int (*exec)(struct nouveau_channel *,
  704. u32 class, u32 mthd, u32 data));
  705. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  706. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  707. uint32_t vram_h, uint32_t tt_h);
  708. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  709. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  710. uint32_t size, int align, uint32_t flags,
  711. struct nouveau_gpuobj **);
  712. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  713. struct nouveau_gpuobj **);
  714. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  715. u32 size, u32 flags,
  716. struct nouveau_gpuobj **);
  717. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  718. uint64_t offset, uint64_t size, int access,
  719. int target, struct nouveau_gpuobj **);
  720. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  721. uint64_t offset, uint64_t size,
  722. int access, struct nouveau_gpuobj **,
  723. uint32_t *o_ret);
  724. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  725. struct nouveau_gpuobj **);
  726. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  727. struct drm_file *);
  728. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  729. struct drm_file *);
  730. /* nouveau_irq.c */
  731. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  732. extern void nouveau_irq_preinstall(struct drm_device *);
  733. extern int nouveau_irq_postinstall(struct drm_device *);
  734. extern void nouveau_irq_uninstall(struct drm_device *);
  735. /* nouveau_sgdma.c */
  736. extern int nouveau_sgdma_init(struct drm_device *);
  737. extern void nouveau_sgdma_takedown(struct drm_device *);
  738. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  739. uint32_t *page);
  740. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  741. /* nouveau_debugfs.c */
  742. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  743. extern int nouveau_debugfs_init(struct drm_minor *);
  744. extern void nouveau_debugfs_takedown(struct drm_minor *);
  745. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  746. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  747. #else
  748. static inline int
  749. nouveau_debugfs_init(struct drm_minor *minor)
  750. {
  751. return 0;
  752. }
  753. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  754. {
  755. }
  756. static inline int
  757. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  758. {
  759. return 0;
  760. }
  761. static inline void
  762. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  763. {
  764. }
  765. #endif
  766. /* nouveau_dma.c */
  767. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  768. extern int nouveau_dma_init(struct nouveau_channel *);
  769. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  770. /* nouveau_acpi.c */
  771. #define ROM_BIOS_PAGE 4096
  772. #if defined(CONFIG_ACPI)
  773. void nouveau_register_dsm_handler(void);
  774. void nouveau_unregister_dsm_handler(void);
  775. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  776. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  777. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  778. #else
  779. static inline void nouveau_register_dsm_handler(void) {}
  780. static inline void nouveau_unregister_dsm_handler(void) {}
  781. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  782. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  783. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  784. #endif
  785. /* nouveau_backlight.c */
  786. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  787. extern int nouveau_backlight_init(struct drm_device *);
  788. extern void nouveau_backlight_exit(struct drm_device *);
  789. #else
  790. static inline int nouveau_backlight_init(struct drm_device *dev)
  791. {
  792. return 0;
  793. }
  794. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  795. #endif
  796. /* nouveau_bios.c */
  797. extern int nouveau_bios_init(struct drm_device *);
  798. extern void nouveau_bios_takedown(struct drm_device *dev);
  799. extern int nouveau_run_vbios_init(struct drm_device *);
  800. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  801. struct dcb_entry *);
  802. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  803. enum dcb_gpio_tag);
  804. extern struct dcb_connector_table_entry *
  805. nouveau_bios_connector_entry(struct drm_device *, int index);
  806. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  807. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  808. struct pll_lims *);
  809. extern int nouveau_bios_run_display_table(struct drm_device *,
  810. struct dcb_entry *,
  811. uint32_t script, int pxclk);
  812. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  813. int *length);
  814. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  815. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  816. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  817. bool *dl, bool *if_is_24bit);
  818. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  819. int head, int pxclk);
  820. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  821. enum LVDS_script, int pxclk);
  822. /* nouveau_ttm.c */
  823. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  824. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  825. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  826. /* nouveau_dp.c */
  827. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  828. uint8_t *data, int data_nr);
  829. bool nouveau_dp_detect(struct drm_encoder *);
  830. bool nouveau_dp_link_train(struct drm_encoder *);
  831. /* nv04_fb.c */
  832. extern int nv04_fb_init(struct drm_device *);
  833. extern void nv04_fb_takedown(struct drm_device *);
  834. /* nv10_fb.c */
  835. extern int nv10_fb_init(struct drm_device *);
  836. extern void nv10_fb_takedown(struct drm_device *);
  837. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  838. uint32_t, uint32_t);
  839. /* nv30_fb.c */
  840. extern int nv30_fb_init(struct drm_device *);
  841. extern void nv30_fb_takedown(struct drm_device *);
  842. /* nv40_fb.c */
  843. extern int nv40_fb_init(struct drm_device *);
  844. extern void nv40_fb_takedown(struct drm_device *);
  845. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  846. uint32_t, uint32_t);
  847. /* nv50_fb.c */
  848. extern int nv50_fb_init(struct drm_device *);
  849. extern void nv50_fb_takedown(struct drm_device *);
  850. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  851. /* nvc0_fb.c */
  852. extern int nvc0_fb_init(struct drm_device *);
  853. extern void nvc0_fb_takedown(struct drm_device *);
  854. /* nv04_fifo.c */
  855. extern int nv04_fifo_init(struct drm_device *);
  856. extern void nv04_fifo_disable(struct drm_device *);
  857. extern void nv04_fifo_enable(struct drm_device *);
  858. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  859. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  860. extern int nv04_fifo_channel_id(struct drm_device *);
  861. extern int nv04_fifo_create_context(struct nouveau_channel *);
  862. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  863. extern int nv04_fifo_load_context(struct nouveau_channel *);
  864. extern int nv04_fifo_unload_context(struct drm_device *);
  865. /* nv10_fifo.c */
  866. extern int nv10_fifo_init(struct drm_device *);
  867. extern int nv10_fifo_channel_id(struct drm_device *);
  868. extern int nv10_fifo_create_context(struct nouveau_channel *);
  869. extern int nv10_fifo_load_context(struct nouveau_channel *);
  870. extern int nv10_fifo_unload_context(struct drm_device *);
  871. /* nv40_fifo.c */
  872. extern int nv40_fifo_init(struct drm_device *);
  873. extern int nv40_fifo_create_context(struct nouveau_channel *);
  874. extern int nv40_fifo_load_context(struct nouveau_channel *);
  875. extern int nv40_fifo_unload_context(struct drm_device *);
  876. /* nv50_fifo.c */
  877. extern int nv50_fifo_init(struct drm_device *);
  878. extern void nv50_fifo_takedown(struct drm_device *);
  879. extern int nv50_fifo_channel_id(struct drm_device *);
  880. extern int nv50_fifo_create_context(struct nouveau_channel *);
  881. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  882. extern int nv50_fifo_load_context(struct nouveau_channel *);
  883. extern int nv50_fifo_unload_context(struct drm_device *);
  884. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  885. /* nvc0_fifo.c */
  886. extern int nvc0_fifo_init(struct drm_device *);
  887. extern void nvc0_fifo_takedown(struct drm_device *);
  888. extern void nvc0_fifo_disable(struct drm_device *);
  889. extern void nvc0_fifo_enable(struct drm_device *);
  890. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  891. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  892. extern int nvc0_fifo_channel_id(struct drm_device *);
  893. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  894. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  895. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  896. extern int nvc0_fifo_unload_context(struct drm_device *);
  897. /* nv04_graph.c */
  898. extern int nv04_graph_init(struct drm_device *);
  899. extern void nv04_graph_takedown(struct drm_device *);
  900. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  901. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  902. extern int nv04_graph_create_context(struct nouveau_channel *);
  903. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  904. extern int nv04_graph_load_context(struct nouveau_channel *);
  905. extern int nv04_graph_unload_context(struct drm_device *);
  906. extern void nv04_graph_context_switch(struct drm_device *);
  907. /* nv10_graph.c */
  908. extern int nv10_graph_init(struct drm_device *);
  909. extern void nv10_graph_takedown(struct drm_device *);
  910. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  911. extern int nv10_graph_create_context(struct nouveau_channel *);
  912. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  913. extern int nv10_graph_load_context(struct nouveau_channel *);
  914. extern int nv10_graph_unload_context(struct drm_device *);
  915. extern void nv10_graph_context_switch(struct drm_device *);
  916. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  917. uint32_t, uint32_t);
  918. /* nv20_graph.c */
  919. extern int nv20_graph_create_context(struct nouveau_channel *);
  920. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  921. extern int nv20_graph_load_context(struct nouveau_channel *);
  922. extern int nv20_graph_unload_context(struct drm_device *);
  923. extern int nv20_graph_init(struct drm_device *);
  924. extern void nv20_graph_takedown(struct drm_device *);
  925. extern int nv30_graph_init(struct drm_device *);
  926. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  927. uint32_t, uint32_t);
  928. /* nv40_graph.c */
  929. extern int nv40_graph_init(struct drm_device *);
  930. extern void nv40_graph_takedown(struct drm_device *);
  931. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  932. extern int nv40_graph_create_context(struct nouveau_channel *);
  933. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  934. extern int nv40_graph_load_context(struct nouveau_channel *);
  935. extern int nv40_graph_unload_context(struct drm_device *);
  936. extern void nv40_grctx_init(struct nouveau_grctx *);
  937. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  938. uint32_t, uint32_t);
  939. /* nv50_graph.c */
  940. extern int nv50_graph_init(struct drm_device *);
  941. extern void nv50_graph_takedown(struct drm_device *);
  942. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  943. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  944. extern int nv50_graph_create_context(struct nouveau_channel *);
  945. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  946. extern int nv50_graph_load_context(struct nouveau_channel *);
  947. extern int nv50_graph_unload_context(struct drm_device *);
  948. extern void nv50_graph_context_switch(struct drm_device *);
  949. extern int nv50_grctx_init(struct nouveau_grctx *);
  950. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  951. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  952. /* nvc0_graph.c */
  953. extern int nvc0_graph_init(struct drm_device *);
  954. extern void nvc0_graph_takedown(struct drm_device *);
  955. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  956. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  957. extern int nvc0_graph_create_context(struct nouveau_channel *);
  958. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  959. extern int nvc0_graph_load_context(struct nouveau_channel *);
  960. extern int nvc0_graph_unload_context(struct drm_device *);
  961. /* nv84_crypt.c */
  962. extern int nv84_crypt_init(struct drm_device *dev);
  963. extern void nv84_crypt_fini(struct drm_device *dev);
  964. extern int nv84_crypt_create_context(struct nouveau_channel *);
  965. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  966. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  967. /* nv04_instmem.c */
  968. extern int nv04_instmem_init(struct drm_device *);
  969. extern void nv04_instmem_takedown(struct drm_device *);
  970. extern int nv04_instmem_suspend(struct drm_device *);
  971. extern void nv04_instmem_resume(struct drm_device *);
  972. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  973. u32 *size, u32 align);
  974. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  975. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  976. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  977. extern void nv04_instmem_flush(struct drm_device *);
  978. /* nv50_instmem.c */
  979. extern int nv50_instmem_init(struct drm_device *);
  980. extern void nv50_instmem_takedown(struct drm_device *);
  981. extern int nv50_instmem_suspend(struct drm_device *);
  982. extern void nv50_instmem_resume(struct drm_device *);
  983. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  984. u32 *size, u32 align);
  985. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  986. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  987. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  988. extern void nv50_instmem_flush(struct drm_device *);
  989. extern void nv84_instmem_flush(struct drm_device *);
  990. extern void nv50_vm_flush(struct drm_device *, int engine);
  991. /* nvc0_instmem.c */
  992. extern int nvc0_instmem_init(struct drm_device *);
  993. extern void nvc0_instmem_takedown(struct drm_device *);
  994. extern int nvc0_instmem_suspend(struct drm_device *);
  995. extern void nvc0_instmem_resume(struct drm_device *);
  996. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  997. u32 *size, u32 align);
  998. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  999. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1000. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1001. extern void nvc0_instmem_flush(struct drm_device *);
  1002. /* nv04_mc.c */
  1003. extern int nv04_mc_init(struct drm_device *);
  1004. extern void nv04_mc_takedown(struct drm_device *);
  1005. /* nv40_mc.c */
  1006. extern int nv40_mc_init(struct drm_device *);
  1007. extern void nv40_mc_takedown(struct drm_device *);
  1008. /* nv50_mc.c */
  1009. extern int nv50_mc_init(struct drm_device *);
  1010. extern void nv50_mc_takedown(struct drm_device *);
  1011. /* nv04_timer.c */
  1012. extern int nv04_timer_init(struct drm_device *);
  1013. extern uint64_t nv04_timer_read(struct drm_device *);
  1014. extern void nv04_timer_takedown(struct drm_device *);
  1015. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1016. unsigned long arg);
  1017. /* nv04_dac.c */
  1018. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1019. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1020. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1021. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1022. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1023. /* nv04_dfp.c */
  1024. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1025. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1026. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1027. int head, bool dl);
  1028. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1029. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1030. /* nv04_tv.c */
  1031. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1032. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1033. /* nv17_tv.c */
  1034. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1035. /* nv04_display.c */
  1036. extern int nv04_display_early_init(struct drm_device *);
  1037. extern void nv04_display_late_takedown(struct drm_device *);
  1038. extern int nv04_display_create(struct drm_device *);
  1039. extern int nv04_display_init(struct drm_device *);
  1040. extern void nv04_display_destroy(struct drm_device *);
  1041. /* nv04_crtc.c */
  1042. extern int nv04_crtc_create(struct drm_device *, int index);
  1043. /* nouveau_bo.c */
  1044. extern struct ttm_bo_driver nouveau_bo_driver;
  1045. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1046. int size, int align, uint32_t flags,
  1047. uint32_t tile_mode, uint32_t tile_flags,
  1048. bool no_vm, bool mappable, struct nouveau_bo **);
  1049. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1050. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1051. extern int nouveau_bo_map(struct nouveau_bo *);
  1052. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1053. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1054. uint32_t busy);
  1055. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1056. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1057. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1058. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1059. /* nouveau_fence.c */
  1060. struct nouveau_fence;
  1061. extern int nouveau_fence_init(struct drm_device *);
  1062. extern void nouveau_fence_fini(struct drm_device *);
  1063. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1064. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1065. extern void nouveau_fence_update(struct nouveau_channel *);
  1066. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1067. bool emit);
  1068. extern int nouveau_fence_emit(struct nouveau_fence *);
  1069. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1070. void (*work)(void *priv, bool signalled),
  1071. void *priv);
  1072. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1073. extern bool nouveau_fence_signalled(void *obj, void *arg);
  1074. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1075. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1076. extern int nouveau_fence_flush(void *obj, void *arg);
  1077. extern void nouveau_fence_unref(void **obj);
  1078. extern void *nouveau_fence_ref(void *obj);
  1079. /* nouveau_gem.c */
  1080. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1081. int size, int align, uint32_t flags,
  1082. uint32_t tile_mode, uint32_t tile_flags,
  1083. bool no_vm, bool mappable, struct nouveau_bo **);
  1084. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1085. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1086. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1087. struct drm_file *);
  1088. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1089. struct drm_file *);
  1090. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1091. struct drm_file *);
  1092. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1093. struct drm_file *);
  1094. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1095. struct drm_file *);
  1096. /* nv10_gpio.c */
  1097. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1098. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1099. /* nv50_gpio.c */
  1100. int nv50_gpio_init(struct drm_device *dev);
  1101. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1102. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1103. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1104. /* nv50_calc. */
  1105. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1106. int *N1, int *M1, int *N2, int *M2, int *P);
  1107. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1108. int clk, int *N, int *fN, int *M, int *P);
  1109. #ifndef ioread32_native
  1110. #ifdef __BIG_ENDIAN
  1111. #define ioread16_native ioread16be
  1112. #define iowrite16_native iowrite16be
  1113. #define ioread32_native ioread32be
  1114. #define iowrite32_native iowrite32be
  1115. #else /* def __BIG_ENDIAN */
  1116. #define ioread16_native ioread16
  1117. #define iowrite16_native iowrite16
  1118. #define ioread32_native ioread32
  1119. #define iowrite32_native iowrite32
  1120. #endif /* def __BIG_ENDIAN else */
  1121. #endif /* !ioread32_native */
  1122. /* channel control reg access */
  1123. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1124. {
  1125. return ioread32_native(chan->user + reg);
  1126. }
  1127. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1128. unsigned reg, u32 val)
  1129. {
  1130. iowrite32_native(val, chan->user + reg);
  1131. }
  1132. /* register access */
  1133. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1134. {
  1135. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1136. return ioread32_native(dev_priv->mmio + reg);
  1137. }
  1138. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1139. {
  1140. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1141. iowrite32_native(val, dev_priv->mmio + reg);
  1142. }
  1143. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1144. {
  1145. u32 tmp = nv_rd32(dev, reg);
  1146. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1147. return tmp;
  1148. }
  1149. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1150. {
  1151. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1152. return ioread8(dev_priv->mmio + reg);
  1153. }
  1154. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1155. {
  1156. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1157. iowrite8(val, dev_priv->mmio + reg);
  1158. }
  1159. #define nv_wait(dev, reg, mask, val) \
  1160. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1161. /* PRAMIN access */
  1162. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1163. {
  1164. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1165. return ioread32_native(dev_priv->ramin + offset);
  1166. }
  1167. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1168. {
  1169. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1170. iowrite32_native(val, dev_priv->ramin + offset);
  1171. }
  1172. /* object access */
  1173. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1174. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1175. /*
  1176. * Logging
  1177. * Argument d is (struct drm_device *).
  1178. */
  1179. #define NV_PRINTK(level, d, fmt, arg...) \
  1180. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1181. pci_name(d->pdev), ##arg)
  1182. #ifndef NV_DEBUG_NOTRACE
  1183. #define NV_DEBUG(d, fmt, arg...) do { \
  1184. if (drm_debug & DRM_UT_DRIVER) { \
  1185. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1186. __LINE__, ##arg); \
  1187. } \
  1188. } while (0)
  1189. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1190. if (drm_debug & DRM_UT_KMS) { \
  1191. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1192. __LINE__, ##arg); \
  1193. } \
  1194. } while (0)
  1195. #else
  1196. #define NV_DEBUG(d, fmt, arg...) do { \
  1197. if (drm_debug & DRM_UT_DRIVER) \
  1198. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1199. } while (0)
  1200. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1201. if (drm_debug & DRM_UT_KMS) \
  1202. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1203. } while (0)
  1204. #endif
  1205. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1206. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1207. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1208. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1209. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1210. /* nouveau_reg_debug bitmask */
  1211. enum {
  1212. NOUVEAU_REG_DEBUG_MC = 0x1,
  1213. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1214. NOUVEAU_REG_DEBUG_FB = 0x4,
  1215. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1216. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1217. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1218. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1219. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1220. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1221. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1222. };
  1223. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1224. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1225. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1226. } while (0)
  1227. static inline bool
  1228. nv_two_heads(struct drm_device *dev)
  1229. {
  1230. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1231. const int impl = dev->pci_device & 0x0ff0;
  1232. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1233. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1234. return true;
  1235. return false;
  1236. }
  1237. static inline bool
  1238. nv_gf4_disp_arch(struct drm_device *dev)
  1239. {
  1240. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1241. }
  1242. static inline bool
  1243. nv_two_reg_pll(struct drm_device *dev)
  1244. {
  1245. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1246. const int impl = dev->pci_device & 0x0ff0;
  1247. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1248. return true;
  1249. return false;
  1250. }
  1251. static inline bool
  1252. nv_match_device(struct drm_device *dev, unsigned device,
  1253. unsigned sub_vendor, unsigned sub_device)
  1254. {
  1255. return dev->pdev->device == device &&
  1256. dev->pdev->subsystem_vendor == sub_vendor &&
  1257. dev->pdev->subsystem_device == sub_device;
  1258. }
  1259. #define NV_SW 0x0000506e
  1260. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1261. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1262. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1263. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1264. #define NV_SW_YIELD 0x00000080
  1265. #define NV_SW_DMA_VBLSEM 0x0000018c
  1266. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1267. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1268. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1269. #endif /* __NOUVEAU_DRV_H__ */