ani.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/export.h>
  18. #include "hw.h"
  19. #include "hw-ops.h"
  20. struct ani_ofdm_level_entry {
  21. int spur_immunity_level;
  22. int fir_step_level;
  23. int ofdm_weak_signal_on;
  24. };
  25. /* values here are relative to the INI */
  26. /*
  27. * Legend:
  28. *
  29. * SI: Spur immunity
  30. * FS: FIR Step
  31. * WS: OFDM / CCK Weak Signal detection
  32. * MRC-CCK: Maximal Ratio Combining for CCK
  33. */
  34. static const struct ani_ofdm_level_entry ofdm_level_table[] = {
  35. /* SI FS WS */
  36. { 0, 0, 1 }, /* lvl 0 */
  37. { 1, 1, 1 }, /* lvl 1 */
  38. { 2, 2, 1 }, /* lvl 2 */
  39. { 3, 2, 1 }, /* lvl 3 (default) */
  40. { 4, 3, 1 }, /* lvl 4 */
  41. { 5, 4, 1 }, /* lvl 5 */
  42. { 6, 5, 1 }, /* lvl 6 */
  43. { 7, 6, 1 }, /* lvl 7 */
  44. { 7, 6, 0 }, /* lvl 8 */
  45. { 7, 7, 0 } /* lvl 9 */
  46. };
  47. #define ATH9K_ANI_OFDM_NUM_LEVEL \
  48. ARRAY_SIZE(ofdm_level_table)
  49. #define ATH9K_ANI_OFDM_MAX_LEVEL \
  50. (ATH9K_ANI_OFDM_NUM_LEVEL-1)
  51. #define ATH9K_ANI_OFDM_DEF_LEVEL \
  52. 3 /* default level - matches the INI settings */
  53. /*
  54. * MRC (Maximal Ratio Combining) has always been used with multi-antenna ofdm.
  55. * With OFDM for single stream you just add up all antenna inputs, you're
  56. * only interested in what you get after FFT. Signal aligment is also not
  57. * required for OFDM because any phase difference adds up in the frequency
  58. * domain.
  59. *
  60. * MRC requires extra work for use with CCK. You need to align the antenna
  61. * signals from the different antenna before you can add the signals together.
  62. * You need aligment of signals as CCK is in time domain, so addition can cancel
  63. * your signal completely if phase is 180 degrees (think of adding sine waves).
  64. * You also need to remove noise before the addition and this is where ANI
  65. * MRC CCK comes into play. One of the antenna inputs may be stronger but
  66. * lower SNR, so just adding after alignment can be dangerous.
  67. *
  68. * Regardless of alignment in time, the antenna signals add constructively after
  69. * FFT and improve your reception. For more information:
  70. *
  71. * http://en.wikipedia.org/wiki/Maximal-ratio_combining
  72. */
  73. struct ani_cck_level_entry {
  74. int fir_step_level;
  75. int mrc_cck_on;
  76. };
  77. static const struct ani_cck_level_entry cck_level_table[] = {
  78. /* FS MRC-CCK */
  79. { 0, 1 }, /* lvl 0 */
  80. { 1, 1 }, /* lvl 1 */
  81. { 2, 1 }, /* lvl 2 (default) */
  82. { 3, 1 }, /* lvl 3 */
  83. { 4, 0 }, /* lvl 4 */
  84. { 5, 0 }, /* lvl 5 */
  85. { 6, 0 }, /* lvl 6 */
  86. { 6, 0 }, /* lvl 7 (only for high rssi) */
  87. { 7, 0 } /* lvl 8 (only for high rssi) */
  88. };
  89. #define ATH9K_ANI_CCK_NUM_LEVEL \
  90. ARRAY_SIZE(cck_level_table)
  91. #define ATH9K_ANI_CCK_MAX_LEVEL \
  92. (ATH9K_ANI_CCK_NUM_LEVEL-1)
  93. #define ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI \
  94. (ATH9K_ANI_CCK_NUM_LEVEL-3)
  95. #define ATH9K_ANI_CCK_DEF_LEVEL \
  96. 2 /* default level - matches the INI settings */
  97. static void ath9k_hw_update_mibstats(struct ath_hw *ah,
  98. struct ath9k_mib_stats *stats)
  99. {
  100. stats->ackrcv_bad += REG_READ(ah, AR_ACK_FAIL);
  101. stats->rts_bad += REG_READ(ah, AR_RTS_FAIL);
  102. stats->fcs_bad += REG_READ(ah, AR_FCS_FAIL);
  103. stats->rts_good += REG_READ(ah, AR_RTS_OK);
  104. stats->beacons += REG_READ(ah, AR_BEACON_CNT);
  105. }
  106. static void ath9k_ani_restart(struct ath_hw *ah)
  107. {
  108. struct ar5416AniState *aniState;
  109. if (!DO_ANI(ah))
  110. return;
  111. aniState = &ah->curchan->ani;
  112. aniState->listenTime = 0;
  113. ENABLE_REGWRITE_BUFFER(ah);
  114. REG_WRITE(ah, AR_PHY_ERR_1, 0);
  115. REG_WRITE(ah, AR_PHY_ERR_2, 0);
  116. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  117. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  118. REGWRITE_BUFFER_FLUSH(ah);
  119. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  120. aniState->ofdmPhyErrCount = 0;
  121. aniState->cckPhyErrCount = 0;
  122. }
  123. /* Adjust the OFDM Noise Immunity Level */
  124. static void ath9k_hw_set_ofdm_nil(struct ath_hw *ah, u8 immunityLevel)
  125. {
  126. struct ar5416AniState *aniState = &ah->curchan->ani;
  127. struct ath_common *common = ath9k_hw_common(ah);
  128. const struct ani_ofdm_level_entry *entry_ofdm;
  129. const struct ani_cck_level_entry *entry_cck;
  130. bool weak_sig;
  131. ath_dbg(common, ANI, "**** ofdmlevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  132. aniState->ofdmNoiseImmunityLevel,
  133. immunityLevel, BEACON_RSSI(ah),
  134. aniState->rssiThrLow, aniState->rssiThrHigh);
  135. if (aniState->update_ani)
  136. aniState->ofdmNoiseImmunityLevel = immunityLevel;
  137. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  138. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  139. if (aniState->spurImmunityLevel != entry_ofdm->spur_immunity_level)
  140. ath9k_hw_ani_control(ah,
  141. ATH9K_ANI_SPUR_IMMUNITY_LEVEL,
  142. entry_ofdm->spur_immunity_level);
  143. if (aniState->firstepLevel != entry_ofdm->fir_step_level &&
  144. entry_ofdm->fir_step_level >= entry_cck->fir_step_level)
  145. ath9k_hw_ani_control(ah,
  146. ATH9K_ANI_FIRSTEP_LEVEL,
  147. entry_ofdm->fir_step_level);
  148. weak_sig = entry_ofdm->ofdm_weak_signal_on;
  149. if (ah->opmode == NL80211_IFTYPE_STATION &&
  150. BEACON_RSSI(ah) <= aniState->rssiThrHigh)
  151. weak_sig = true;
  152. if (aniState->ofdmWeakSigDetect != weak_sig)
  153. ath9k_hw_ani_control(ah,
  154. ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION,
  155. entry_ofdm->ofdm_weak_signal_on);
  156. }
  157. static void ath9k_hw_ani_ofdm_err_trigger(struct ath_hw *ah)
  158. {
  159. struct ar5416AniState *aniState;
  160. if (!DO_ANI(ah))
  161. return;
  162. aniState = &ah->curchan->ani;
  163. if (aniState->ofdmNoiseImmunityLevel < ATH9K_ANI_OFDM_MAX_LEVEL)
  164. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel + 1);
  165. }
  166. /*
  167. * Set the ANI settings to match an CCK level.
  168. */
  169. static void ath9k_hw_set_cck_nil(struct ath_hw *ah, u_int8_t immunityLevel)
  170. {
  171. struct ar5416AniState *aniState = &ah->curchan->ani;
  172. struct ath_common *common = ath9k_hw_common(ah);
  173. const struct ani_ofdm_level_entry *entry_ofdm;
  174. const struct ani_cck_level_entry *entry_cck;
  175. ath_dbg(common, ANI, "**** ccklevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  176. aniState->cckNoiseImmunityLevel, immunityLevel,
  177. BEACON_RSSI(ah), aniState->rssiThrLow,
  178. aniState->rssiThrHigh);
  179. if (ah->opmode == NL80211_IFTYPE_STATION &&
  180. BEACON_RSSI(ah) <= aniState->rssiThrLow &&
  181. immunityLevel > ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI)
  182. immunityLevel = ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI;
  183. if (aniState->update_ani)
  184. aniState->cckNoiseImmunityLevel = immunityLevel;
  185. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  186. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  187. if (aniState->firstepLevel != entry_cck->fir_step_level &&
  188. entry_cck->fir_step_level >= entry_ofdm->fir_step_level)
  189. ath9k_hw_ani_control(ah,
  190. ATH9K_ANI_FIRSTEP_LEVEL,
  191. entry_cck->fir_step_level);
  192. /* Skip MRC CCK for pre AR9003 families */
  193. if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9485(ah))
  194. return;
  195. if (aniState->mrcCCKOff == entry_cck->mrc_cck_on)
  196. ath9k_hw_ani_control(ah,
  197. ATH9K_ANI_MRC_CCK,
  198. entry_cck->mrc_cck_on);
  199. }
  200. static void ath9k_hw_ani_cck_err_trigger(struct ath_hw *ah)
  201. {
  202. struct ar5416AniState *aniState;
  203. if (!DO_ANI(ah))
  204. return;
  205. aniState = &ah->curchan->ani;
  206. if (aniState->cckNoiseImmunityLevel < ATH9K_ANI_CCK_MAX_LEVEL)
  207. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel + 1);
  208. }
  209. /*
  210. * only lower either OFDM or CCK errors per turn
  211. * we lower the other one next time
  212. */
  213. static void ath9k_hw_ani_lower_immunity(struct ath_hw *ah)
  214. {
  215. struct ar5416AniState *aniState;
  216. aniState = &ah->curchan->ani;
  217. /* lower OFDM noise immunity */
  218. if (aniState->ofdmNoiseImmunityLevel > 0 &&
  219. (aniState->ofdmsTurn || aniState->cckNoiseImmunityLevel == 0)) {
  220. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel - 1);
  221. return;
  222. }
  223. /* lower CCK noise immunity */
  224. if (aniState->cckNoiseImmunityLevel > 0)
  225. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel - 1);
  226. }
  227. /*
  228. * Restore the ANI parameters in the HAL and reset the statistics.
  229. * This routine should be called for every hardware reset and for
  230. * every channel change.
  231. */
  232. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning)
  233. {
  234. struct ar5416AniState *aniState = &ah->curchan->ani;
  235. struct ath9k_channel *chan = ah->curchan;
  236. struct ath_common *common = ath9k_hw_common(ah);
  237. int ofdm_nil, cck_nil;
  238. if (!DO_ANI(ah))
  239. return;
  240. BUG_ON(aniState == NULL);
  241. ah->stats.ast_ani_reset++;
  242. /* only allow a subset of functions in AP mode */
  243. if (ah->opmode == NL80211_IFTYPE_AP) {
  244. if (IS_CHAN_2GHZ(chan)) {
  245. ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
  246. ATH9K_ANI_FIRSTEP_LEVEL);
  247. if (AR_SREV_9300_20_OR_LATER(ah))
  248. ah->ani_function |= ATH9K_ANI_MRC_CCK;
  249. } else
  250. ah->ani_function = 0;
  251. }
  252. /* always allow mode (on/off) to be controlled */
  253. ah->ani_function |= ATH9K_ANI_MODE;
  254. ofdm_nil = max_t(int, ATH9K_ANI_OFDM_DEF_LEVEL,
  255. aniState->ofdmNoiseImmunityLevel);
  256. cck_nil = max_t(int, ATH9K_ANI_CCK_DEF_LEVEL,
  257. aniState->cckNoiseImmunityLevel);
  258. if (is_scanning ||
  259. (ah->opmode != NL80211_IFTYPE_STATION &&
  260. ah->opmode != NL80211_IFTYPE_ADHOC)) {
  261. /*
  262. * If we're scanning or in AP mode, the defaults (ini)
  263. * should be in place. For an AP we assume the historical
  264. * levels for this channel are probably outdated so start
  265. * from defaults instead.
  266. */
  267. if (aniState->ofdmNoiseImmunityLevel !=
  268. ATH9K_ANI_OFDM_DEF_LEVEL ||
  269. aniState->cckNoiseImmunityLevel !=
  270. ATH9K_ANI_CCK_DEF_LEVEL) {
  271. ath_dbg(common, ANI,
  272. "Restore defaults: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  273. ah->opmode,
  274. chan->channel,
  275. chan->channelFlags,
  276. is_scanning,
  277. aniState->ofdmNoiseImmunityLevel,
  278. aniState->cckNoiseImmunityLevel);
  279. aniState->update_ani = false;
  280. ofdm_nil = ATH9K_ANI_OFDM_DEF_LEVEL;
  281. cck_nil = ATH9K_ANI_CCK_DEF_LEVEL;
  282. }
  283. } else {
  284. /*
  285. * restore historical levels for this channel
  286. */
  287. ath_dbg(common, ANI,
  288. "Restore history: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  289. ah->opmode,
  290. chan->channel,
  291. chan->channelFlags,
  292. is_scanning,
  293. aniState->ofdmNoiseImmunityLevel,
  294. aniState->cckNoiseImmunityLevel);
  295. aniState->update_ani = true;
  296. }
  297. ath9k_hw_set_ofdm_nil(ah, ofdm_nil);
  298. ath9k_hw_set_cck_nil(ah, cck_nil);
  299. /*
  300. * enable phy counters if hw supports or if not, enable phy
  301. * interrupts (so we can count each one)
  302. */
  303. ath9k_ani_restart(ah);
  304. ENABLE_REGWRITE_BUFFER(ah);
  305. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  306. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  307. REGWRITE_BUFFER_FLUSH(ah);
  308. }
  309. static bool ath9k_hw_ani_read_counters(struct ath_hw *ah)
  310. {
  311. struct ath_common *common = ath9k_hw_common(ah);
  312. struct ar5416AniState *aniState = &ah->curchan->ani;
  313. u32 phyCnt1, phyCnt2;
  314. int32_t listenTime;
  315. ath_hw_cycle_counters_update(common);
  316. listenTime = ath_hw_get_listen_time(common);
  317. if (listenTime <= 0) {
  318. ah->stats.ast_ani_lneg_or_lzero++;
  319. ath9k_ani_restart(ah);
  320. return false;
  321. }
  322. aniState->listenTime += listenTime;
  323. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  324. phyCnt1 = REG_READ(ah, AR_PHY_ERR_1);
  325. phyCnt2 = REG_READ(ah, AR_PHY_ERR_2);
  326. ah->stats.ast_ani_ofdmerrs += phyCnt1 - aniState->ofdmPhyErrCount;
  327. aniState->ofdmPhyErrCount = phyCnt1;
  328. ah->stats.ast_ani_cckerrs += phyCnt2 - aniState->cckPhyErrCount;
  329. aniState->cckPhyErrCount = phyCnt2;
  330. return true;
  331. }
  332. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan)
  333. {
  334. struct ar5416AniState *aniState;
  335. struct ath_common *common = ath9k_hw_common(ah);
  336. u32 ofdmPhyErrRate, cckPhyErrRate;
  337. if (!DO_ANI(ah))
  338. return;
  339. aniState = &ah->curchan->ani;
  340. if (WARN_ON(!aniState))
  341. return;
  342. if (!ath9k_hw_ani_read_counters(ah))
  343. return;
  344. ofdmPhyErrRate = aniState->ofdmPhyErrCount * 1000 /
  345. aniState->listenTime;
  346. cckPhyErrRate = aniState->cckPhyErrCount * 1000 /
  347. aniState->listenTime;
  348. ath_dbg(common, ANI,
  349. "listenTime=%d OFDM:%d errs=%d/s CCK:%d errs=%d/s ofdm_turn=%d\n",
  350. aniState->listenTime,
  351. aniState->ofdmNoiseImmunityLevel,
  352. ofdmPhyErrRate, aniState->cckNoiseImmunityLevel,
  353. cckPhyErrRate, aniState->ofdmsTurn);
  354. if (aniState->listenTime > ah->aniperiod) {
  355. if (cckPhyErrRate < ah->config.cck_trig_low &&
  356. ((ofdmPhyErrRate < ah->config.ofdm_trig_low &&
  357. aniState->ofdmNoiseImmunityLevel <
  358. ATH9K_ANI_OFDM_DEF_LEVEL) ||
  359. (ofdmPhyErrRate < ATH9K_ANI_OFDM_TRIG_LOW_ABOVE_INI &&
  360. aniState->ofdmNoiseImmunityLevel >=
  361. ATH9K_ANI_OFDM_DEF_LEVEL))) {
  362. ath9k_hw_ani_lower_immunity(ah);
  363. aniState->ofdmsTurn = !aniState->ofdmsTurn;
  364. } else if ((ofdmPhyErrRate > ah->config.ofdm_trig_high &&
  365. aniState->ofdmNoiseImmunityLevel >=
  366. ATH9K_ANI_OFDM_DEF_LEVEL) ||
  367. (ofdmPhyErrRate >
  368. ATH9K_ANI_OFDM_TRIG_HIGH_BELOW_INI &&
  369. aniState->ofdmNoiseImmunityLevel <
  370. ATH9K_ANI_OFDM_DEF_LEVEL)) {
  371. ath9k_hw_ani_ofdm_err_trigger(ah);
  372. aniState->ofdmsTurn = false;
  373. } else if (cckPhyErrRate > ah->config.cck_trig_high) {
  374. ath9k_hw_ani_cck_err_trigger(ah);
  375. aniState->ofdmsTurn = true;
  376. }
  377. ath9k_ani_restart(ah);
  378. }
  379. }
  380. EXPORT_SYMBOL(ath9k_hw_ani_monitor);
  381. void ath9k_enable_mib_counters(struct ath_hw *ah)
  382. {
  383. struct ath_common *common = ath9k_hw_common(ah);
  384. ath_dbg(common, ANI, "Enable MIB counters\n");
  385. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  386. ENABLE_REGWRITE_BUFFER(ah);
  387. REG_WRITE(ah, AR_FILT_OFDM, 0);
  388. REG_WRITE(ah, AR_FILT_CCK, 0);
  389. REG_WRITE(ah, AR_MIBC,
  390. ~(AR_MIBC_COW | AR_MIBC_FMC | AR_MIBC_CMC | AR_MIBC_MCS)
  391. & 0x0f);
  392. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  393. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  394. REGWRITE_BUFFER_FLUSH(ah);
  395. }
  396. /* Freeze the MIB counters, get the stats and then clear them */
  397. void ath9k_hw_disable_mib_counters(struct ath_hw *ah)
  398. {
  399. struct ath_common *common = ath9k_hw_common(ah);
  400. ath_dbg(common, ANI, "Disable MIB counters\n");
  401. REG_WRITE(ah, AR_MIBC, AR_MIBC_FMC);
  402. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  403. REG_WRITE(ah, AR_MIBC, AR_MIBC_CMC);
  404. REG_WRITE(ah, AR_FILT_OFDM, 0);
  405. REG_WRITE(ah, AR_FILT_CCK, 0);
  406. }
  407. EXPORT_SYMBOL(ath9k_hw_disable_mib_counters);
  408. void ath9k_hw_ani_setup(struct ath_hw *ah)
  409. {
  410. int i;
  411. static const int totalSizeDesired[] = { -55, -55, -55, -55, -62 };
  412. static const int coarseHigh[] = { -14, -14, -14, -14, -12 };
  413. static const int coarseLow[] = { -64, -64, -64, -64, -70 };
  414. static const int firpwr[] = { -78, -78, -78, -78, -80 };
  415. for (i = 0; i < 5; i++) {
  416. ah->totalSizeDesired[i] = totalSizeDesired[i];
  417. ah->coarse_high[i] = coarseHigh[i];
  418. ah->coarse_low[i] = coarseLow[i];
  419. ah->firpwr[i] = firpwr[i];
  420. }
  421. }
  422. void ath9k_hw_ani_init(struct ath_hw *ah)
  423. {
  424. struct ath_common *common = ath9k_hw_common(ah);
  425. int i;
  426. ath_dbg(common, ANI, "Initialize ANI\n");
  427. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH;
  428. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW;
  429. ah->config.cck_trig_high = ATH9K_ANI_CCK_TRIG_HIGH;
  430. ah->config.cck_trig_low = ATH9K_ANI_CCK_TRIG_LOW;
  431. for (i = 0; i < ARRAY_SIZE(ah->channels); i++) {
  432. struct ath9k_channel *chan = &ah->channels[i];
  433. struct ar5416AniState *ani = &chan->ani;
  434. ani->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  435. ani->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  436. if (AR_SREV_9300_20_OR_LATER(ah))
  437. ani->mrcCCKOff =
  438. !ATH9K_ANI_ENABLE_MRC_CCK;
  439. else
  440. ani->mrcCCKOff = true;
  441. ani->ofdmsTurn = true;
  442. ani->rssiThrHigh = ATH9K_ANI_RSSI_THR_HIGH;
  443. ani->rssiThrLow = ATH9K_ANI_RSSI_THR_LOW;
  444. ani->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
  445. ani->cckNoiseImmunityLevel = ATH9K_ANI_CCK_DEF_LEVEL;
  446. ani->ofdmNoiseImmunityLevel = ATH9K_ANI_OFDM_DEF_LEVEL;
  447. ani->update_ani = false;
  448. }
  449. /*
  450. * since we expect some ongoing maintenance on the tables, let's sanity
  451. * check here default level should not modify INI setting.
  452. */
  453. ah->aniperiod = ATH9K_ANI_PERIOD;
  454. ah->config.ani_poll_interval = ATH9K_ANI_POLLINTERVAL;
  455. if (ah->config.enable_ani)
  456. ah->proc_phyerr |= HAL_PROCESS_ANI;
  457. ath9k_ani_restart(ah);
  458. ath9k_enable_mib_counters(ah);
  459. }