emulate.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x...) x, x
  93. #define X3(x...) X2(x), x
  94. #define X4(x...) X2(x), X2(x)
  95. #define X5(x...) X4(x), x
  96. #define X6(x...) X4(x), X2(x)
  97. #define X7(x...) X4(x), X3(x)
  98. #define X8(x...) X4(x), X4(x)
  99. #define X16(x...) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. union {
  103. int (*execute)(struct x86_emulate_ctxt *ctxt);
  104. struct opcode *group;
  105. struct group_dual *gdual;
  106. } u;
  107. };
  108. struct group_dual {
  109. struct opcode mod012[8];
  110. struct opcode mod3[8];
  111. };
  112. /* EFLAGS bit definitions. */
  113. #define EFLG_ID (1<<21)
  114. #define EFLG_VIP (1<<20)
  115. #define EFLG_VIF (1<<19)
  116. #define EFLG_AC (1<<18)
  117. #define EFLG_VM (1<<17)
  118. #define EFLG_RF (1<<16)
  119. #define EFLG_IOPL (3<<12)
  120. #define EFLG_NT (1<<14)
  121. #define EFLG_OF (1<<11)
  122. #define EFLG_DF (1<<10)
  123. #define EFLG_IF (1<<9)
  124. #define EFLG_TF (1<<8)
  125. #define EFLG_SF (1<<7)
  126. #define EFLG_ZF (1<<6)
  127. #define EFLG_AF (1<<4)
  128. #define EFLG_PF (1<<2)
  129. #define EFLG_CF (1<<0)
  130. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  131. #define EFLG_RESERVED_ONE_MASK 2
  132. /*
  133. * Instruction emulation:
  134. * Most instructions are emulated directly via a fragment of inline assembly
  135. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  136. * any modified flags.
  137. */
  138. #if defined(CONFIG_X86_64)
  139. #define _LO32 "k" /* force 32-bit operand */
  140. #define _STK "%%rsp" /* stack pointer */
  141. #elif defined(__i386__)
  142. #define _LO32 "" /* force 32-bit operand */
  143. #define _STK "%%esp" /* stack pointer */
  144. #endif
  145. /*
  146. * These EFLAGS bits are restored from saved value during emulation, and
  147. * any changes are written back to the saved value after emulation.
  148. */
  149. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  150. /* Before executing instruction: restore necessary bits in EFLAGS. */
  151. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  152. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  153. "movl %"_sav",%"_LO32 _tmp"; " \
  154. "push %"_tmp"; " \
  155. "push %"_tmp"; " \
  156. "movl %"_msk",%"_LO32 _tmp"; " \
  157. "andl %"_LO32 _tmp",("_STK"); " \
  158. "pushf; " \
  159. "notl %"_LO32 _tmp"; " \
  160. "andl %"_LO32 _tmp",("_STK"); " \
  161. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  162. "pop %"_tmp"; " \
  163. "orl %"_LO32 _tmp",("_STK"); " \
  164. "popf; " \
  165. "pop %"_sav"; "
  166. /* After executing instruction: write-back necessary bits in EFLAGS. */
  167. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  168. /* _sav |= EFLAGS & _msk; */ \
  169. "pushf; " \
  170. "pop %"_tmp"; " \
  171. "andl %"_msk",%"_LO32 _tmp"; " \
  172. "orl %"_LO32 _tmp",%"_sav"; "
  173. #ifdef CONFIG_X86_64
  174. #define ON64(x) x
  175. #else
  176. #define ON64(x)
  177. #endif
  178. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  179. do { \
  180. __asm__ __volatile__ ( \
  181. _PRE_EFLAGS("0", "4", "2") \
  182. _op _suffix " %"_x"3,%1; " \
  183. _POST_EFLAGS("0", "4", "2") \
  184. : "=m" (_eflags), "=m" ((_dst).val), \
  185. "=&r" (_tmp) \
  186. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  187. } while (0)
  188. /* Raw emulation: instruction has two explicit operands. */
  189. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  190. do { \
  191. unsigned long _tmp; \
  192. \
  193. switch ((_dst).bytes) { \
  194. case 2: \
  195. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  196. break; \
  197. case 4: \
  198. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  199. break; \
  200. case 8: \
  201. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  202. break; \
  203. } \
  204. } while (0)
  205. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  206. do { \
  207. unsigned long _tmp; \
  208. switch ((_dst).bytes) { \
  209. case 1: \
  210. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  211. break; \
  212. default: \
  213. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  214. _wx, _wy, _lx, _ly, _qx, _qy); \
  215. break; \
  216. } \
  217. } while (0)
  218. /* Source operand is byte-sized and may be restricted to just %cl. */
  219. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "c", "b", "c", "b", "c", "b", "c")
  222. /* Source operand is byte, word, long or quad sized. */
  223. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "q", "w", "r", _LO32, "r", "", "r")
  226. /* Source operand is word, long or quad sized. */
  227. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  228. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  229. "w", "r", _LO32, "r", "", "r")
  230. /* Instruction has three operands and one operand is stored in ECX register */
  231. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  232. do { \
  233. unsigned long _tmp; \
  234. _type _clv = (_cl).val; \
  235. _type _srcv = (_src).val; \
  236. _type _dstv = (_dst).val; \
  237. \
  238. __asm__ __volatile__ ( \
  239. _PRE_EFLAGS("0", "5", "2") \
  240. _op _suffix " %4,%1 \n" \
  241. _POST_EFLAGS("0", "5", "2") \
  242. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  243. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  244. ); \
  245. \
  246. (_cl).val = (unsigned long) _clv; \
  247. (_src).val = (unsigned long) _srcv; \
  248. (_dst).val = (unsigned long) _dstv; \
  249. } while (0)
  250. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  251. do { \
  252. switch ((_dst).bytes) { \
  253. case 2: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "w", unsigned short); \
  256. break; \
  257. case 4: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "l", unsigned int); \
  260. break; \
  261. case 8: \
  262. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "q", unsigned long)); \
  264. break; \
  265. } \
  266. } while (0)
  267. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  268. do { \
  269. unsigned long _tmp; \
  270. \
  271. __asm__ __volatile__ ( \
  272. _PRE_EFLAGS("0", "3", "2") \
  273. _op _suffix " %1; " \
  274. _POST_EFLAGS("0", "3", "2") \
  275. : "=m" (_eflags), "+m" ((_dst).val), \
  276. "=&r" (_tmp) \
  277. : "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Instruction has only one explicit operand (no source operand). */
  280. #define emulate_1op(_op, _dst, _eflags) \
  281. do { \
  282. switch ((_dst).bytes) { \
  283. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  284. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  285. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  286. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  287. } \
  288. } while (0)
  289. /* Fetch next part of the instruction being emulated. */
  290. #define insn_fetch(_type, _size, _eip) \
  291. ({ unsigned long _x; \
  292. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  293. if (rc != X86EMUL_CONTINUE) \
  294. goto done; \
  295. (_eip) += (_size); \
  296. (_type)_x; \
  297. })
  298. #define insn_fetch_arr(_arr, _size, _eip) \
  299. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  300. if (rc != X86EMUL_CONTINUE) \
  301. goto done; \
  302. (_eip) += (_size); \
  303. })
  304. static inline unsigned long ad_mask(struct decode_cache *c)
  305. {
  306. return (1UL << (c->ad_bytes << 3)) - 1;
  307. }
  308. /* Access/update address held in a register, based on addressing mode. */
  309. static inline unsigned long
  310. address_mask(struct decode_cache *c, unsigned long reg)
  311. {
  312. if (c->ad_bytes == sizeof(unsigned long))
  313. return reg;
  314. else
  315. return reg & ad_mask(c);
  316. }
  317. static inline unsigned long
  318. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  319. {
  320. return base + address_mask(c, reg);
  321. }
  322. static inline void
  323. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  324. {
  325. if (c->ad_bytes == sizeof(unsigned long))
  326. *reg += inc;
  327. else
  328. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  329. }
  330. static inline void jmp_rel(struct decode_cache *c, int rel)
  331. {
  332. register_address_increment(c, &c->eip, rel);
  333. }
  334. static void set_seg_override(struct decode_cache *c, int seg)
  335. {
  336. c->has_seg_override = true;
  337. c->seg_override = seg;
  338. }
  339. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  340. struct x86_emulate_ops *ops, int seg)
  341. {
  342. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  343. return 0;
  344. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  345. }
  346. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  347. struct x86_emulate_ops *ops,
  348. struct decode_cache *c)
  349. {
  350. if (!c->has_seg_override)
  351. return 0;
  352. return seg_base(ctxt, ops, c->seg_override);
  353. }
  354. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  355. struct x86_emulate_ops *ops)
  356. {
  357. return seg_base(ctxt, ops, VCPU_SREG_ES);
  358. }
  359. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  360. struct x86_emulate_ops *ops)
  361. {
  362. return seg_base(ctxt, ops, VCPU_SREG_SS);
  363. }
  364. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  365. u32 error, bool valid)
  366. {
  367. ctxt->exception = vec;
  368. ctxt->error_code = error;
  369. ctxt->error_code_valid = valid;
  370. ctxt->restart = false;
  371. }
  372. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  373. {
  374. emulate_exception(ctxt, GP_VECTOR, err, true);
  375. }
  376. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  377. int err)
  378. {
  379. ctxt->cr2 = addr;
  380. emulate_exception(ctxt, PF_VECTOR, err, true);
  381. }
  382. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  383. {
  384. emulate_exception(ctxt, UD_VECTOR, 0, false);
  385. }
  386. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  387. {
  388. emulate_exception(ctxt, TS_VECTOR, err, true);
  389. }
  390. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  391. struct x86_emulate_ops *ops,
  392. unsigned long eip, u8 *dest)
  393. {
  394. struct fetch_cache *fc = &ctxt->decode.fetch;
  395. int rc;
  396. int size, cur_size;
  397. if (eip == fc->end) {
  398. cur_size = fc->end - fc->start;
  399. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  400. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  401. size, ctxt->vcpu, NULL);
  402. if (rc != X86EMUL_CONTINUE)
  403. return rc;
  404. fc->end += size;
  405. }
  406. *dest = fc->data[eip - fc->start];
  407. return X86EMUL_CONTINUE;
  408. }
  409. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  410. struct x86_emulate_ops *ops,
  411. unsigned long eip, void *dest, unsigned size)
  412. {
  413. int rc;
  414. /* x86 instructions are limited to 15 bytes. */
  415. if (eip + size - ctxt->eip > 15)
  416. return X86EMUL_UNHANDLEABLE;
  417. while (size--) {
  418. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  419. if (rc != X86EMUL_CONTINUE)
  420. return rc;
  421. }
  422. return X86EMUL_CONTINUE;
  423. }
  424. /*
  425. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  426. * pointer into the block that addresses the relevant register.
  427. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  428. */
  429. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  430. int highbyte_regs)
  431. {
  432. void *p;
  433. p = &regs[modrm_reg];
  434. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  435. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  436. return p;
  437. }
  438. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  439. struct x86_emulate_ops *ops,
  440. ulong addr,
  441. u16 *size, unsigned long *address, int op_bytes)
  442. {
  443. int rc;
  444. if (op_bytes == 2)
  445. op_bytes = 3;
  446. *address = 0;
  447. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  448. if (rc != X86EMUL_CONTINUE)
  449. return rc;
  450. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  451. return rc;
  452. }
  453. static int test_cc(unsigned int condition, unsigned int flags)
  454. {
  455. int rc = 0;
  456. switch ((condition & 15) >> 1) {
  457. case 0: /* o */
  458. rc |= (flags & EFLG_OF);
  459. break;
  460. case 1: /* b/c/nae */
  461. rc |= (flags & EFLG_CF);
  462. break;
  463. case 2: /* z/e */
  464. rc |= (flags & EFLG_ZF);
  465. break;
  466. case 3: /* be/na */
  467. rc |= (flags & (EFLG_CF|EFLG_ZF));
  468. break;
  469. case 4: /* s */
  470. rc |= (flags & EFLG_SF);
  471. break;
  472. case 5: /* p/pe */
  473. rc |= (flags & EFLG_PF);
  474. break;
  475. case 7: /* le/ng */
  476. rc |= (flags & EFLG_ZF);
  477. /* fall through */
  478. case 6: /* l/nge */
  479. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  480. break;
  481. }
  482. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  483. return (!!rc ^ (condition & 1));
  484. }
  485. static void fetch_register_operand(struct operand *op)
  486. {
  487. switch (op->bytes) {
  488. case 1:
  489. op->val = *(u8 *)op->addr.reg;
  490. break;
  491. case 2:
  492. op->val = *(u16 *)op->addr.reg;
  493. break;
  494. case 4:
  495. op->val = *(u32 *)op->addr.reg;
  496. break;
  497. case 8:
  498. op->val = *(u64 *)op->addr.reg;
  499. break;
  500. }
  501. }
  502. static void decode_register_operand(struct operand *op,
  503. struct decode_cache *c,
  504. int inhibit_bytereg)
  505. {
  506. unsigned reg = c->modrm_reg;
  507. int highbyte_regs = c->rex_prefix == 0;
  508. if (!(c->d & ModRM))
  509. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  510. op->type = OP_REG;
  511. if ((c->d & ByteOp) && !inhibit_bytereg) {
  512. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  513. op->bytes = 1;
  514. } else {
  515. op->addr.reg = decode_register(reg, c->regs, 0);
  516. op->bytes = c->op_bytes;
  517. }
  518. fetch_register_operand(op);
  519. op->orig_val = op->val;
  520. }
  521. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  522. struct x86_emulate_ops *ops)
  523. {
  524. struct decode_cache *c = &ctxt->decode;
  525. u8 sib;
  526. int index_reg = 0, base_reg = 0, scale;
  527. int rc = X86EMUL_CONTINUE;
  528. if (c->rex_prefix) {
  529. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  530. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  531. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  532. }
  533. c->modrm = insn_fetch(u8, 1, c->eip);
  534. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  535. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  536. c->modrm_rm |= (c->modrm & 0x07);
  537. c->modrm_ea = 0;
  538. c->modrm_seg = VCPU_SREG_DS;
  539. if (c->modrm_mod == 3) {
  540. c->modrm_ptr = decode_register(c->modrm_rm,
  541. c->regs, c->d & ByteOp);
  542. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  543. return rc;
  544. }
  545. if (c->ad_bytes == 2) {
  546. unsigned bx = c->regs[VCPU_REGS_RBX];
  547. unsigned bp = c->regs[VCPU_REGS_RBP];
  548. unsigned si = c->regs[VCPU_REGS_RSI];
  549. unsigned di = c->regs[VCPU_REGS_RDI];
  550. /* 16-bit ModR/M decode. */
  551. switch (c->modrm_mod) {
  552. case 0:
  553. if (c->modrm_rm == 6)
  554. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  555. break;
  556. case 1:
  557. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  558. break;
  559. case 2:
  560. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  561. break;
  562. }
  563. switch (c->modrm_rm) {
  564. case 0:
  565. c->modrm_ea += bx + si;
  566. break;
  567. case 1:
  568. c->modrm_ea += bx + di;
  569. break;
  570. case 2:
  571. c->modrm_ea += bp + si;
  572. break;
  573. case 3:
  574. c->modrm_ea += bp + di;
  575. break;
  576. case 4:
  577. c->modrm_ea += si;
  578. break;
  579. case 5:
  580. c->modrm_ea += di;
  581. break;
  582. case 6:
  583. if (c->modrm_mod != 0)
  584. c->modrm_ea += bp;
  585. break;
  586. case 7:
  587. c->modrm_ea += bx;
  588. break;
  589. }
  590. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  591. (c->modrm_rm == 6 && c->modrm_mod != 0))
  592. c->modrm_seg = VCPU_SREG_SS;
  593. c->modrm_ea = (u16)c->modrm_ea;
  594. } else {
  595. /* 32/64-bit ModR/M decode. */
  596. if ((c->modrm_rm & 7) == 4) {
  597. sib = insn_fetch(u8, 1, c->eip);
  598. index_reg |= (sib >> 3) & 7;
  599. base_reg |= sib & 7;
  600. scale = sib >> 6;
  601. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  602. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  603. else
  604. c->modrm_ea += c->regs[base_reg];
  605. if (index_reg != 4)
  606. c->modrm_ea += c->regs[index_reg] << scale;
  607. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  608. if (ctxt->mode == X86EMUL_MODE_PROT64)
  609. c->rip_relative = 1;
  610. } else
  611. c->modrm_ea += c->regs[c->modrm_rm];
  612. switch (c->modrm_mod) {
  613. case 0:
  614. if (c->modrm_rm == 5)
  615. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  616. break;
  617. case 1:
  618. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  619. break;
  620. case 2:
  621. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  622. break;
  623. }
  624. }
  625. done:
  626. return rc;
  627. }
  628. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  629. struct x86_emulate_ops *ops)
  630. {
  631. struct decode_cache *c = &ctxt->decode;
  632. int rc = X86EMUL_CONTINUE;
  633. switch (c->ad_bytes) {
  634. case 2:
  635. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  636. break;
  637. case 4:
  638. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  639. break;
  640. case 8:
  641. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  642. break;
  643. }
  644. done:
  645. return rc;
  646. }
  647. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  648. struct x86_emulate_ops *ops,
  649. unsigned long addr, void *dest, unsigned size)
  650. {
  651. int rc;
  652. struct read_cache *mc = &ctxt->decode.mem_read;
  653. u32 err;
  654. while (size) {
  655. int n = min(size, 8u);
  656. size -= n;
  657. if (mc->pos < mc->end)
  658. goto read_cached;
  659. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  660. ctxt->vcpu);
  661. if (rc == X86EMUL_PROPAGATE_FAULT)
  662. emulate_pf(ctxt, addr, err);
  663. if (rc != X86EMUL_CONTINUE)
  664. return rc;
  665. mc->end += n;
  666. read_cached:
  667. memcpy(dest, mc->data + mc->pos, n);
  668. mc->pos += n;
  669. dest += n;
  670. addr += n;
  671. }
  672. return X86EMUL_CONTINUE;
  673. }
  674. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  675. struct x86_emulate_ops *ops,
  676. unsigned int size, unsigned short port,
  677. void *dest)
  678. {
  679. struct read_cache *rc = &ctxt->decode.io_read;
  680. if (rc->pos == rc->end) { /* refill pio read ahead */
  681. struct decode_cache *c = &ctxt->decode;
  682. unsigned int in_page, n;
  683. unsigned int count = c->rep_prefix ?
  684. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  685. in_page = (ctxt->eflags & EFLG_DF) ?
  686. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  687. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  688. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  689. count);
  690. if (n == 0)
  691. n = 1;
  692. rc->pos = rc->end = 0;
  693. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  694. return 0;
  695. rc->end = n * size;
  696. }
  697. memcpy(dest, rc->data + rc->pos, size);
  698. rc->pos += size;
  699. return 1;
  700. }
  701. static u32 desc_limit_scaled(struct desc_struct *desc)
  702. {
  703. u32 limit = get_desc_limit(desc);
  704. return desc->g ? (limit << 12) | 0xfff : limit;
  705. }
  706. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  707. struct x86_emulate_ops *ops,
  708. u16 selector, struct desc_ptr *dt)
  709. {
  710. if (selector & 1 << 2) {
  711. struct desc_struct desc;
  712. memset (dt, 0, sizeof *dt);
  713. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  714. return;
  715. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  716. dt->address = get_desc_base(&desc);
  717. } else
  718. ops->get_gdt(dt, ctxt->vcpu);
  719. }
  720. /* allowed just for 8 bytes segments */
  721. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. u16 selector, struct desc_struct *desc)
  724. {
  725. struct desc_ptr dt;
  726. u16 index = selector >> 3;
  727. int ret;
  728. u32 err;
  729. ulong addr;
  730. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  731. if (dt.size < index * 8 + 7) {
  732. emulate_gp(ctxt, selector & 0xfffc);
  733. return X86EMUL_PROPAGATE_FAULT;
  734. }
  735. addr = dt.address + index * 8;
  736. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  737. if (ret == X86EMUL_PROPAGATE_FAULT)
  738. emulate_pf(ctxt, addr, err);
  739. return ret;
  740. }
  741. /* allowed just for 8 bytes segments */
  742. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  743. struct x86_emulate_ops *ops,
  744. u16 selector, struct desc_struct *desc)
  745. {
  746. struct desc_ptr dt;
  747. u16 index = selector >> 3;
  748. u32 err;
  749. ulong addr;
  750. int ret;
  751. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  752. if (dt.size < index * 8 + 7) {
  753. emulate_gp(ctxt, selector & 0xfffc);
  754. return X86EMUL_PROPAGATE_FAULT;
  755. }
  756. addr = dt.address + index * 8;
  757. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  758. if (ret == X86EMUL_PROPAGATE_FAULT)
  759. emulate_pf(ctxt, addr, err);
  760. return ret;
  761. }
  762. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  763. struct x86_emulate_ops *ops,
  764. u16 selector, int seg)
  765. {
  766. struct desc_struct seg_desc;
  767. u8 dpl, rpl, cpl;
  768. unsigned err_vec = GP_VECTOR;
  769. u32 err_code = 0;
  770. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  771. int ret;
  772. memset(&seg_desc, 0, sizeof seg_desc);
  773. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  774. || ctxt->mode == X86EMUL_MODE_REAL) {
  775. /* set real mode segment descriptor */
  776. set_desc_base(&seg_desc, selector << 4);
  777. set_desc_limit(&seg_desc, 0xffff);
  778. seg_desc.type = 3;
  779. seg_desc.p = 1;
  780. seg_desc.s = 1;
  781. goto load;
  782. }
  783. /* NULL selector is not valid for TR, CS and SS */
  784. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  785. && null_selector)
  786. goto exception;
  787. /* TR should be in GDT only */
  788. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  789. goto exception;
  790. if (null_selector) /* for NULL selector skip all following checks */
  791. goto load;
  792. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  793. if (ret != X86EMUL_CONTINUE)
  794. return ret;
  795. err_code = selector & 0xfffc;
  796. err_vec = GP_VECTOR;
  797. /* can't load system descriptor into segment selecor */
  798. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  799. goto exception;
  800. if (!seg_desc.p) {
  801. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  802. goto exception;
  803. }
  804. rpl = selector & 3;
  805. dpl = seg_desc.dpl;
  806. cpl = ops->cpl(ctxt->vcpu);
  807. switch (seg) {
  808. case VCPU_SREG_SS:
  809. /*
  810. * segment is not a writable data segment or segment
  811. * selector's RPL != CPL or segment selector's RPL != CPL
  812. */
  813. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  814. goto exception;
  815. break;
  816. case VCPU_SREG_CS:
  817. if (!(seg_desc.type & 8))
  818. goto exception;
  819. if (seg_desc.type & 4) {
  820. /* conforming */
  821. if (dpl > cpl)
  822. goto exception;
  823. } else {
  824. /* nonconforming */
  825. if (rpl > cpl || dpl != cpl)
  826. goto exception;
  827. }
  828. /* CS(RPL) <- CPL */
  829. selector = (selector & 0xfffc) | cpl;
  830. break;
  831. case VCPU_SREG_TR:
  832. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  833. goto exception;
  834. break;
  835. case VCPU_SREG_LDTR:
  836. if (seg_desc.s || seg_desc.type != 2)
  837. goto exception;
  838. break;
  839. default: /* DS, ES, FS, or GS */
  840. /*
  841. * segment is not a data or readable code segment or
  842. * ((segment is a data or nonconforming code segment)
  843. * and (both RPL and CPL > DPL))
  844. */
  845. if ((seg_desc.type & 0xa) == 0x8 ||
  846. (((seg_desc.type & 0xc) != 0xc) &&
  847. (rpl > dpl && cpl > dpl)))
  848. goto exception;
  849. break;
  850. }
  851. if (seg_desc.s) {
  852. /* mark segment as accessed */
  853. seg_desc.type |= 1;
  854. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  855. if (ret != X86EMUL_CONTINUE)
  856. return ret;
  857. }
  858. load:
  859. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  860. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  861. return X86EMUL_CONTINUE;
  862. exception:
  863. emulate_exception(ctxt, err_vec, err_code, true);
  864. return X86EMUL_PROPAGATE_FAULT;
  865. }
  866. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  867. struct x86_emulate_ops *ops)
  868. {
  869. int rc;
  870. struct decode_cache *c = &ctxt->decode;
  871. u32 err;
  872. switch (c->dst.type) {
  873. case OP_REG:
  874. /* The 4-byte case *is* correct:
  875. * in 64-bit mode we zero-extend.
  876. */
  877. switch (c->dst.bytes) {
  878. case 1:
  879. *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
  880. break;
  881. case 2:
  882. *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
  883. break;
  884. case 4:
  885. *c->dst.addr.reg = (u32)c->dst.val;
  886. break; /* 64b: zero-ext */
  887. case 8:
  888. *c->dst.addr.reg = c->dst.val;
  889. break;
  890. }
  891. break;
  892. case OP_MEM:
  893. if (c->lock_prefix)
  894. rc = ops->cmpxchg_emulated(
  895. c->dst.addr.mem,
  896. &c->dst.orig_val,
  897. &c->dst.val,
  898. c->dst.bytes,
  899. &err,
  900. ctxt->vcpu);
  901. else
  902. rc = ops->write_emulated(
  903. c->dst.addr.mem,
  904. &c->dst.val,
  905. c->dst.bytes,
  906. &err,
  907. ctxt->vcpu);
  908. if (rc == X86EMUL_PROPAGATE_FAULT)
  909. emulate_pf(ctxt, c->dst.addr.mem, err);
  910. if (rc != X86EMUL_CONTINUE)
  911. return rc;
  912. break;
  913. case OP_NONE:
  914. /* no writeback */
  915. break;
  916. default:
  917. break;
  918. }
  919. return X86EMUL_CONTINUE;
  920. }
  921. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  922. struct x86_emulate_ops *ops)
  923. {
  924. struct decode_cache *c = &ctxt->decode;
  925. c->dst.type = OP_MEM;
  926. c->dst.bytes = c->op_bytes;
  927. c->dst.val = c->src.val;
  928. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  929. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  930. c->regs[VCPU_REGS_RSP]);
  931. }
  932. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  933. struct x86_emulate_ops *ops,
  934. void *dest, int len)
  935. {
  936. struct decode_cache *c = &ctxt->decode;
  937. int rc;
  938. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  939. c->regs[VCPU_REGS_RSP]),
  940. dest, len);
  941. if (rc != X86EMUL_CONTINUE)
  942. return rc;
  943. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  944. return rc;
  945. }
  946. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  947. struct x86_emulate_ops *ops,
  948. void *dest, int len)
  949. {
  950. int rc;
  951. unsigned long val, change_mask;
  952. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  953. int cpl = ops->cpl(ctxt->vcpu);
  954. rc = emulate_pop(ctxt, ops, &val, len);
  955. if (rc != X86EMUL_CONTINUE)
  956. return rc;
  957. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  958. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  959. switch(ctxt->mode) {
  960. case X86EMUL_MODE_PROT64:
  961. case X86EMUL_MODE_PROT32:
  962. case X86EMUL_MODE_PROT16:
  963. if (cpl == 0)
  964. change_mask |= EFLG_IOPL;
  965. if (cpl <= iopl)
  966. change_mask |= EFLG_IF;
  967. break;
  968. case X86EMUL_MODE_VM86:
  969. if (iopl < 3) {
  970. emulate_gp(ctxt, 0);
  971. return X86EMUL_PROPAGATE_FAULT;
  972. }
  973. change_mask |= EFLG_IF;
  974. break;
  975. default: /* real mode */
  976. change_mask |= (EFLG_IOPL | EFLG_IF);
  977. break;
  978. }
  979. *(unsigned long *)dest =
  980. (ctxt->eflags & ~change_mask) | (val & change_mask);
  981. return rc;
  982. }
  983. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  984. struct x86_emulate_ops *ops, int seg)
  985. {
  986. struct decode_cache *c = &ctxt->decode;
  987. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  988. emulate_push(ctxt, ops);
  989. }
  990. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  991. struct x86_emulate_ops *ops, int seg)
  992. {
  993. struct decode_cache *c = &ctxt->decode;
  994. unsigned long selector;
  995. int rc;
  996. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  997. if (rc != X86EMUL_CONTINUE)
  998. return rc;
  999. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1000. return rc;
  1001. }
  1002. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1003. struct x86_emulate_ops *ops)
  1004. {
  1005. struct decode_cache *c = &ctxt->decode;
  1006. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1007. int rc = X86EMUL_CONTINUE;
  1008. int reg = VCPU_REGS_RAX;
  1009. while (reg <= VCPU_REGS_RDI) {
  1010. (reg == VCPU_REGS_RSP) ?
  1011. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1012. emulate_push(ctxt, ops);
  1013. rc = writeback(ctxt, ops);
  1014. if (rc != X86EMUL_CONTINUE)
  1015. return rc;
  1016. ++reg;
  1017. }
  1018. /* Disable writeback. */
  1019. c->dst.type = OP_NONE;
  1020. return rc;
  1021. }
  1022. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1023. struct x86_emulate_ops *ops)
  1024. {
  1025. struct decode_cache *c = &ctxt->decode;
  1026. int rc = X86EMUL_CONTINUE;
  1027. int reg = VCPU_REGS_RDI;
  1028. while (reg >= VCPU_REGS_RAX) {
  1029. if (reg == VCPU_REGS_RSP) {
  1030. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1031. c->op_bytes);
  1032. --reg;
  1033. }
  1034. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1035. if (rc != X86EMUL_CONTINUE)
  1036. break;
  1037. --reg;
  1038. }
  1039. return rc;
  1040. }
  1041. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1042. struct x86_emulate_ops *ops)
  1043. {
  1044. struct decode_cache *c = &ctxt->decode;
  1045. int rc = X86EMUL_CONTINUE;
  1046. unsigned long temp_eip = 0;
  1047. unsigned long temp_eflags = 0;
  1048. unsigned long cs = 0;
  1049. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1050. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1051. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1052. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1053. /* TODO: Add stack limit check */
  1054. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1055. if (rc != X86EMUL_CONTINUE)
  1056. return rc;
  1057. if (temp_eip & ~0xffff) {
  1058. emulate_gp(ctxt, 0);
  1059. return X86EMUL_PROPAGATE_FAULT;
  1060. }
  1061. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1062. if (rc != X86EMUL_CONTINUE)
  1063. return rc;
  1064. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1065. if (rc != X86EMUL_CONTINUE)
  1066. return rc;
  1067. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1068. if (rc != X86EMUL_CONTINUE)
  1069. return rc;
  1070. c->eip = temp_eip;
  1071. if (c->op_bytes == 4)
  1072. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1073. else if (c->op_bytes == 2) {
  1074. ctxt->eflags &= ~0xffff;
  1075. ctxt->eflags |= temp_eflags;
  1076. }
  1077. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1078. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1079. return rc;
  1080. }
  1081. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1082. struct x86_emulate_ops* ops)
  1083. {
  1084. switch(ctxt->mode) {
  1085. case X86EMUL_MODE_REAL:
  1086. return emulate_iret_real(ctxt, ops);
  1087. case X86EMUL_MODE_VM86:
  1088. case X86EMUL_MODE_PROT16:
  1089. case X86EMUL_MODE_PROT32:
  1090. case X86EMUL_MODE_PROT64:
  1091. default:
  1092. /* iret from protected mode unimplemented yet */
  1093. return X86EMUL_UNHANDLEABLE;
  1094. }
  1095. }
  1096. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1097. struct x86_emulate_ops *ops)
  1098. {
  1099. struct decode_cache *c = &ctxt->decode;
  1100. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1101. }
  1102. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1103. {
  1104. struct decode_cache *c = &ctxt->decode;
  1105. switch (c->modrm_reg) {
  1106. case 0: /* rol */
  1107. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1108. break;
  1109. case 1: /* ror */
  1110. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1111. break;
  1112. case 2: /* rcl */
  1113. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1114. break;
  1115. case 3: /* rcr */
  1116. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1117. break;
  1118. case 4: /* sal/shl */
  1119. case 6: /* sal/shl */
  1120. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1121. break;
  1122. case 5: /* shr */
  1123. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1124. break;
  1125. case 7: /* sar */
  1126. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1127. break;
  1128. }
  1129. }
  1130. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1131. struct x86_emulate_ops *ops)
  1132. {
  1133. struct decode_cache *c = &ctxt->decode;
  1134. switch (c->modrm_reg) {
  1135. case 0 ... 1: /* test */
  1136. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1137. break;
  1138. case 2: /* not */
  1139. c->dst.val = ~c->dst.val;
  1140. break;
  1141. case 3: /* neg */
  1142. emulate_1op("neg", c->dst, ctxt->eflags);
  1143. break;
  1144. default:
  1145. return 0;
  1146. }
  1147. return 1;
  1148. }
  1149. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1150. struct x86_emulate_ops *ops)
  1151. {
  1152. struct decode_cache *c = &ctxt->decode;
  1153. switch (c->modrm_reg) {
  1154. case 0: /* inc */
  1155. emulate_1op("inc", c->dst, ctxt->eflags);
  1156. break;
  1157. case 1: /* dec */
  1158. emulate_1op("dec", c->dst, ctxt->eflags);
  1159. break;
  1160. case 2: /* call near abs */ {
  1161. long int old_eip;
  1162. old_eip = c->eip;
  1163. c->eip = c->src.val;
  1164. c->src.val = old_eip;
  1165. emulate_push(ctxt, ops);
  1166. break;
  1167. }
  1168. case 4: /* jmp abs */
  1169. c->eip = c->src.val;
  1170. break;
  1171. case 6: /* push */
  1172. emulate_push(ctxt, ops);
  1173. break;
  1174. }
  1175. return X86EMUL_CONTINUE;
  1176. }
  1177. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1178. struct x86_emulate_ops *ops)
  1179. {
  1180. struct decode_cache *c = &ctxt->decode;
  1181. u64 old = c->dst.orig_val64;
  1182. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1183. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1184. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1185. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1186. ctxt->eflags &= ~EFLG_ZF;
  1187. } else {
  1188. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1189. (u32) c->regs[VCPU_REGS_RBX];
  1190. ctxt->eflags |= EFLG_ZF;
  1191. }
  1192. return X86EMUL_CONTINUE;
  1193. }
  1194. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1195. struct x86_emulate_ops *ops)
  1196. {
  1197. struct decode_cache *c = &ctxt->decode;
  1198. int rc;
  1199. unsigned long cs;
  1200. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1201. if (rc != X86EMUL_CONTINUE)
  1202. return rc;
  1203. if (c->op_bytes == 4)
  1204. c->eip = (u32)c->eip;
  1205. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1206. if (rc != X86EMUL_CONTINUE)
  1207. return rc;
  1208. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1209. return rc;
  1210. }
  1211. static inline void
  1212. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1213. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1214. struct desc_struct *ss)
  1215. {
  1216. memset(cs, 0, sizeof(struct desc_struct));
  1217. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1218. memset(ss, 0, sizeof(struct desc_struct));
  1219. cs->l = 0; /* will be adjusted later */
  1220. set_desc_base(cs, 0); /* flat segment */
  1221. cs->g = 1; /* 4kb granularity */
  1222. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1223. cs->type = 0x0b; /* Read, Execute, Accessed */
  1224. cs->s = 1;
  1225. cs->dpl = 0; /* will be adjusted later */
  1226. cs->p = 1;
  1227. cs->d = 1;
  1228. set_desc_base(ss, 0); /* flat segment */
  1229. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1230. ss->g = 1; /* 4kb granularity */
  1231. ss->s = 1;
  1232. ss->type = 0x03; /* Read/Write, Accessed */
  1233. ss->d = 1; /* 32bit stack segment */
  1234. ss->dpl = 0;
  1235. ss->p = 1;
  1236. }
  1237. static int
  1238. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1239. {
  1240. struct decode_cache *c = &ctxt->decode;
  1241. struct desc_struct cs, ss;
  1242. u64 msr_data;
  1243. u16 cs_sel, ss_sel;
  1244. /* syscall is not available in real mode */
  1245. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1246. ctxt->mode == X86EMUL_MODE_VM86) {
  1247. emulate_ud(ctxt);
  1248. return X86EMUL_PROPAGATE_FAULT;
  1249. }
  1250. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1251. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1252. msr_data >>= 32;
  1253. cs_sel = (u16)(msr_data & 0xfffc);
  1254. ss_sel = (u16)(msr_data + 8);
  1255. if (is_long_mode(ctxt->vcpu)) {
  1256. cs.d = 0;
  1257. cs.l = 1;
  1258. }
  1259. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1260. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1261. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1262. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1263. c->regs[VCPU_REGS_RCX] = c->eip;
  1264. if (is_long_mode(ctxt->vcpu)) {
  1265. #ifdef CONFIG_X86_64
  1266. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1267. ops->get_msr(ctxt->vcpu,
  1268. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1269. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1270. c->eip = msr_data;
  1271. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1272. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1273. #endif
  1274. } else {
  1275. /* legacy mode */
  1276. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1277. c->eip = (u32)msr_data;
  1278. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1279. }
  1280. return X86EMUL_CONTINUE;
  1281. }
  1282. static int
  1283. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1284. {
  1285. struct decode_cache *c = &ctxt->decode;
  1286. struct desc_struct cs, ss;
  1287. u64 msr_data;
  1288. u16 cs_sel, ss_sel;
  1289. /* inject #GP if in real mode */
  1290. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1291. emulate_gp(ctxt, 0);
  1292. return X86EMUL_PROPAGATE_FAULT;
  1293. }
  1294. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1295. * Therefore, we inject an #UD.
  1296. */
  1297. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1298. emulate_ud(ctxt);
  1299. return X86EMUL_PROPAGATE_FAULT;
  1300. }
  1301. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1302. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1303. switch (ctxt->mode) {
  1304. case X86EMUL_MODE_PROT32:
  1305. if ((msr_data & 0xfffc) == 0x0) {
  1306. emulate_gp(ctxt, 0);
  1307. return X86EMUL_PROPAGATE_FAULT;
  1308. }
  1309. break;
  1310. case X86EMUL_MODE_PROT64:
  1311. if (msr_data == 0x0) {
  1312. emulate_gp(ctxt, 0);
  1313. return X86EMUL_PROPAGATE_FAULT;
  1314. }
  1315. break;
  1316. }
  1317. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1318. cs_sel = (u16)msr_data;
  1319. cs_sel &= ~SELECTOR_RPL_MASK;
  1320. ss_sel = cs_sel + 8;
  1321. ss_sel &= ~SELECTOR_RPL_MASK;
  1322. if (ctxt->mode == X86EMUL_MODE_PROT64
  1323. || is_long_mode(ctxt->vcpu)) {
  1324. cs.d = 0;
  1325. cs.l = 1;
  1326. }
  1327. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1328. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1329. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1330. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1331. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1332. c->eip = msr_data;
  1333. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1334. c->regs[VCPU_REGS_RSP] = msr_data;
  1335. return X86EMUL_CONTINUE;
  1336. }
  1337. static int
  1338. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1339. {
  1340. struct decode_cache *c = &ctxt->decode;
  1341. struct desc_struct cs, ss;
  1342. u64 msr_data;
  1343. int usermode;
  1344. u16 cs_sel, ss_sel;
  1345. /* inject #GP if in real mode or Virtual 8086 mode */
  1346. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1347. ctxt->mode == X86EMUL_MODE_VM86) {
  1348. emulate_gp(ctxt, 0);
  1349. return X86EMUL_PROPAGATE_FAULT;
  1350. }
  1351. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1352. if ((c->rex_prefix & 0x8) != 0x0)
  1353. usermode = X86EMUL_MODE_PROT64;
  1354. else
  1355. usermode = X86EMUL_MODE_PROT32;
  1356. cs.dpl = 3;
  1357. ss.dpl = 3;
  1358. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1359. switch (usermode) {
  1360. case X86EMUL_MODE_PROT32:
  1361. cs_sel = (u16)(msr_data + 16);
  1362. if ((msr_data & 0xfffc) == 0x0) {
  1363. emulate_gp(ctxt, 0);
  1364. return X86EMUL_PROPAGATE_FAULT;
  1365. }
  1366. ss_sel = (u16)(msr_data + 24);
  1367. break;
  1368. case X86EMUL_MODE_PROT64:
  1369. cs_sel = (u16)(msr_data + 32);
  1370. if (msr_data == 0x0) {
  1371. emulate_gp(ctxt, 0);
  1372. return X86EMUL_PROPAGATE_FAULT;
  1373. }
  1374. ss_sel = cs_sel + 8;
  1375. cs.d = 0;
  1376. cs.l = 1;
  1377. break;
  1378. }
  1379. cs_sel |= SELECTOR_RPL_MASK;
  1380. ss_sel |= SELECTOR_RPL_MASK;
  1381. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1382. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1383. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1384. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1385. c->eip = c->regs[VCPU_REGS_RDX];
  1386. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1387. return X86EMUL_CONTINUE;
  1388. }
  1389. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1390. struct x86_emulate_ops *ops)
  1391. {
  1392. int iopl;
  1393. if (ctxt->mode == X86EMUL_MODE_REAL)
  1394. return false;
  1395. if (ctxt->mode == X86EMUL_MODE_VM86)
  1396. return true;
  1397. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1398. return ops->cpl(ctxt->vcpu) > iopl;
  1399. }
  1400. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1401. struct x86_emulate_ops *ops,
  1402. u16 port, u16 len)
  1403. {
  1404. struct desc_struct tr_seg;
  1405. int r;
  1406. u16 io_bitmap_ptr;
  1407. u8 perm, bit_idx = port & 0x7;
  1408. unsigned mask = (1 << len) - 1;
  1409. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1410. if (!tr_seg.p)
  1411. return false;
  1412. if (desc_limit_scaled(&tr_seg) < 103)
  1413. return false;
  1414. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1415. ctxt->vcpu, NULL);
  1416. if (r != X86EMUL_CONTINUE)
  1417. return false;
  1418. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1419. return false;
  1420. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1421. &perm, 1, ctxt->vcpu, NULL);
  1422. if (r != X86EMUL_CONTINUE)
  1423. return false;
  1424. if ((perm >> bit_idx) & mask)
  1425. return false;
  1426. return true;
  1427. }
  1428. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1429. struct x86_emulate_ops *ops,
  1430. u16 port, u16 len)
  1431. {
  1432. if (ctxt->perm_ok)
  1433. return true;
  1434. if (emulator_bad_iopl(ctxt, ops))
  1435. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1436. return false;
  1437. ctxt->perm_ok = true;
  1438. return true;
  1439. }
  1440. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1441. struct x86_emulate_ops *ops,
  1442. struct tss_segment_16 *tss)
  1443. {
  1444. struct decode_cache *c = &ctxt->decode;
  1445. tss->ip = c->eip;
  1446. tss->flag = ctxt->eflags;
  1447. tss->ax = c->regs[VCPU_REGS_RAX];
  1448. tss->cx = c->regs[VCPU_REGS_RCX];
  1449. tss->dx = c->regs[VCPU_REGS_RDX];
  1450. tss->bx = c->regs[VCPU_REGS_RBX];
  1451. tss->sp = c->regs[VCPU_REGS_RSP];
  1452. tss->bp = c->regs[VCPU_REGS_RBP];
  1453. tss->si = c->regs[VCPU_REGS_RSI];
  1454. tss->di = c->regs[VCPU_REGS_RDI];
  1455. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1456. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1457. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1458. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1459. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1460. }
  1461. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1462. struct x86_emulate_ops *ops,
  1463. struct tss_segment_16 *tss)
  1464. {
  1465. struct decode_cache *c = &ctxt->decode;
  1466. int ret;
  1467. c->eip = tss->ip;
  1468. ctxt->eflags = tss->flag | 2;
  1469. c->regs[VCPU_REGS_RAX] = tss->ax;
  1470. c->regs[VCPU_REGS_RCX] = tss->cx;
  1471. c->regs[VCPU_REGS_RDX] = tss->dx;
  1472. c->regs[VCPU_REGS_RBX] = tss->bx;
  1473. c->regs[VCPU_REGS_RSP] = tss->sp;
  1474. c->regs[VCPU_REGS_RBP] = tss->bp;
  1475. c->regs[VCPU_REGS_RSI] = tss->si;
  1476. c->regs[VCPU_REGS_RDI] = tss->di;
  1477. /*
  1478. * SDM says that segment selectors are loaded before segment
  1479. * descriptors
  1480. */
  1481. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1482. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1483. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1484. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1485. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1486. /*
  1487. * Now load segment descriptors. If fault happenes at this stage
  1488. * it is handled in a context of new task
  1489. */
  1490. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1491. if (ret != X86EMUL_CONTINUE)
  1492. return ret;
  1493. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1494. if (ret != X86EMUL_CONTINUE)
  1495. return ret;
  1496. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1497. if (ret != X86EMUL_CONTINUE)
  1498. return ret;
  1499. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1500. if (ret != X86EMUL_CONTINUE)
  1501. return ret;
  1502. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1503. if (ret != X86EMUL_CONTINUE)
  1504. return ret;
  1505. return X86EMUL_CONTINUE;
  1506. }
  1507. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1508. struct x86_emulate_ops *ops,
  1509. u16 tss_selector, u16 old_tss_sel,
  1510. ulong old_tss_base, struct desc_struct *new_desc)
  1511. {
  1512. struct tss_segment_16 tss_seg;
  1513. int ret;
  1514. u32 err, new_tss_base = get_desc_base(new_desc);
  1515. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1516. &err);
  1517. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1518. /* FIXME: need to provide precise fault address */
  1519. emulate_pf(ctxt, old_tss_base, err);
  1520. return ret;
  1521. }
  1522. save_state_to_tss16(ctxt, ops, &tss_seg);
  1523. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1524. &err);
  1525. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1526. /* FIXME: need to provide precise fault address */
  1527. emulate_pf(ctxt, old_tss_base, err);
  1528. return ret;
  1529. }
  1530. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1531. &err);
  1532. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1533. /* FIXME: need to provide precise fault address */
  1534. emulate_pf(ctxt, new_tss_base, err);
  1535. return ret;
  1536. }
  1537. if (old_tss_sel != 0xffff) {
  1538. tss_seg.prev_task_link = old_tss_sel;
  1539. ret = ops->write_std(new_tss_base,
  1540. &tss_seg.prev_task_link,
  1541. sizeof tss_seg.prev_task_link,
  1542. ctxt->vcpu, &err);
  1543. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1544. /* FIXME: need to provide precise fault address */
  1545. emulate_pf(ctxt, new_tss_base, err);
  1546. return ret;
  1547. }
  1548. }
  1549. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1550. }
  1551. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops,
  1553. struct tss_segment_32 *tss)
  1554. {
  1555. struct decode_cache *c = &ctxt->decode;
  1556. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1557. tss->eip = c->eip;
  1558. tss->eflags = ctxt->eflags;
  1559. tss->eax = c->regs[VCPU_REGS_RAX];
  1560. tss->ecx = c->regs[VCPU_REGS_RCX];
  1561. tss->edx = c->regs[VCPU_REGS_RDX];
  1562. tss->ebx = c->regs[VCPU_REGS_RBX];
  1563. tss->esp = c->regs[VCPU_REGS_RSP];
  1564. tss->ebp = c->regs[VCPU_REGS_RBP];
  1565. tss->esi = c->regs[VCPU_REGS_RSI];
  1566. tss->edi = c->regs[VCPU_REGS_RDI];
  1567. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1568. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1569. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1570. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1571. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1572. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1573. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1574. }
  1575. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1576. struct x86_emulate_ops *ops,
  1577. struct tss_segment_32 *tss)
  1578. {
  1579. struct decode_cache *c = &ctxt->decode;
  1580. int ret;
  1581. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1582. emulate_gp(ctxt, 0);
  1583. return X86EMUL_PROPAGATE_FAULT;
  1584. }
  1585. c->eip = tss->eip;
  1586. ctxt->eflags = tss->eflags | 2;
  1587. c->regs[VCPU_REGS_RAX] = tss->eax;
  1588. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1589. c->regs[VCPU_REGS_RDX] = tss->edx;
  1590. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1591. c->regs[VCPU_REGS_RSP] = tss->esp;
  1592. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1593. c->regs[VCPU_REGS_RSI] = tss->esi;
  1594. c->regs[VCPU_REGS_RDI] = tss->edi;
  1595. /*
  1596. * SDM says that segment selectors are loaded before segment
  1597. * descriptors
  1598. */
  1599. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1600. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1601. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1602. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1603. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1606. /*
  1607. * Now load segment descriptors. If fault happenes at this stage
  1608. * it is handled in a context of new task
  1609. */
  1610. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1611. if (ret != X86EMUL_CONTINUE)
  1612. return ret;
  1613. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1614. if (ret != X86EMUL_CONTINUE)
  1615. return ret;
  1616. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1617. if (ret != X86EMUL_CONTINUE)
  1618. return ret;
  1619. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1620. if (ret != X86EMUL_CONTINUE)
  1621. return ret;
  1622. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1623. if (ret != X86EMUL_CONTINUE)
  1624. return ret;
  1625. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1626. if (ret != X86EMUL_CONTINUE)
  1627. return ret;
  1628. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1629. if (ret != X86EMUL_CONTINUE)
  1630. return ret;
  1631. return X86EMUL_CONTINUE;
  1632. }
  1633. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1634. struct x86_emulate_ops *ops,
  1635. u16 tss_selector, u16 old_tss_sel,
  1636. ulong old_tss_base, struct desc_struct *new_desc)
  1637. {
  1638. struct tss_segment_32 tss_seg;
  1639. int ret;
  1640. u32 err, new_tss_base = get_desc_base(new_desc);
  1641. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1642. &err);
  1643. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1644. /* FIXME: need to provide precise fault address */
  1645. emulate_pf(ctxt, old_tss_base, err);
  1646. return ret;
  1647. }
  1648. save_state_to_tss32(ctxt, ops, &tss_seg);
  1649. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1650. &err);
  1651. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1652. /* FIXME: need to provide precise fault address */
  1653. emulate_pf(ctxt, old_tss_base, err);
  1654. return ret;
  1655. }
  1656. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1657. &err);
  1658. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1659. /* FIXME: need to provide precise fault address */
  1660. emulate_pf(ctxt, new_tss_base, err);
  1661. return ret;
  1662. }
  1663. if (old_tss_sel != 0xffff) {
  1664. tss_seg.prev_task_link = old_tss_sel;
  1665. ret = ops->write_std(new_tss_base,
  1666. &tss_seg.prev_task_link,
  1667. sizeof tss_seg.prev_task_link,
  1668. ctxt->vcpu, &err);
  1669. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1670. /* FIXME: need to provide precise fault address */
  1671. emulate_pf(ctxt, new_tss_base, err);
  1672. return ret;
  1673. }
  1674. }
  1675. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1676. }
  1677. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1678. struct x86_emulate_ops *ops,
  1679. u16 tss_selector, int reason,
  1680. bool has_error_code, u32 error_code)
  1681. {
  1682. struct desc_struct curr_tss_desc, next_tss_desc;
  1683. int ret;
  1684. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1685. ulong old_tss_base =
  1686. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1687. u32 desc_limit;
  1688. /* FIXME: old_tss_base == ~0 ? */
  1689. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1690. if (ret != X86EMUL_CONTINUE)
  1691. return ret;
  1692. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1693. if (ret != X86EMUL_CONTINUE)
  1694. return ret;
  1695. /* FIXME: check that next_tss_desc is tss */
  1696. if (reason != TASK_SWITCH_IRET) {
  1697. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1698. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1699. emulate_gp(ctxt, 0);
  1700. return X86EMUL_PROPAGATE_FAULT;
  1701. }
  1702. }
  1703. desc_limit = desc_limit_scaled(&next_tss_desc);
  1704. if (!next_tss_desc.p ||
  1705. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1706. desc_limit < 0x2b)) {
  1707. emulate_ts(ctxt, tss_selector & 0xfffc);
  1708. return X86EMUL_PROPAGATE_FAULT;
  1709. }
  1710. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1711. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1712. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1713. &curr_tss_desc);
  1714. }
  1715. if (reason == TASK_SWITCH_IRET)
  1716. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1717. /* set back link to prev task only if NT bit is set in eflags
  1718. note that old_tss_sel is not used afetr this point */
  1719. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1720. old_tss_sel = 0xffff;
  1721. if (next_tss_desc.type & 8)
  1722. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1723. old_tss_base, &next_tss_desc);
  1724. else
  1725. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1726. old_tss_base, &next_tss_desc);
  1727. if (ret != X86EMUL_CONTINUE)
  1728. return ret;
  1729. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1730. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1731. if (reason != TASK_SWITCH_IRET) {
  1732. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1733. write_segment_descriptor(ctxt, ops, tss_selector,
  1734. &next_tss_desc);
  1735. }
  1736. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1737. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1738. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1739. if (has_error_code) {
  1740. struct decode_cache *c = &ctxt->decode;
  1741. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1742. c->lock_prefix = 0;
  1743. c->src.val = (unsigned long) error_code;
  1744. emulate_push(ctxt, ops);
  1745. }
  1746. return ret;
  1747. }
  1748. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1749. u16 tss_selector, int reason,
  1750. bool has_error_code, u32 error_code)
  1751. {
  1752. struct x86_emulate_ops *ops = ctxt->ops;
  1753. struct decode_cache *c = &ctxt->decode;
  1754. int rc;
  1755. c->eip = ctxt->eip;
  1756. c->dst.type = OP_NONE;
  1757. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1758. has_error_code, error_code);
  1759. if (rc == X86EMUL_CONTINUE) {
  1760. rc = writeback(ctxt, ops);
  1761. if (rc == X86EMUL_CONTINUE)
  1762. ctxt->eip = c->eip;
  1763. }
  1764. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1765. }
  1766. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1767. int reg, struct operand *op)
  1768. {
  1769. struct decode_cache *c = &ctxt->decode;
  1770. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1771. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1772. op->addr.mem = register_address(c, base, c->regs[reg]);
  1773. }
  1774. static int em_push(struct x86_emulate_ctxt *ctxt)
  1775. {
  1776. emulate_push(ctxt, ctxt->ops);
  1777. return X86EMUL_CONTINUE;
  1778. }
  1779. #define D(_y) { .flags = (_y) }
  1780. #define N D(0)
  1781. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1782. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1783. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1784. static struct opcode group1[] = {
  1785. X7(D(Lock)), N
  1786. };
  1787. static struct opcode group1A[] = {
  1788. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1789. };
  1790. static struct opcode group3[] = {
  1791. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1792. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1793. X4(D(Undefined)),
  1794. };
  1795. static struct opcode group4[] = {
  1796. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1797. N, N, N, N, N, N,
  1798. };
  1799. static struct opcode group5[] = {
  1800. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1801. D(SrcMem | ModRM | Stack), N,
  1802. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1803. D(SrcMem | ModRM | Stack), N,
  1804. };
  1805. static struct group_dual group7 = { {
  1806. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1807. D(SrcNone | ModRM | DstMem | Mov), N,
  1808. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  1809. }, {
  1810. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1811. D(SrcNone | ModRM | DstMem | Mov), N,
  1812. D(SrcMem16 | ModRM | Mov | Priv), N,
  1813. } };
  1814. static struct opcode group8[] = {
  1815. N, N, N, N,
  1816. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1817. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1818. };
  1819. static struct group_dual group9 = { {
  1820. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1821. }, {
  1822. N, N, N, N, N, N, N, N,
  1823. } };
  1824. static struct opcode opcode_table[256] = {
  1825. /* 0x00 - 0x07 */
  1826. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1827. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1828. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1829. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1830. /* 0x08 - 0x0F */
  1831. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1832. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1833. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1834. D(ImplicitOps | Stack | No64), N,
  1835. /* 0x10 - 0x17 */
  1836. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1837. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1838. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1839. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1840. /* 0x18 - 0x1F */
  1841. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1842. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1843. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1844. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1845. /* 0x20 - 0x27 */
  1846. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1847. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1848. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1849. /* 0x28 - 0x2F */
  1850. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1851. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1852. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1853. /* 0x30 - 0x37 */
  1854. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1855. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1856. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1857. /* 0x38 - 0x3F */
  1858. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1859. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1860. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1861. N, N,
  1862. /* 0x40 - 0x4F */
  1863. X16(D(DstReg)),
  1864. /* 0x50 - 0x57 */
  1865. X8(I(SrcReg | Stack, em_push)),
  1866. /* 0x58 - 0x5F */
  1867. X8(D(DstReg | Stack)),
  1868. /* 0x60 - 0x67 */
  1869. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1870. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1871. N, N, N, N,
  1872. /* 0x68 - 0x6F */
  1873. I(SrcImm | Mov | Stack, em_push), N,
  1874. I(SrcImmByte | Mov | Stack, em_push), N,
  1875. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1876. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1877. /* 0x70 - 0x7F */
  1878. X16(D(SrcImmByte)),
  1879. /* 0x80 - 0x87 */
  1880. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1881. G(DstMem | SrcImm | ModRM | Group, group1),
  1882. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1883. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1884. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1885. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1886. /* 0x88 - 0x8F */
  1887. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1888. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1889. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  1890. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1891. /* 0x90 - 0x97 */
  1892. X8(D(SrcAcc | DstReg)),
  1893. /* 0x98 - 0x9F */
  1894. N, N, D(SrcImmFAddr | No64), N,
  1895. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1896. /* 0xA0 - 0xA7 */
  1897. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1898. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1899. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1900. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1901. /* 0xA8 - 0xAF */
  1902. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1903. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1904. D(ByteOp | DstDI | String), D(DstDI | String),
  1905. /* 0xB0 - 0xB7 */
  1906. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1907. /* 0xB8 - 0xBF */
  1908. X8(D(DstReg | SrcImm | Mov)),
  1909. /* 0xC0 - 0xC7 */
  1910. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1911. N, D(ImplicitOps | Stack), N, N,
  1912. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1913. /* 0xC8 - 0xCF */
  1914. N, N, N, D(ImplicitOps | Stack),
  1915. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1916. /* 0xD0 - 0xD7 */
  1917. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1918. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1919. N, N, N, N,
  1920. /* 0xD8 - 0xDF */
  1921. N, N, N, N, N, N, N, N,
  1922. /* 0xE0 - 0xE7 */
  1923. N, N, N, N,
  1924. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1925. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1926. /* 0xE8 - 0xEF */
  1927. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1928. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1929. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1930. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1931. /* 0xF0 - 0xF7 */
  1932. N, N, N, N,
  1933. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1934. /* 0xF8 - 0xFF */
  1935. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1936. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1937. };
  1938. static struct opcode twobyte_table[256] = {
  1939. /* 0x00 - 0x0F */
  1940. N, GD(0, &group7), N, N,
  1941. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1942. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1943. N, D(ImplicitOps | ModRM), N, N,
  1944. /* 0x10 - 0x1F */
  1945. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1946. /* 0x20 - 0x2F */
  1947. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1948. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1949. N, N, N, N,
  1950. N, N, N, N, N, N, N, N,
  1951. /* 0x30 - 0x3F */
  1952. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1953. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1954. N, N, N, N, N, N, N, N,
  1955. /* 0x40 - 0x4F */
  1956. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1957. /* 0x50 - 0x5F */
  1958. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1959. /* 0x60 - 0x6F */
  1960. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1961. /* 0x70 - 0x7F */
  1962. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1963. /* 0x80 - 0x8F */
  1964. X16(D(SrcImm)),
  1965. /* 0x90 - 0x9F */
  1966. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1967. /* 0xA0 - 0xA7 */
  1968. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1969. N, D(DstMem | SrcReg | ModRM | BitOp),
  1970. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1971. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1972. /* 0xA8 - 0xAF */
  1973. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1974. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1975. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1976. D(DstMem | SrcReg | Src2CL | ModRM),
  1977. D(ModRM), N,
  1978. /* 0xB0 - 0xB7 */
  1979. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1980. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1981. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1982. D(DstReg | SrcMem16 | ModRM | Mov),
  1983. /* 0xB8 - 0xBF */
  1984. N, N,
  1985. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1986. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1987. D(DstReg | SrcMem16 | ModRM | Mov),
  1988. /* 0xC0 - 0xCF */
  1989. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  1990. N, N, N, GD(0, &group9),
  1991. N, N, N, N, N, N, N, N,
  1992. /* 0xD0 - 0xDF */
  1993. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1994. /* 0xE0 - 0xEF */
  1995. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1996. /* 0xF0 - 0xFF */
  1997. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  1998. };
  1999. #undef D
  2000. #undef N
  2001. #undef G
  2002. #undef GD
  2003. #undef I
  2004. int
  2005. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2006. {
  2007. struct x86_emulate_ops *ops = ctxt->ops;
  2008. struct decode_cache *c = &ctxt->decode;
  2009. int rc = X86EMUL_CONTINUE;
  2010. int mode = ctxt->mode;
  2011. int def_op_bytes, def_ad_bytes, dual, goffset;
  2012. struct opcode opcode, *g_mod012, *g_mod3;
  2013. /* we cannot decode insn before we complete previous rep insn */
  2014. WARN_ON(ctxt->restart);
  2015. c->eip = ctxt->eip;
  2016. c->fetch.start = c->fetch.end = c->eip;
  2017. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2018. switch (mode) {
  2019. case X86EMUL_MODE_REAL:
  2020. case X86EMUL_MODE_VM86:
  2021. case X86EMUL_MODE_PROT16:
  2022. def_op_bytes = def_ad_bytes = 2;
  2023. break;
  2024. case X86EMUL_MODE_PROT32:
  2025. def_op_bytes = def_ad_bytes = 4;
  2026. break;
  2027. #ifdef CONFIG_X86_64
  2028. case X86EMUL_MODE_PROT64:
  2029. def_op_bytes = 4;
  2030. def_ad_bytes = 8;
  2031. break;
  2032. #endif
  2033. default:
  2034. return -1;
  2035. }
  2036. c->op_bytes = def_op_bytes;
  2037. c->ad_bytes = def_ad_bytes;
  2038. /* Legacy prefixes. */
  2039. for (;;) {
  2040. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2041. case 0x66: /* operand-size override */
  2042. /* switch between 2/4 bytes */
  2043. c->op_bytes = def_op_bytes ^ 6;
  2044. break;
  2045. case 0x67: /* address-size override */
  2046. if (mode == X86EMUL_MODE_PROT64)
  2047. /* switch between 4/8 bytes */
  2048. c->ad_bytes = def_ad_bytes ^ 12;
  2049. else
  2050. /* switch between 2/4 bytes */
  2051. c->ad_bytes = def_ad_bytes ^ 6;
  2052. break;
  2053. case 0x26: /* ES override */
  2054. case 0x2e: /* CS override */
  2055. case 0x36: /* SS override */
  2056. case 0x3e: /* DS override */
  2057. set_seg_override(c, (c->b >> 3) & 3);
  2058. break;
  2059. case 0x64: /* FS override */
  2060. case 0x65: /* GS override */
  2061. set_seg_override(c, c->b & 7);
  2062. break;
  2063. case 0x40 ... 0x4f: /* REX */
  2064. if (mode != X86EMUL_MODE_PROT64)
  2065. goto done_prefixes;
  2066. c->rex_prefix = c->b;
  2067. continue;
  2068. case 0xf0: /* LOCK */
  2069. c->lock_prefix = 1;
  2070. break;
  2071. case 0xf2: /* REPNE/REPNZ */
  2072. c->rep_prefix = REPNE_PREFIX;
  2073. break;
  2074. case 0xf3: /* REP/REPE/REPZ */
  2075. c->rep_prefix = REPE_PREFIX;
  2076. break;
  2077. default:
  2078. goto done_prefixes;
  2079. }
  2080. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2081. c->rex_prefix = 0;
  2082. }
  2083. done_prefixes:
  2084. /* REX prefix. */
  2085. if (c->rex_prefix & 8)
  2086. c->op_bytes = 8; /* REX.W */
  2087. /* Opcode byte(s). */
  2088. opcode = opcode_table[c->b];
  2089. if (opcode.flags == 0) {
  2090. /* Two-byte opcode? */
  2091. if (c->b == 0x0f) {
  2092. c->twobyte = 1;
  2093. c->b = insn_fetch(u8, 1, c->eip);
  2094. opcode = twobyte_table[c->b];
  2095. }
  2096. }
  2097. c->d = opcode.flags;
  2098. if (c->d & Group) {
  2099. dual = c->d & GroupDual;
  2100. c->modrm = insn_fetch(u8, 1, c->eip);
  2101. --c->eip;
  2102. if (c->d & GroupDual) {
  2103. g_mod012 = opcode.u.gdual->mod012;
  2104. g_mod3 = opcode.u.gdual->mod3;
  2105. } else
  2106. g_mod012 = g_mod3 = opcode.u.group;
  2107. c->d &= ~(Group | GroupDual);
  2108. goffset = (c->modrm >> 3) & 7;
  2109. if ((c->modrm >> 6) == 3)
  2110. opcode = g_mod3[goffset];
  2111. else
  2112. opcode = g_mod012[goffset];
  2113. c->d |= opcode.flags;
  2114. }
  2115. c->execute = opcode.u.execute;
  2116. /* Unrecognised? */
  2117. if (c->d == 0 || (c->d & Undefined)) {
  2118. DPRINTF("Cannot emulate %02x\n", c->b);
  2119. return -1;
  2120. }
  2121. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2122. c->op_bytes = 8;
  2123. /* ModRM and SIB bytes. */
  2124. if (c->d & ModRM) {
  2125. rc = decode_modrm(ctxt, ops);
  2126. if (!c->has_seg_override)
  2127. set_seg_override(c, c->modrm_seg);
  2128. } else if (c->d & MemAbs)
  2129. rc = decode_abs(ctxt, ops);
  2130. if (rc != X86EMUL_CONTINUE)
  2131. goto done;
  2132. if (!c->has_seg_override)
  2133. set_seg_override(c, VCPU_SREG_DS);
  2134. if (!(!c->twobyte && c->b == 0x8d))
  2135. c->modrm_ea += seg_override_base(ctxt, ops, c);
  2136. if (c->ad_bytes != 8)
  2137. c->modrm_ea = (u32)c->modrm_ea;
  2138. if (c->rip_relative)
  2139. c->modrm_ea += c->eip;
  2140. /*
  2141. * Decode and fetch the source operand: register, memory
  2142. * or immediate.
  2143. */
  2144. switch (c->d & SrcMask) {
  2145. case SrcNone:
  2146. break;
  2147. case SrcReg:
  2148. decode_register_operand(&c->src, c, 0);
  2149. break;
  2150. case SrcMem16:
  2151. c->src.bytes = 2;
  2152. goto srcmem_common;
  2153. case SrcMem32:
  2154. c->src.bytes = 4;
  2155. goto srcmem_common;
  2156. case SrcMem:
  2157. c->src.bytes = (c->d & ByteOp) ? 1 :
  2158. c->op_bytes;
  2159. /* Don't fetch the address for invlpg: it could be unmapped. */
  2160. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  2161. break;
  2162. srcmem_common:
  2163. /*
  2164. * For instructions with a ModR/M byte, switch to register
  2165. * access if Mod = 3.
  2166. */
  2167. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2168. c->src.type = OP_REG;
  2169. c->src.val = c->modrm_val;
  2170. c->src.addr.reg = c->modrm_ptr;
  2171. break;
  2172. }
  2173. c->src.type = OP_MEM;
  2174. c->src.addr.mem = c->modrm_ea;
  2175. c->src.val = 0;
  2176. break;
  2177. case SrcImm:
  2178. case SrcImmU:
  2179. c->src.type = OP_IMM;
  2180. c->src.addr.mem = c->eip;
  2181. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2182. if (c->src.bytes == 8)
  2183. c->src.bytes = 4;
  2184. /* NB. Immediates are sign-extended as necessary. */
  2185. switch (c->src.bytes) {
  2186. case 1:
  2187. c->src.val = insn_fetch(s8, 1, c->eip);
  2188. break;
  2189. case 2:
  2190. c->src.val = insn_fetch(s16, 2, c->eip);
  2191. break;
  2192. case 4:
  2193. c->src.val = insn_fetch(s32, 4, c->eip);
  2194. break;
  2195. }
  2196. if ((c->d & SrcMask) == SrcImmU) {
  2197. switch (c->src.bytes) {
  2198. case 1:
  2199. c->src.val &= 0xff;
  2200. break;
  2201. case 2:
  2202. c->src.val &= 0xffff;
  2203. break;
  2204. case 4:
  2205. c->src.val &= 0xffffffff;
  2206. break;
  2207. }
  2208. }
  2209. break;
  2210. case SrcImmByte:
  2211. case SrcImmUByte:
  2212. c->src.type = OP_IMM;
  2213. c->src.addr.mem = c->eip;
  2214. c->src.bytes = 1;
  2215. if ((c->d & SrcMask) == SrcImmByte)
  2216. c->src.val = insn_fetch(s8, 1, c->eip);
  2217. else
  2218. c->src.val = insn_fetch(u8, 1, c->eip);
  2219. break;
  2220. case SrcAcc:
  2221. c->src.type = OP_REG;
  2222. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2223. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2224. fetch_register_operand(&c->src);
  2225. break;
  2226. case SrcOne:
  2227. c->src.bytes = 1;
  2228. c->src.val = 1;
  2229. break;
  2230. case SrcSI:
  2231. c->src.type = OP_MEM;
  2232. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2233. c->src.addr.mem =
  2234. register_address(c, seg_override_base(ctxt, ops, c),
  2235. c->regs[VCPU_REGS_RSI]);
  2236. c->src.val = 0;
  2237. break;
  2238. case SrcImmFAddr:
  2239. c->src.type = OP_IMM;
  2240. c->src.addr.mem = c->eip;
  2241. c->src.bytes = c->op_bytes + 2;
  2242. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2243. break;
  2244. case SrcMemFAddr:
  2245. c->src.type = OP_MEM;
  2246. c->src.addr.mem = c->modrm_ea;
  2247. c->src.bytes = c->op_bytes + 2;
  2248. break;
  2249. }
  2250. /*
  2251. * Decode and fetch the second source operand: register, memory
  2252. * or immediate.
  2253. */
  2254. switch (c->d & Src2Mask) {
  2255. case Src2None:
  2256. break;
  2257. case Src2CL:
  2258. c->src2.bytes = 1;
  2259. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2260. break;
  2261. case Src2ImmByte:
  2262. c->src2.type = OP_IMM;
  2263. c->src2.addr.mem = c->eip;
  2264. c->src2.bytes = 1;
  2265. c->src2.val = insn_fetch(u8, 1, c->eip);
  2266. break;
  2267. case Src2One:
  2268. c->src2.bytes = 1;
  2269. c->src2.val = 1;
  2270. break;
  2271. }
  2272. /* Decode and fetch the destination operand: register or memory. */
  2273. switch (c->d & DstMask) {
  2274. case ImplicitOps:
  2275. /* Special instructions do their own operand decoding. */
  2276. return 0;
  2277. case DstReg:
  2278. decode_register_operand(&c->dst, c,
  2279. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2280. break;
  2281. case DstMem:
  2282. case DstMem64:
  2283. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2284. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2285. c->dst.type = OP_REG;
  2286. c->dst.val = c->dst.orig_val = c->modrm_val;
  2287. c->dst.addr.reg = c->modrm_ptr;
  2288. break;
  2289. }
  2290. c->dst.type = OP_MEM;
  2291. c->dst.addr.mem = c->modrm_ea;
  2292. if ((c->d & DstMask) == DstMem64)
  2293. c->dst.bytes = 8;
  2294. else
  2295. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2296. c->dst.val = 0;
  2297. if (c->d & BitOp) {
  2298. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2299. c->dst.addr.mem = c->dst.addr.mem +
  2300. (c->src.val & mask) / 8;
  2301. }
  2302. break;
  2303. case DstAcc:
  2304. c->dst.type = OP_REG;
  2305. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2306. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2307. fetch_register_operand(&c->dst);
  2308. c->dst.orig_val = c->dst.val;
  2309. break;
  2310. case DstDI:
  2311. c->dst.type = OP_MEM;
  2312. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2313. c->dst.addr.mem =
  2314. register_address(c, es_base(ctxt, ops),
  2315. c->regs[VCPU_REGS_RDI]);
  2316. c->dst.val = 0;
  2317. break;
  2318. }
  2319. done:
  2320. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2321. }
  2322. int
  2323. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2324. {
  2325. struct x86_emulate_ops *ops = ctxt->ops;
  2326. u64 msr_data;
  2327. struct decode_cache *c = &ctxt->decode;
  2328. int rc = X86EMUL_CONTINUE;
  2329. int saved_dst_type = c->dst.type;
  2330. ctxt->decode.mem_read.pos = 0;
  2331. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2332. emulate_ud(ctxt);
  2333. goto done;
  2334. }
  2335. /* LOCK prefix is allowed only with some instructions */
  2336. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2337. emulate_ud(ctxt);
  2338. goto done;
  2339. }
  2340. /* Privileged instruction can be executed only in CPL=0 */
  2341. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2342. emulate_gp(ctxt, 0);
  2343. goto done;
  2344. }
  2345. if (c->rep_prefix && (c->d & String)) {
  2346. ctxt->restart = true;
  2347. /* All REP prefixes have the same first termination condition */
  2348. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2349. string_done:
  2350. ctxt->restart = false;
  2351. ctxt->eip = c->eip;
  2352. goto done;
  2353. }
  2354. /* The second termination condition only applies for REPE
  2355. * and REPNE. Test if the repeat string operation prefix is
  2356. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2357. * corresponding termination condition according to:
  2358. * - if REPE/REPZ and ZF = 0 then done
  2359. * - if REPNE/REPNZ and ZF = 1 then done
  2360. */
  2361. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2362. (c->b == 0xae) || (c->b == 0xaf)) {
  2363. if ((c->rep_prefix == REPE_PREFIX) &&
  2364. ((ctxt->eflags & EFLG_ZF) == 0))
  2365. goto string_done;
  2366. if ((c->rep_prefix == REPNE_PREFIX) &&
  2367. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2368. goto string_done;
  2369. }
  2370. c->eip = ctxt->eip;
  2371. }
  2372. if (c->src.type == OP_MEM) {
  2373. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2374. c->src.valptr, c->src.bytes);
  2375. if (rc != X86EMUL_CONTINUE)
  2376. goto done;
  2377. c->src.orig_val64 = c->src.val64;
  2378. }
  2379. if (c->src2.type == OP_MEM) {
  2380. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2381. &c->src2.val, c->src2.bytes);
  2382. if (rc != X86EMUL_CONTINUE)
  2383. goto done;
  2384. }
  2385. if ((c->d & DstMask) == ImplicitOps)
  2386. goto special_insn;
  2387. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2388. /* optimisation - avoid slow emulated read if Mov */
  2389. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2390. &c->dst.val, c->dst.bytes);
  2391. if (rc != X86EMUL_CONTINUE)
  2392. goto done;
  2393. }
  2394. c->dst.orig_val = c->dst.val;
  2395. special_insn:
  2396. if (c->execute) {
  2397. rc = c->execute(ctxt);
  2398. if (rc != X86EMUL_CONTINUE)
  2399. goto done;
  2400. goto writeback;
  2401. }
  2402. if (c->twobyte)
  2403. goto twobyte_insn;
  2404. switch (c->b) {
  2405. case 0x00 ... 0x05:
  2406. add: /* add */
  2407. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2408. break;
  2409. case 0x06: /* push es */
  2410. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2411. break;
  2412. case 0x07: /* pop es */
  2413. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2414. if (rc != X86EMUL_CONTINUE)
  2415. goto done;
  2416. break;
  2417. case 0x08 ... 0x0d:
  2418. or: /* or */
  2419. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2420. break;
  2421. case 0x0e: /* push cs */
  2422. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2423. break;
  2424. case 0x10 ... 0x15:
  2425. adc: /* adc */
  2426. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2427. break;
  2428. case 0x16: /* push ss */
  2429. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2430. break;
  2431. case 0x17: /* pop ss */
  2432. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2433. if (rc != X86EMUL_CONTINUE)
  2434. goto done;
  2435. break;
  2436. case 0x18 ... 0x1d:
  2437. sbb: /* sbb */
  2438. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2439. break;
  2440. case 0x1e: /* push ds */
  2441. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2442. break;
  2443. case 0x1f: /* pop ds */
  2444. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2445. if (rc != X86EMUL_CONTINUE)
  2446. goto done;
  2447. break;
  2448. case 0x20 ... 0x25:
  2449. and: /* and */
  2450. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2451. break;
  2452. case 0x28 ... 0x2d:
  2453. sub: /* sub */
  2454. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2455. break;
  2456. case 0x30 ... 0x35:
  2457. xor: /* xor */
  2458. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2459. break;
  2460. case 0x38 ... 0x3d:
  2461. cmp: /* cmp */
  2462. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2463. break;
  2464. case 0x40 ... 0x47: /* inc r16/r32 */
  2465. emulate_1op("inc", c->dst, ctxt->eflags);
  2466. break;
  2467. case 0x48 ... 0x4f: /* dec r16/r32 */
  2468. emulate_1op("dec", c->dst, ctxt->eflags);
  2469. break;
  2470. case 0x58 ... 0x5f: /* pop reg */
  2471. pop_instruction:
  2472. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2473. if (rc != X86EMUL_CONTINUE)
  2474. goto done;
  2475. break;
  2476. case 0x60: /* pusha */
  2477. rc = emulate_pusha(ctxt, ops);
  2478. if (rc != X86EMUL_CONTINUE)
  2479. goto done;
  2480. break;
  2481. case 0x61: /* popa */
  2482. rc = emulate_popa(ctxt, ops);
  2483. if (rc != X86EMUL_CONTINUE)
  2484. goto done;
  2485. break;
  2486. case 0x63: /* movsxd */
  2487. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2488. goto cannot_emulate;
  2489. c->dst.val = (s32) c->src.val;
  2490. break;
  2491. case 0x6c: /* insb */
  2492. case 0x6d: /* insw/insd */
  2493. c->dst.bytes = min(c->dst.bytes, 4u);
  2494. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2495. c->dst.bytes)) {
  2496. emulate_gp(ctxt, 0);
  2497. goto done;
  2498. }
  2499. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2500. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2501. goto done; /* IO is needed, skip writeback */
  2502. break;
  2503. case 0x6e: /* outsb */
  2504. case 0x6f: /* outsw/outsd */
  2505. c->src.bytes = min(c->src.bytes, 4u);
  2506. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2507. c->src.bytes)) {
  2508. emulate_gp(ctxt, 0);
  2509. goto done;
  2510. }
  2511. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2512. &c->src.val, 1, ctxt->vcpu);
  2513. c->dst.type = OP_NONE; /* nothing to writeback */
  2514. break;
  2515. case 0x70 ... 0x7f: /* jcc (short) */
  2516. if (test_cc(c->b, ctxt->eflags))
  2517. jmp_rel(c, c->src.val);
  2518. break;
  2519. case 0x80 ... 0x83: /* Grp1 */
  2520. switch (c->modrm_reg) {
  2521. case 0:
  2522. goto add;
  2523. case 1:
  2524. goto or;
  2525. case 2:
  2526. goto adc;
  2527. case 3:
  2528. goto sbb;
  2529. case 4:
  2530. goto and;
  2531. case 5:
  2532. goto sub;
  2533. case 6:
  2534. goto xor;
  2535. case 7:
  2536. goto cmp;
  2537. }
  2538. break;
  2539. case 0x84 ... 0x85:
  2540. test:
  2541. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2542. break;
  2543. case 0x86 ... 0x87: /* xchg */
  2544. xchg:
  2545. /* Write back the register source. */
  2546. switch (c->dst.bytes) {
  2547. case 1:
  2548. *(u8 *) c->src.addr.reg = (u8) c->dst.val;
  2549. break;
  2550. case 2:
  2551. *(u16 *) c->src.addr.reg = (u16) c->dst.val;
  2552. break;
  2553. case 4:
  2554. *c->src.addr.reg = (u32) c->dst.val;
  2555. break; /* 64b reg: zero-extend */
  2556. case 8:
  2557. *c->src.addr.reg = c->dst.val;
  2558. break;
  2559. }
  2560. /*
  2561. * Write back the memory destination with implicit LOCK
  2562. * prefix.
  2563. */
  2564. c->dst.val = c->src.val;
  2565. c->lock_prefix = 1;
  2566. break;
  2567. case 0x88 ... 0x8b: /* mov */
  2568. goto mov;
  2569. case 0x8c: /* mov r/m, sreg */
  2570. if (c->modrm_reg > VCPU_SREG_GS) {
  2571. emulate_ud(ctxt);
  2572. goto done;
  2573. }
  2574. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2575. break;
  2576. case 0x8d: /* lea r16/r32, m */
  2577. c->dst.val = c->modrm_ea;
  2578. break;
  2579. case 0x8e: { /* mov seg, r/m16 */
  2580. uint16_t sel;
  2581. sel = c->src.val;
  2582. if (c->modrm_reg == VCPU_SREG_CS ||
  2583. c->modrm_reg > VCPU_SREG_GS) {
  2584. emulate_ud(ctxt);
  2585. goto done;
  2586. }
  2587. if (c->modrm_reg == VCPU_SREG_SS)
  2588. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2589. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2590. c->dst.type = OP_NONE; /* Disable writeback. */
  2591. break;
  2592. }
  2593. case 0x8f: /* pop (sole member of Grp1a) */
  2594. rc = emulate_grp1a(ctxt, ops);
  2595. if (rc != X86EMUL_CONTINUE)
  2596. goto done;
  2597. break;
  2598. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2599. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2600. goto done;
  2601. goto xchg;
  2602. case 0x9c: /* pushf */
  2603. c->src.val = (unsigned long) ctxt->eflags;
  2604. emulate_push(ctxt, ops);
  2605. break;
  2606. case 0x9d: /* popf */
  2607. c->dst.type = OP_REG;
  2608. c->dst.addr.reg = &ctxt->eflags;
  2609. c->dst.bytes = c->op_bytes;
  2610. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2611. if (rc != X86EMUL_CONTINUE)
  2612. goto done;
  2613. break;
  2614. case 0xa0 ... 0xa3: /* mov */
  2615. case 0xa4 ... 0xa5: /* movs */
  2616. goto mov;
  2617. case 0xa6 ... 0xa7: /* cmps */
  2618. c->dst.type = OP_NONE; /* Disable writeback. */
  2619. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2620. goto cmp;
  2621. case 0xa8 ... 0xa9: /* test ax, imm */
  2622. goto test;
  2623. case 0xaa ... 0xab: /* stos */
  2624. c->dst.val = c->regs[VCPU_REGS_RAX];
  2625. break;
  2626. case 0xac ... 0xad: /* lods */
  2627. goto mov;
  2628. case 0xae ... 0xaf: /* scas */
  2629. DPRINTF("Urk! I don't handle SCAS.\n");
  2630. goto cannot_emulate;
  2631. case 0xb0 ... 0xbf: /* mov r, imm */
  2632. goto mov;
  2633. case 0xc0 ... 0xc1:
  2634. emulate_grp2(ctxt);
  2635. break;
  2636. case 0xc3: /* ret */
  2637. c->dst.type = OP_REG;
  2638. c->dst.addr.reg = &c->eip;
  2639. c->dst.bytes = c->op_bytes;
  2640. goto pop_instruction;
  2641. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2642. mov:
  2643. c->dst.val = c->src.val;
  2644. break;
  2645. case 0xcb: /* ret far */
  2646. rc = emulate_ret_far(ctxt, ops);
  2647. if (rc != X86EMUL_CONTINUE)
  2648. goto done;
  2649. break;
  2650. case 0xcf: /* iret */
  2651. rc = emulate_iret(ctxt, ops);
  2652. if (rc != X86EMUL_CONTINUE)
  2653. goto done;
  2654. break;
  2655. case 0xd0 ... 0xd1: /* Grp2 */
  2656. c->src.val = 1;
  2657. emulate_grp2(ctxt);
  2658. break;
  2659. case 0xd2 ... 0xd3: /* Grp2 */
  2660. c->src.val = c->regs[VCPU_REGS_RCX];
  2661. emulate_grp2(ctxt);
  2662. break;
  2663. case 0xe4: /* inb */
  2664. case 0xe5: /* in */
  2665. goto do_io_in;
  2666. case 0xe6: /* outb */
  2667. case 0xe7: /* out */
  2668. goto do_io_out;
  2669. case 0xe8: /* call (near) */ {
  2670. long int rel = c->src.val;
  2671. c->src.val = (unsigned long) c->eip;
  2672. jmp_rel(c, rel);
  2673. emulate_push(ctxt, ops);
  2674. break;
  2675. }
  2676. case 0xe9: /* jmp rel */
  2677. goto jmp;
  2678. case 0xea: { /* jmp far */
  2679. unsigned short sel;
  2680. jump_far:
  2681. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2682. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2683. goto done;
  2684. c->eip = 0;
  2685. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2686. break;
  2687. }
  2688. case 0xeb:
  2689. jmp: /* jmp rel short */
  2690. jmp_rel(c, c->src.val);
  2691. c->dst.type = OP_NONE; /* Disable writeback. */
  2692. break;
  2693. case 0xec: /* in al,dx */
  2694. case 0xed: /* in (e/r)ax,dx */
  2695. c->src.val = c->regs[VCPU_REGS_RDX];
  2696. do_io_in:
  2697. c->dst.bytes = min(c->dst.bytes, 4u);
  2698. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2699. emulate_gp(ctxt, 0);
  2700. goto done;
  2701. }
  2702. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2703. &c->dst.val))
  2704. goto done; /* IO is needed */
  2705. break;
  2706. case 0xee: /* out dx,al */
  2707. case 0xef: /* out dx,(e/r)ax */
  2708. c->src.val = c->regs[VCPU_REGS_RDX];
  2709. do_io_out:
  2710. c->dst.bytes = min(c->dst.bytes, 4u);
  2711. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2712. emulate_gp(ctxt, 0);
  2713. goto done;
  2714. }
  2715. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2716. ctxt->vcpu);
  2717. c->dst.type = OP_NONE; /* Disable writeback. */
  2718. break;
  2719. case 0xf4: /* hlt */
  2720. ctxt->vcpu->arch.halt_request = 1;
  2721. break;
  2722. case 0xf5: /* cmc */
  2723. /* complement carry flag from eflags reg */
  2724. ctxt->eflags ^= EFLG_CF;
  2725. c->dst.type = OP_NONE; /* Disable writeback. */
  2726. break;
  2727. case 0xf6 ... 0xf7: /* Grp3 */
  2728. if (!emulate_grp3(ctxt, ops))
  2729. goto cannot_emulate;
  2730. break;
  2731. case 0xf8: /* clc */
  2732. ctxt->eflags &= ~EFLG_CF;
  2733. c->dst.type = OP_NONE; /* Disable writeback. */
  2734. break;
  2735. case 0xfa: /* cli */
  2736. if (emulator_bad_iopl(ctxt, ops)) {
  2737. emulate_gp(ctxt, 0);
  2738. goto done;
  2739. } else {
  2740. ctxt->eflags &= ~X86_EFLAGS_IF;
  2741. c->dst.type = OP_NONE; /* Disable writeback. */
  2742. }
  2743. break;
  2744. case 0xfb: /* sti */
  2745. if (emulator_bad_iopl(ctxt, ops)) {
  2746. emulate_gp(ctxt, 0);
  2747. goto done;
  2748. } else {
  2749. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2750. ctxt->eflags |= X86_EFLAGS_IF;
  2751. c->dst.type = OP_NONE; /* Disable writeback. */
  2752. }
  2753. break;
  2754. case 0xfc: /* cld */
  2755. ctxt->eflags &= ~EFLG_DF;
  2756. c->dst.type = OP_NONE; /* Disable writeback. */
  2757. break;
  2758. case 0xfd: /* std */
  2759. ctxt->eflags |= EFLG_DF;
  2760. c->dst.type = OP_NONE; /* Disable writeback. */
  2761. break;
  2762. case 0xfe: /* Grp4 */
  2763. grp45:
  2764. rc = emulate_grp45(ctxt, ops);
  2765. if (rc != X86EMUL_CONTINUE)
  2766. goto done;
  2767. break;
  2768. case 0xff: /* Grp5 */
  2769. if (c->modrm_reg == 5)
  2770. goto jump_far;
  2771. goto grp45;
  2772. default:
  2773. goto cannot_emulate;
  2774. }
  2775. writeback:
  2776. rc = writeback(ctxt, ops);
  2777. if (rc != X86EMUL_CONTINUE)
  2778. goto done;
  2779. /*
  2780. * restore dst type in case the decoding will be reused
  2781. * (happens for string instruction )
  2782. */
  2783. c->dst.type = saved_dst_type;
  2784. if ((c->d & SrcMask) == SrcSI)
  2785. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2786. VCPU_REGS_RSI, &c->src);
  2787. if ((c->d & DstMask) == DstDI)
  2788. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2789. &c->dst);
  2790. if (c->rep_prefix && (c->d & String)) {
  2791. struct read_cache *rc = &ctxt->decode.io_read;
  2792. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2793. /*
  2794. * Re-enter guest when pio read ahead buffer is empty or,
  2795. * if it is not used, after each 1024 iteration.
  2796. */
  2797. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2798. (rc->end != 0 && rc->end == rc->pos))
  2799. ctxt->restart = false;
  2800. }
  2801. /*
  2802. * reset read cache here in case string instruction is restared
  2803. * without decoding
  2804. */
  2805. ctxt->decode.mem_read.end = 0;
  2806. ctxt->eip = c->eip;
  2807. done:
  2808. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2809. twobyte_insn:
  2810. switch (c->b) {
  2811. case 0x01: /* lgdt, lidt, lmsw */
  2812. switch (c->modrm_reg) {
  2813. u16 size;
  2814. unsigned long address;
  2815. case 0: /* vmcall */
  2816. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2817. goto cannot_emulate;
  2818. rc = kvm_fix_hypercall(ctxt->vcpu);
  2819. if (rc != X86EMUL_CONTINUE)
  2820. goto done;
  2821. /* Let the processor re-execute the fixed hypercall */
  2822. c->eip = ctxt->eip;
  2823. /* Disable writeback. */
  2824. c->dst.type = OP_NONE;
  2825. break;
  2826. case 2: /* lgdt */
  2827. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2828. &size, &address, c->op_bytes);
  2829. if (rc != X86EMUL_CONTINUE)
  2830. goto done;
  2831. realmode_lgdt(ctxt->vcpu, size, address);
  2832. /* Disable writeback. */
  2833. c->dst.type = OP_NONE;
  2834. break;
  2835. case 3: /* lidt/vmmcall */
  2836. if (c->modrm_mod == 3) {
  2837. switch (c->modrm_rm) {
  2838. case 1:
  2839. rc = kvm_fix_hypercall(ctxt->vcpu);
  2840. if (rc != X86EMUL_CONTINUE)
  2841. goto done;
  2842. break;
  2843. default:
  2844. goto cannot_emulate;
  2845. }
  2846. } else {
  2847. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2848. &size, &address,
  2849. c->op_bytes);
  2850. if (rc != X86EMUL_CONTINUE)
  2851. goto done;
  2852. realmode_lidt(ctxt->vcpu, size, address);
  2853. }
  2854. /* Disable writeback. */
  2855. c->dst.type = OP_NONE;
  2856. break;
  2857. case 4: /* smsw */
  2858. c->dst.bytes = 2;
  2859. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2860. break;
  2861. case 6: /* lmsw */
  2862. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2863. (c->src.val & 0x0f), ctxt->vcpu);
  2864. c->dst.type = OP_NONE;
  2865. break;
  2866. case 5: /* not defined */
  2867. emulate_ud(ctxt);
  2868. goto done;
  2869. case 7: /* invlpg*/
  2870. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2871. /* Disable writeback. */
  2872. c->dst.type = OP_NONE;
  2873. break;
  2874. default:
  2875. goto cannot_emulate;
  2876. }
  2877. break;
  2878. case 0x05: /* syscall */
  2879. rc = emulate_syscall(ctxt, ops);
  2880. if (rc != X86EMUL_CONTINUE)
  2881. goto done;
  2882. else
  2883. goto writeback;
  2884. break;
  2885. case 0x06:
  2886. emulate_clts(ctxt->vcpu);
  2887. c->dst.type = OP_NONE;
  2888. break;
  2889. case 0x09: /* wbinvd */
  2890. kvm_emulate_wbinvd(ctxt->vcpu);
  2891. c->dst.type = OP_NONE;
  2892. break;
  2893. case 0x08: /* invd */
  2894. case 0x0d: /* GrpP (prefetch) */
  2895. case 0x18: /* Grp16 (prefetch/nop) */
  2896. c->dst.type = OP_NONE;
  2897. break;
  2898. case 0x20: /* mov cr, reg */
  2899. switch (c->modrm_reg) {
  2900. case 1:
  2901. case 5 ... 7:
  2902. case 9 ... 15:
  2903. emulate_ud(ctxt);
  2904. goto done;
  2905. }
  2906. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2907. c->dst.type = OP_NONE; /* no writeback */
  2908. break;
  2909. case 0x21: /* mov from dr to reg */
  2910. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2911. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2912. emulate_ud(ctxt);
  2913. goto done;
  2914. }
  2915. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2916. c->dst.type = OP_NONE; /* no writeback */
  2917. break;
  2918. case 0x22: /* mov reg, cr */
  2919. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2920. emulate_gp(ctxt, 0);
  2921. goto done;
  2922. }
  2923. c->dst.type = OP_NONE;
  2924. break;
  2925. case 0x23: /* mov from reg to dr */
  2926. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2927. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2928. emulate_ud(ctxt);
  2929. goto done;
  2930. }
  2931. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2932. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2933. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2934. /* #UD condition is already handled by the code above */
  2935. emulate_gp(ctxt, 0);
  2936. goto done;
  2937. }
  2938. c->dst.type = OP_NONE; /* no writeback */
  2939. break;
  2940. case 0x30:
  2941. /* wrmsr */
  2942. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2943. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2944. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2945. emulate_gp(ctxt, 0);
  2946. goto done;
  2947. }
  2948. rc = X86EMUL_CONTINUE;
  2949. c->dst.type = OP_NONE;
  2950. break;
  2951. case 0x32:
  2952. /* rdmsr */
  2953. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2954. emulate_gp(ctxt, 0);
  2955. goto done;
  2956. } else {
  2957. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2958. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2959. }
  2960. rc = X86EMUL_CONTINUE;
  2961. c->dst.type = OP_NONE;
  2962. break;
  2963. case 0x34: /* sysenter */
  2964. rc = emulate_sysenter(ctxt, ops);
  2965. if (rc != X86EMUL_CONTINUE)
  2966. goto done;
  2967. else
  2968. goto writeback;
  2969. break;
  2970. case 0x35: /* sysexit */
  2971. rc = emulate_sysexit(ctxt, ops);
  2972. if (rc != X86EMUL_CONTINUE)
  2973. goto done;
  2974. else
  2975. goto writeback;
  2976. break;
  2977. case 0x40 ... 0x4f: /* cmov */
  2978. c->dst.val = c->dst.orig_val = c->src.val;
  2979. if (!test_cc(c->b, ctxt->eflags))
  2980. c->dst.type = OP_NONE; /* no writeback */
  2981. break;
  2982. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2983. if (test_cc(c->b, ctxt->eflags))
  2984. jmp_rel(c, c->src.val);
  2985. c->dst.type = OP_NONE;
  2986. break;
  2987. case 0xa0: /* push fs */
  2988. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2989. break;
  2990. case 0xa1: /* pop fs */
  2991. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2992. if (rc != X86EMUL_CONTINUE)
  2993. goto done;
  2994. break;
  2995. case 0xa3:
  2996. bt: /* bt */
  2997. c->dst.type = OP_NONE;
  2998. /* only subword offset */
  2999. c->src.val &= (c->dst.bytes << 3) - 1;
  3000. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3001. break;
  3002. case 0xa4: /* shld imm8, r, r/m */
  3003. case 0xa5: /* shld cl, r, r/m */
  3004. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3005. break;
  3006. case 0xa8: /* push gs */
  3007. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3008. break;
  3009. case 0xa9: /* pop gs */
  3010. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3011. if (rc != X86EMUL_CONTINUE)
  3012. goto done;
  3013. break;
  3014. case 0xab:
  3015. bts: /* bts */
  3016. /* only subword offset */
  3017. c->src.val &= (c->dst.bytes << 3) - 1;
  3018. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3019. break;
  3020. case 0xac: /* shrd imm8, r, r/m */
  3021. case 0xad: /* shrd cl, r, r/m */
  3022. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3023. break;
  3024. case 0xae: /* clflush */
  3025. break;
  3026. case 0xb0 ... 0xb1: /* cmpxchg */
  3027. /*
  3028. * Save real source value, then compare EAX against
  3029. * destination.
  3030. */
  3031. c->src.orig_val = c->src.val;
  3032. c->src.val = c->regs[VCPU_REGS_RAX];
  3033. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3034. if (ctxt->eflags & EFLG_ZF) {
  3035. /* Success: write back to memory. */
  3036. c->dst.val = c->src.orig_val;
  3037. } else {
  3038. /* Failure: write the value we saw to EAX. */
  3039. c->dst.type = OP_REG;
  3040. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3041. }
  3042. break;
  3043. case 0xb3:
  3044. btr: /* btr */
  3045. /* only subword offset */
  3046. c->src.val &= (c->dst.bytes << 3) - 1;
  3047. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3048. break;
  3049. case 0xb6 ... 0xb7: /* movzx */
  3050. c->dst.bytes = c->op_bytes;
  3051. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3052. : (u16) c->src.val;
  3053. break;
  3054. case 0xba: /* Grp8 */
  3055. switch (c->modrm_reg & 3) {
  3056. case 0:
  3057. goto bt;
  3058. case 1:
  3059. goto bts;
  3060. case 2:
  3061. goto btr;
  3062. case 3:
  3063. goto btc;
  3064. }
  3065. break;
  3066. case 0xbb:
  3067. btc: /* btc */
  3068. /* only subword offset */
  3069. c->src.val &= (c->dst.bytes << 3) - 1;
  3070. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3071. break;
  3072. case 0xbe ... 0xbf: /* movsx */
  3073. c->dst.bytes = c->op_bytes;
  3074. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3075. (s16) c->src.val;
  3076. break;
  3077. case 0xc3: /* movnti */
  3078. c->dst.bytes = c->op_bytes;
  3079. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3080. (u64) c->src.val;
  3081. break;
  3082. case 0xc7: /* Grp9 (cmpxchg8b) */
  3083. rc = emulate_grp9(ctxt, ops);
  3084. if (rc != X86EMUL_CONTINUE)
  3085. goto done;
  3086. break;
  3087. default:
  3088. goto cannot_emulate;
  3089. }
  3090. goto writeback;
  3091. cannot_emulate:
  3092. DPRINTF("Cannot emulate %02x\n", c->b);
  3093. return -1;
  3094. }