intel_ddi.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  30. * them for both DP and FDI transports, allowing those ports to
  31. * automatically adapt to HDMI connections as well
  32. */
  33. static const u32 hsw_ddi_translations_dp[] = {
  34. 0x00FFFFFF, 0x0006000E, /* DP parameters */
  35. 0x00D75FFF, 0x0005000A,
  36. 0x00C30FFF, 0x00040006,
  37. 0x80AAAFFF, 0x000B0000,
  38. 0x00FFFFFF, 0x0005000A,
  39. 0x00D75FFF, 0x000C0004,
  40. 0x80C30FFF, 0x000B0000,
  41. 0x00FFFFFF, 0x00040006,
  42. 0x80D75FFF, 0x000B0000,
  43. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  44. };
  45. static const u32 hsw_ddi_translations_fdi[] = {
  46. 0x00FFFFFF, 0x0007000E, /* FDI parameters */
  47. 0x00D75FFF, 0x000F000A,
  48. 0x00C30FFF, 0x00060006,
  49. 0x00AAAFFF, 0x001E0000,
  50. 0x00FFFFFF, 0x000F000A,
  51. 0x00D75FFF, 0x00160004,
  52. 0x00C30FFF, 0x001E0000,
  53. 0x00FFFFFF, 0x00060006,
  54. 0x00D75FFF, 0x001E0000,
  55. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  56. };
  57. static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  58. {
  59. struct drm_encoder *encoder = &intel_encoder->base;
  60. int type = intel_encoder->type;
  61. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  62. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  63. struct intel_digital_port *intel_dig_port =
  64. enc_to_dig_port(encoder);
  65. return intel_dig_port->port;
  66. } else if (type == INTEL_OUTPUT_ANALOG) {
  67. return PORT_E;
  68. } else {
  69. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  70. BUG();
  71. }
  72. }
  73. /* On Haswell, DDI port buffers must be programmed with correct values
  74. * in advance. The buffer values are different for FDI and DP modes,
  75. * but the HDMI/DVI fields are shared among those. So we program the DDI
  76. * in either FDI or DP modes only, as HDMI connections will work with both
  77. * of those
  78. */
  79. static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
  80. bool use_fdi_mode)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. u32 reg;
  84. int i;
  85. const u32 *ddi_translations = ((use_fdi_mode) ?
  86. hsw_ddi_translations_fdi :
  87. hsw_ddi_translations_dp);
  88. DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
  89. port_name(port),
  90. use_fdi_mode ? "FDI" : "DP");
  91. WARN((use_fdi_mode && (port != PORT_E)),
  92. "Programming port %c in FDI mode, this probably will not work.\n",
  93. port_name(port));
  94. for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
  95. I915_WRITE(reg, ddi_translations[i]);
  96. reg += 4;
  97. }
  98. }
  99. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  100. * mode and port E for FDI.
  101. */
  102. void intel_prepare_ddi(struct drm_device *dev)
  103. {
  104. int port;
  105. if (!HAS_DDI(dev))
  106. return;
  107. for (port = PORT_A; port < PORT_E; port++)
  108. intel_prepare_ddi_buffers(dev, port, false);
  109. /* DDI E is the suggested one to work in FDI mode, so program is as such
  110. * by default. It will have to be re-programmed in case a digital DP
  111. * output will be detected on it
  112. */
  113. intel_prepare_ddi_buffers(dev, PORT_E, true);
  114. }
  115. static const long hsw_ddi_buf_ctl_values[] = {
  116. DDI_BUF_EMP_400MV_0DB_HSW,
  117. DDI_BUF_EMP_400MV_3_5DB_HSW,
  118. DDI_BUF_EMP_400MV_6DB_HSW,
  119. DDI_BUF_EMP_400MV_9_5DB_HSW,
  120. DDI_BUF_EMP_600MV_0DB_HSW,
  121. DDI_BUF_EMP_600MV_3_5DB_HSW,
  122. DDI_BUF_EMP_600MV_6DB_HSW,
  123. DDI_BUF_EMP_800MV_0DB_HSW,
  124. DDI_BUF_EMP_800MV_3_5DB_HSW
  125. };
  126. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  127. enum port port)
  128. {
  129. uint32_t reg = DDI_BUF_CTL(port);
  130. int i;
  131. for (i = 0; i < 8; i++) {
  132. udelay(1);
  133. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  134. return;
  135. }
  136. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  137. }
  138. /* Starting with Haswell, different DDI ports can work in FDI mode for
  139. * connection to the PCH-located connectors. For this, it is necessary to train
  140. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  141. *
  142. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  143. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  144. * DDI A (which is used for eDP)
  145. */
  146. void hsw_fdi_link_train(struct drm_crtc *crtc)
  147. {
  148. struct drm_device *dev = crtc->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  151. u32 temp, i, rx_ctl_val;
  152. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  153. * mode set "sequence for CRT port" document:
  154. * - TP1 to TP2 time with the default value
  155. * - FDI delay to 90h
  156. */
  157. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  158. FDI_RX_PWRDN_LANE0_VAL(2) |
  159. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  160. /* Enable the PCH Receiver FDI PLL */
  161. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  162. FDI_RX_PLL_ENABLE | ((intel_crtc->fdi_lanes - 1) << 19);
  163. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  164. POSTING_READ(_FDI_RXA_CTL);
  165. udelay(220);
  166. /* Switch from Rawclk to PCDclk */
  167. rx_ctl_val |= FDI_PCDCLK;
  168. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  169. /* Configure Port Clock Select */
  170. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
  171. /* Start the training iterating through available voltages and emphasis,
  172. * testing each value twice. */
  173. for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
  174. /* Configure DP_TP_CTL with auto-training */
  175. I915_WRITE(DP_TP_CTL(PORT_E),
  176. DP_TP_CTL_FDI_AUTOTRAIN |
  177. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  178. DP_TP_CTL_LINK_TRAIN_PAT1 |
  179. DP_TP_CTL_ENABLE);
  180. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  181. * DDI E does not support port reversal, the functionality is
  182. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  183. * port reversal bit */
  184. I915_WRITE(DDI_BUF_CTL(PORT_E),
  185. DDI_BUF_CTL_ENABLE |
  186. ((intel_crtc->fdi_lanes - 1) << 1) |
  187. hsw_ddi_buf_ctl_values[i / 2]);
  188. POSTING_READ(DDI_BUF_CTL(PORT_E));
  189. udelay(600);
  190. /* Program PCH FDI Receiver TU */
  191. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  192. /* Enable PCH FDI Receiver with auto-training */
  193. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  194. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  195. POSTING_READ(_FDI_RXA_CTL);
  196. /* Wait for FDI receiver lane calibration */
  197. udelay(30);
  198. /* Unset FDI_RX_MISC pwrdn lanes */
  199. temp = I915_READ(_FDI_RXA_MISC);
  200. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  201. I915_WRITE(_FDI_RXA_MISC, temp);
  202. POSTING_READ(_FDI_RXA_MISC);
  203. /* Wait for FDI auto training time */
  204. udelay(5);
  205. temp = I915_READ(DP_TP_STATUS(PORT_E));
  206. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  207. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  208. /* Enable normal pixel sending for FDI */
  209. I915_WRITE(DP_TP_CTL(PORT_E),
  210. DP_TP_CTL_FDI_AUTOTRAIN |
  211. DP_TP_CTL_LINK_TRAIN_NORMAL |
  212. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  213. DP_TP_CTL_ENABLE);
  214. return;
  215. }
  216. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  217. temp &= ~DDI_BUF_CTL_ENABLE;
  218. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  219. POSTING_READ(DDI_BUF_CTL(PORT_E));
  220. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  221. temp = I915_READ(DP_TP_CTL(PORT_E));
  222. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  223. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  224. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  225. POSTING_READ(DP_TP_CTL(PORT_E));
  226. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  227. rx_ctl_val &= ~FDI_RX_ENABLE;
  228. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  229. POSTING_READ(_FDI_RXA_CTL);
  230. /* Reset FDI_RX_MISC pwrdn lanes */
  231. temp = I915_READ(_FDI_RXA_MISC);
  232. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  233. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  234. I915_WRITE(_FDI_RXA_MISC, temp);
  235. POSTING_READ(_FDI_RXA_MISC);
  236. }
  237. DRM_ERROR("FDI link training failed!\n");
  238. }
  239. /* WRPLL clock dividers */
  240. struct wrpll_tmds_clock {
  241. u32 clock;
  242. u16 p; /* Post divider */
  243. u16 n2; /* Feedback divider */
  244. u16 r2; /* Reference divider */
  245. };
  246. /* Table of matching values for WRPLL clocks programming for each frequency.
  247. * The code assumes this table is sorted. */
  248. static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
  249. {19750, 38, 25, 18},
  250. {20000, 48, 32, 18},
  251. {21000, 36, 21, 15},
  252. {21912, 42, 29, 17},
  253. {22000, 36, 22, 15},
  254. {23000, 36, 23, 15},
  255. {23500, 40, 40, 23},
  256. {23750, 26, 16, 14},
  257. {24000, 36, 24, 15},
  258. {25000, 36, 25, 15},
  259. {25175, 26, 40, 33},
  260. {25200, 30, 21, 15},
  261. {26000, 36, 26, 15},
  262. {27000, 30, 21, 14},
  263. {27027, 18, 100, 111},
  264. {27500, 30, 29, 19},
  265. {28000, 34, 30, 17},
  266. {28320, 26, 30, 22},
  267. {28322, 32, 42, 25},
  268. {28750, 24, 23, 18},
  269. {29000, 30, 29, 18},
  270. {29750, 32, 30, 17},
  271. {30000, 30, 25, 15},
  272. {30750, 30, 41, 24},
  273. {31000, 30, 31, 18},
  274. {31500, 30, 28, 16},
  275. {32000, 30, 32, 18},
  276. {32500, 28, 32, 19},
  277. {33000, 24, 22, 15},
  278. {34000, 28, 30, 17},
  279. {35000, 26, 32, 19},
  280. {35500, 24, 30, 19},
  281. {36000, 26, 26, 15},
  282. {36750, 26, 46, 26},
  283. {37000, 24, 23, 14},
  284. {37762, 22, 40, 26},
  285. {37800, 20, 21, 15},
  286. {38000, 24, 27, 16},
  287. {38250, 24, 34, 20},
  288. {39000, 24, 26, 15},
  289. {40000, 24, 32, 18},
  290. {40500, 20, 21, 14},
  291. {40541, 22, 147, 89},
  292. {40750, 18, 19, 14},
  293. {41000, 16, 17, 14},
  294. {41500, 22, 44, 26},
  295. {41540, 22, 44, 26},
  296. {42000, 18, 21, 15},
  297. {42500, 22, 45, 26},
  298. {43000, 20, 43, 27},
  299. {43163, 20, 24, 15},
  300. {44000, 18, 22, 15},
  301. {44900, 20, 108, 65},
  302. {45000, 20, 25, 15},
  303. {45250, 20, 52, 31},
  304. {46000, 18, 23, 15},
  305. {46750, 20, 45, 26},
  306. {47000, 20, 40, 23},
  307. {48000, 18, 24, 15},
  308. {49000, 18, 49, 30},
  309. {49500, 16, 22, 15},
  310. {50000, 18, 25, 15},
  311. {50500, 18, 32, 19},
  312. {51000, 18, 34, 20},
  313. {52000, 18, 26, 15},
  314. {52406, 14, 34, 25},
  315. {53000, 16, 22, 14},
  316. {54000, 16, 24, 15},
  317. {54054, 16, 173, 108},
  318. {54500, 14, 24, 17},
  319. {55000, 12, 22, 18},
  320. {56000, 14, 45, 31},
  321. {56250, 16, 25, 15},
  322. {56750, 14, 25, 17},
  323. {57000, 16, 27, 16},
  324. {58000, 16, 43, 25},
  325. {58250, 16, 38, 22},
  326. {58750, 16, 40, 23},
  327. {59000, 14, 26, 17},
  328. {59341, 14, 40, 26},
  329. {59400, 16, 44, 25},
  330. {60000, 16, 32, 18},
  331. {60500, 12, 39, 29},
  332. {61000, 14, 49, 31},
  333. {62000, 14, 37, 23},
  334. {62250, 14, 42, 26},
  335. {63000, 12, 21, 15},
  336. {63500, 14, 28, 17},
  337. {64000, 12, 27, 19},
  338. {65000, 14, 32, 19},
  339. {65250, 12, 29, 20},
  340. {65500, 12, 32, 22},
  341. {66000, 12, 22, 15},
  342. {66667, 14, 38, 22},
  343. {66750, 10, 21, 17},
  344. {67000, 14, 33, 19},
  345. {67750, 14, 58, 33},
  346. {68000, 14, 30, 17},
  347. {68179, 14, 46, 26},
  348. {68250, 14, 46, 26},
  349. {69000, 12, 23, 15},
  350. {70000, 12, 28, 18},
  351. {71000, 12, 30, 19},
  352. {72000, 12, 24, 15},
  353. {73000, 10, 23, 17},
  354. {74000, 12, 23, 14},
  355. {74176, 8, 100, 91},
  356. {74250, 10, 22, 16},
  357. {74481, 12, 43, 26},
  358. {74500, 10, 29, 21},
  359. {75000, 12, 25, 15},
  360. {75250, 10, 39, 28},
  361. {76000, 12, 27, 16},
  362. {77000, 12, 53, 31},
  363. {78000, 12, 26, 15},
  364. {78750, 12, 28, 16},
  365. {79000, 10, 38, 26},
  366. {79500, 10, 28, 19},
  367. {80000, 12, 32, 18},
  368. {81000, 10, 21, 14},
  369. {81081, 6, 100, 111},
  370. {81624, 8, 29, 24},
  371. {82000, 8, 17, 14},
  372. {83000, 10, 40, 26},
  373. {83950, 10, 28, 18},
  374. {84000, 10, 28, 18},
  375. {84750, 6, 16, 17},
  376. {85000, 6, 17, 18},
  377. {85250, 10, 30, 19},
  378. {85750, 10, 27, 17},
  379. {86000, 10, 43, 27},
  380. {87000, 10, 29, 18},
  381. {88000, 10, 44, 27},
  382. {88500, 10, 41, 25},
  383. {89000, 10, 28, 17},
  384. {89012, 6, 90, 91},
  385. {89100, 10, 33, 20},
  386. {90000, 10, 25, 15},
  387. {91000, 10, 32, 19},
  388. {92000, 10, 46, 27},
  389. {93000, 10, 31, 18},
  390. {94000, 10, 40, 23},
  391. {94500, 10, 28, 16},
  392. {95000, 10, 44, 25},
  393. {95654, 10, 39, 22},
  394. {95750, 10, 39, 22},
  395. {96000, 10, 32, 18},
  396. {97000, 8, 23, 16},
  397. {97750, 8, 42, 29},
  398. {98000, 8, 45, 31},
  399. {99000, 8, 22, 15},
  400. {99750, 8, 34, 23},
  401. {100000, 6, 20, 18},
  402. {100500, 6, 19, 17},
  403. {101000, 6, 37, 33},
  404. {101250, 8, 21, 14},
  405. {102000, 6, 17, 15},
  406. {102250, 6, 25, 22},
  407. {103000, 8, 29, 19},
  408. {104000, 8, 37, 24},
  409. {105000, 8, 28, 18},
  410. {106000, 8, 22, 14},
  411. {107000, 8, 46, 29},
  412. {107214, 8, 27, 17},
  413. {108000, 8, 24, 15},
  414. {108108, 8, 173, 108},
  415. {109000, 6, 23, 19},
  416. {110000, 6, 22, 18},
  417. {110013, 6, 22, 18},
  418. {110250, 8, 49, 30},
  419. {110500, 8, 36, 22},
  420. {111000, 8, 23, 14},
  421. {111264, 8, 150, 91},
  422. {111375, 8, 33, 20},
  423. {112000, 8, 63, 38},
  424. {112500, 8, 25, 15},
  425. {113100, 8, 57, 34},
  426. {113309, 8, 42, 25},
  427. {114000, 8, 27, 16},
  428. {115000, 6, 23, 18},
  429. {116000, 8, 43, 25},
  430. {117000, 8, 26, 15},
  431. {117500, 8, 40, 23},
  432. {118000, 6, 38, 29},
  433. {119000, 8, 30, 17},
  434. {119500, 8, 46, 26},
  435. {119651, 8, 39, 22},
  436. {120000, 8, 32, 18},
  437. {121000, 6, 39, 29},
  438. {121250, 6, 31, 23},
  439. {121750, 6, 23, 17},
  440. {122000, 6, 42, 31},
  441. {122614, 6, 30, 22},
  442. {123000, 6, 41, 30},
  443. {123379, 6, 37, 27},
  444. {124000, 6, 51, 37},
  445. {125000, 6, 25, 18},
  446. {125250, 4, 13, 14},
  447. {125750, 4, 27, 29},
  448. {126000, 6, 21, 15},
  449. {127000, 6, 24, 17},
  450. {127250, 6, 41, 29},
  451. {128000, 6, 27, 19},
  452. {129000, 6, 43, 30},
  453. {129859, 4, 25, 26},
  454. {130000, 6, 26, 18},
  455. {130250, 6, 42, 29},
  456. {131000, 6, 32, 22},
  457. {131500, 6, 38, 26},
  458. {131850, 6, 41, 28},
  459. {132000, 6, 22, 15},
  460. {132750, 6, 28, 19},
  461. {133000, 6, 34, 23},
  462. {133330, 6, 37, 25},
  463. {134000, 6, 61, 41},
  464. {135000, 6, 21, 14},
  465. {135250, 6, 167, 111},
  466. {136000, 6, 62, 41},
  467. {137000, 6, 35, 23},
  468. {138000, 6, 23, 15},
  469. {138500, 6, 40, 26},
  470. {138750, 6, 37, 24},
  471. {139000, 6, 34, 22},
  472. {139050, 6, 34, 22},
  473. {139054, 6, 34, 22},
  474. {140000, 6, 28, 18},
  475. {141000, 6, 36, 23},
  476. {141500, 6, 22, 14},
  477. {142000, 6, 30, 19},
  478. {143000, 6, 27, 17},
  479. {143472, 4, 17, 16},
  480. {144000, 6, 24, 15},
  481. {145000, 6, 29, 18},
  482. {146000, 6, 47, 29},
  483. {146250, 6, 26, 16},
  484. {147000, 6, 49, 30},
  485. {147891, 6, 23, 14},
  486. {148000, 6, 23, 14},
  487. {148250, 6, 28, 17},
  488. {148352, 4, 100, 91},
  489. {148500, 6, 33, 20},
  490. {149000, 6, 48, 29},
  491. {150000, 6, 25, 15},
  492. {151000, 4, 19, 17},
  493. {152000, 6, 27, 16},
  494. {152280, 6, 44, 26},
  495. {153000, 6, 34, 20},
  496. {154000, 6, 53, 31},
  497. {155000, 6, 31, 18},
  498. {155250, 6, 50, 29},
  499. {155750, 6, 45, 26},
  500. {156000, 6, 26, 15},
  501. {157000, 6, 61, 35},
  502. {157500, 6, 28, 16},
  503. {158000, 6, 65, 37},
  504. {158250, 6, 44, 25},
  505. {159000, 6, 53, 30},
  506. {159500, 6, 39, 22},
  507. {160000, 6, 32, 18},
  508. {161000, 4, 31, 26},
  509. {162000, 4, 18, 15},
  510. {162162, 4, 131, 109},
  511. {162500, 4, 53, 44},
  512. {163000, 4, 29, 24},
  513. {164000, 4, 17, 14},
  514. {165000, 4, 22, 18},
  515. {166000, 4, 32, 26},
  516. {167000, 4, 26, 21},
  517. {168000, 4, 46, 37},
  518. {169000, 4, 104, 83},
  519. {169128, 4, 64, 51},
  520. {169500, 4, 39, 31},
  521. {170000, 4, 34, 27},
  522. {171000, 4, 19, 15},
  523. {172000, 4, 51, 40},
  524. {172750, 4, 32, 25},
  525. {172800, 4, 32, 25},
  526. {173000, 4, 41, 32},
  527. {174000, 4, 49, 38},
  528. {174787, 4, 22, 17},
  529. {175000, 4, 35, 27},
  530. {176000, 4, 30, 23},
  531. {177000, 4, 38, 29},
  532. {178000, 4, 29, 22},
  533. {178500, 4, 37, 28},
  534. {179000, 4, 53, 40},
  535. {179500, 4, 73, 55},
  536. {180000, 4, 20, 15},
  537. {181000, 4, 55, 41},
  538. {182000, 4, 31, 23},
  539. {183000, 4, 42, 31},
  540. {184000, 4, 30, 22},
  541. {184750, 4, 26, 19},
  542. {185000, 4, 37, 27},
  543. {186000, 4, 51, 37},
  544. {187000, 4, 36, 26},
  545. {188000, 4, 32, 23},
  546. {189000, 4, 21, 15},
  547. {190000, 4, 38, 27},
  548. {190960, 4, 41, 29},
  549. {191000, 4, 41, 29},
  550. {192000, 4, 27, 19},
  551. {192250, 4, 37, 26},
  552. {193000, 4, 20, 14},
  553. {193250, 4, 53, 37},
  554. {194000, 4, 23, 16},
  555. {194208, 4, 23, 16},
  556. {195000, 4, 26, 18},
  557. {196000, 4, 45, 31},
  558. {197000, 4, 35, 24},
  559. {197750, 4, 41, 28},
  560. {198000, 4, 22, 15},
  561. {198500, 4, 25, 17},
  562. {199000, 4, 28, 19},
  563. {200000, 4, 37, 25},
  564. {201000, 4, 61, 41},
  565. {202000, 4, 112, 75},
  566. {202500, 4, 21, 14},
  567. {203000, 4, 146, 97},
  568. {204000, 4, 62, 41},
  569. {204750, 4, 44, 29},
  570. {205000, 4, 38, 25},
  571. {206000, 4, 29, 19},
  572. {207000, 4, 23, 15},
  573. {207500, 4, 40, 26},
  574. {208000, 4, 37, 24},
  575. {208900, 4, 48, 31},
  576. {209000, 4, 48, 31},
  577. {209250, 4, 31, 20},
  578. {210000, 4, 28, 18},
  579. {211000, 4, 25, 16},
  580. {212000, 4, 22, 14},
  581. {213000, 4, 30, 19},
  582. {213750, 4, 38, 24},
  583. {214000, 4, 46, 29},
  584. {214750, 4, 35, 22},
  585. {215000, 4, 43, 27},
  586. {216000, 4, 24, 15},
  587. {217000, 4, 37, 23},
  588. {218000, 4, 42, 26},
  589. {218250, 4, 42, 26},
  590. {218750, 4, 34, 21},
  591. {219000, 4, 47, 29},
  592. {220000, 4, 44, 27},
  593. {220640, 4, 49, 30},
  594. {220750, 4, 36, 22},
  595. {221000, 4, 36, 22},
  596. {222000, 4, 23, 14},
  597. {222525, 4, 28, 17},
  598. {222750, 4, 33, 20},
  599. {227000, 4, 37, 22},
  600. {230250, 4, 29, 17},
  601. {233500, 4, 38, 22},
  602. {235000, 4, 40, 23},
  603. {238000, 4, 30, 17},
  604. {241500, 2, 17, 19},
  605. {245250, 2, 20, 22},
  606. {247750, 2, 22, 24},
  607. {253250, 2, 15, 16},
  608. {256250, 2, 18, 19},
  609. {262500, 2, 31, 32},
  610. {267250, 2, 66, 67},
  611. {268500, 2, 94, 95},
  612. {270000, 2, 14, 14},
  613. {272500, 2, 77, 76},
  614. {273750, 2, 57, 56},
  615. {280750, 2, 24, 23},
  616. {281250, 2, 23, 22},
  617. {286000, 2, 17, 16},
  618. {291750, 2, 26, 24},
  619. {296703, 2, 56, 51},
  620. {297000, 2, 22, 20},
  621. {298000, 2, 21, 19},
  622. };
  623. static void intel_ddi_mode_set(struct drm_encoder *encoder,
  624. struct drm_display_mode *mode,
  625. struct drm_display_mode *adjusted_mode)
  626. {
  627. struct drm_crtc *crtc = encoder->crtc;
  628. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  629. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  630. int port = intel_ddi_get_encoder_port(intel_encoder);
  631. int pipe = intel_crtc->pipe;
  632. int type = intel_encoder->type;
  633. DRM_DEBUG_KMS("Preparing DDI mode for Haswell on port %c, pipe %c\n",
  634. port_name(port), pipe_name(pipe));
  635. intel_crtc->eld_vld = false;
  636. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  637. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  638. struct intel_digital_port *intel_dig_port =
  639. enc_to_dig_port(encoder);
  640. intel_dp->DP = intel_dig_port->port_reversal |
  641. DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
  642. switch (intel_dp->lane_count) {
  643. case 1:
  644. intel_dp->DP |= DDI_PORT_WIDTH_X1;
  645. break;
  646. case 2:
  647. intel_dp->DP |= DDI_PORT_WIDTH_X2;
  648. break;
  649. case 4:
  650. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  651. break;
  652. default:
  653. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  654. WARN(1, "Unexpected DP lane count %d\n",
  655. intel_dp->lane_count);
  656. break;
  657. }
  658. if (intel_dp->has_audio) {
  659. DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
  660. pipe_name(intel_crtc->pipe));
  661. /* write eld */
  662. DRM_DEBUG_DRIVER("DP audio: write eld information\n");
  663. intel_write_eld(encoder, adjusted_mode);
  664. }
  665. intel_dp_init_link_config(intel_dp);
  666. } else if (type == INTEL_OUTPUT_HDMI) {
  667. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  668. if (intel_hdmi->has_audio) {
  669. /* Proper support for digital audio needs a new logic
  670. * and a new set of registers, so we leave it for future
  671. * patch bombing.
  672. */
  673. DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
  674. pipe_name(intel_crtc->pipe));
  675. /* write eld */
  676. DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
  677. intel_write_eld(encoder, adjusted_mode);
  678. }
  679. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  680. }
  681. }
  682. static struct intel_encoder *
  683. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  684. {
  685. struct drm_device *dev = crtc->dev;
  686. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  687. struct intel_encoder *intel_encoder, *ret = NULL;
  688. int num_encoders = 0;
  689. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  690. ret = intel_encoder;
  691. num_encoders++;
  692. }
  693. if (num_encoders != 1)
  694. WARN(1, "%d encoders on crtc for pipe %d\n", num_encoders,
  695. intel_crtc->pipe);
  696. BUG_ON(ret == NULL);
  697. return ret;
  698. }
  699. void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
  700. {
  701. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  702. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  703. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  704. uint32_t val;
  705. switch (intel_crtc->ddi_pll_sel) {
  706. case PORT_CLK_SEL_SPLL:
  707. plls->spll_refcount--;
  708. if (plls->spll_refcount == 0) {
  709. DRM_DEBUG_KMS("Disabling SPLL\n");
  710. val = I915_READ(SPLL_CTL);
  711. WARN_ON(!(val & SPLL_PLL_ENABLE));
  712. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  713. POSTING_READ(SPLL_CTL);
  714. }
  715. break;
  716. case PORT_CLK_SEL_WRPLL1:
  717. plls->wrpll1_refcount--;
  718. if (plls->wrpll1_refcount == 0) {
  719. DRM_DEBUG_KMS("Disabling WRPLL 1\n");
  720. val = I915_READ(WRPLL_CTL1);
  721. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  722. I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
  723. POSTING_READ(WRPLL_CTL1);
  724. }
  725. break;
  726. case PORT_CLK_SEL_WRPLL2:
  727. plls->wrpll2_refcount--;
  728. if (plls->wrpll2_refcount == 0) {
  729. DRM_DEBUG_KMS("Disabling WRPLL 2\n");
  730. val = I915_READ(WRPLL_CTL2);
  731. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  732. I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
  733. POSTING_READ(WRPLL_CTL2);
  734. }
  735. break;
  736. }
  737. WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
  738. WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
  739. WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
  740. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
  741. }
  742. static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
  743. {
  744. u32 i;
  745. for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
  746. if (clock <= wrpll_tmds_clock_table[i].clock)
  747. break;
  748. if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
  749. i--;
  750. *p = wrpll_tmds_clock_table[i].p;
  751. *n2 = wrpll_tmds_clock_table[i].n2;
  752. *r2 = wrpll_tmds_clock_table[i].r2;
  753. if (wrpll_tmds_clock_table[i].clock != clock)
  754. DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
  755. wrpll_tmds_clock_table[i].clock, clock);
  756. DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
  757. clock, *p, *n2, *r2);
  758. }
  759. bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
  760. {
  761. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  762. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  763. struct drm_encoder *encoder = &intel_encoder->base;
  764. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  765. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  766. int type = intel_encoder->type;
  767. enum pipe pipe = intel_crtc->pipe;
  768. uint32_t reg, val;
  769. /* TODO: reuse PLLs when possible (compare values) */
  770. intel_ddi_put_crtc_pll(crtc);
  771. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  772. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  773. switch (intel_dp->link_bw) {
  774. case DP_LINK_BW_1_62:
  775. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
  776. break;
  777. case DP_LINK_BW_2_7:
  778. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
  779. break;
  780. case DP_LINK_BW_5_4:
  781. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
  782. break;
  783. default:
  784. DRM_ERROR("Link bandwidth %d unsupported\n",
  785. intel_dp->link_bw);
  786. return false;
  787. }
  788. /* We don't need to turn any PLL on because we'll use LCPLL. */
  789. return true;
  790. } else if (type == INTEL_OUTPUT_HDMI) {
  791. int p, n2, r2;
  792. if (plls->wrpll1_refcount == 0) {
  793. DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
  794. pipe_name(pipe));
  795. plls->wrpll1_refcount++;
  796. reg = WRPLL_CTL1;
  797. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
  798. } else if (plls->wrpll2_refcount == 0) {
  799. DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
  800. pipe_name(pipe));
  801. plls->wrpll2_refcount++;
  802. reg = WRPLL_CTL2;
  803. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
  804. } else {
  805. DRM_ERROR("No WRPLLs available!\n");
  806. return false;
  807. }
  808. WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
  809. "WRPLL already enabled\n");
  810. intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
  811. val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
  812. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  813. WRPLL_DIVIDER_POST(p);
  814. } else if (type == INTEL_OUTPUT_ANALOG) {
  815. if (plls->spll_refcount == 0) {
  816. DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
  817. pipe_name(pipe));
  818. plls->spll_refcount++;
  819. reg = SPLL_CTL;
  820. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  821. } else {
  822. DRM_ERROR("SPLL already in use\n");
  823. return false;
  824. }
  825. WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
  826. "SPLL already enabled\n");
  827. val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  828. } else {
  829. WARN(1, "Invalid DDI encoder type %d\n", type);
  830. return false;
  831. }
  832. I915_WRITE(reg, val);
  833. udelay(20);
  834. return true;
  835. }
  836. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  837. {
  838. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  839. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  840. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  841. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  842. int type = intel_encoder->type;
  843. uint32_t temp;
  844. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  845. temp = TRANS_MSA_SYNC_CLK;
  846. switch (intel_crtc->config.pipe_bpp) {
  847. case 18:
  848. temp |= TRANS_MSA_6_BPC;
  849. break;
  850. case 24:
  851. temp |= TRANS_MSA_8_BPC;
  852. break;
  853. case 30:
  854. temp |= TRANS_MSA_10_BPC;
  855. break;
  856. case 36:
  857. temp |= TRANS_MSA_12_BPC;
  858. break;
  859. default:
  860. BUG();
  861. }
  862. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  863. }
  864. }
  865. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  866. {
  867. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  868. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  869. struct drm_encoder *encoder = &intel_encoder->base;
  870. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  871. enum pipe pipe = intel_crtc->pipe;
  872. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  873. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  874. int type = intel_encoder->type;
  875. uint32_t temp;
  876. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  877. temp = TRANS_DDI_FUNC_ENABLE;
  878. temp |= TRANS_DDI_SELECT_PORT(port);
  879. switch (intel_crtc->config.pipe_bpp) {
  880. case 18:
  881. temp |= TRANS_DDI_BPC_6;
  882. break;
  883. case 24:
  884. temp |= TRANS_DDI_BPC_8;
  885. break;
  886. case 30:
  887. temp |= TRANS_DDI_BPC_10;
  888. break;
  889. case 36:
  890. temp |= TRANS_DDI_BPC_12;
  891. break;
  892. default:
  893. BUG();
  894. }
  895. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  896. temp |= TRANS_DDI_PVSYNC;
  897. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  898. temp |= TRANS_DDI_PHSYNC;
  899. if (cpu_transcoder == TRANSCODER_EDP) {
  900. switch (pipe) {
  901. case PIPE_A:
  902. /* Can only use the always-on power well for eDP when
  903. * not using the panel fitter, and when not using motion
  904. * blur mitigation (which we don't support). */
  905. if (dev_priv->pch_pf_size)
  906. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  907. else
  908. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  909. break;
  910. case PIPE_B:
  911. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  912. break;
  913. case PIPE_C:
  914. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  915. break;
  916. default:
  917. BUG();
  918. break;
  919. }
  920. }
  921. if (type == INTEL_OUTPUT_HDMI) {
  922. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  923. if (intel_hdmi->has_hdmi_sink)
  924. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  925. else
  926. temp |= TRANS_DDI_MODE_SELECT_DVI;
  927. } else if (type == INTEL_OUTPUT_ANALOG) {
  928. temp |= TRANS_DDI_MODE_SELECT_FDI;
  929. temp |= (intel_crtc->fdi_lanes - 1) << 1;
  930. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  931. type == INTEL_OUTPUT_EDP) {
  932. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  933. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  934. switch (intel_dp->lane_count) {
  935. case 1:
  936. temp |= TRANS_DDI_PORT_WIDTH_X1;
  937. break;
  938. case 2:
  939. temp |= TRANS_DDI_PORT_WIDTH_X2;
  940. break;
  941. case 4:
  942. temp |= TRANS_DDI_PORT_WIDTH_X4;
  943. break;
  944. default:
  945. temp |= TRANS_DDI_PORT_WIDTH_X4;
  946. WARN(1, "Unsupported lane count %d\n",
  947. intel_dp->lane_count);
  948. }
  949. } else {
  950. WARN(1, "Invalid encoder type %d for pipe %d\n",
  951. intel_encoder->type, pipe);
  952. }
  953. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  954. }
  955. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  956. enum transcoder cpu_transcoder)
  957. {
  958. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  959. uint32_t val = I915_READ(reg);
  960. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
  961. val |= TRANS_DDI_PORT_NONE;
  962. I915_WRITE(reg, val);
  963. }
  964. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  965. {
  966. struct drm_device *dev = intel_connector->base.dev;
  967. struct drm_i915_private *dev_priv = dev->dev_private;
  968. struct intel_encoder *intel_encoder = intel_connector->encoder;
  969. int type = intel_connector->base.connector_type;
  970. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  971. enum pipe pipe = 0;
  972. enum transcoder cpu_transcoder;
  973. uint32_t tmp;
  974. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  975. return false;
  976. if (port == PORT_A)
  977. cpu_transcoder = TRANSCODER_EDP;
  978. else
  979. cpu_transcoder = (enum transcoder) pipe;
  980. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  981. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  982. case TRANS_DDI_MODE_SELECT_HDMI:
  983. case TRANS_DDI_MODE_SELECT_DVI:
  984. return (type == DRM_MODE_CONNECTOR_HDMIA);
  985. case TRANS_DDI_MODE_SELECT_DP_SST:
  986. if (type == DRM_MODE_CONNECTOR_eDP)
  987. return true;
  988. case TRANS_DDI_MODE_SELECT_DP_MST:
  989. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  990. case TRANS_DDI_MODE_SELECT_FDI:
  991. return (type == DRM_MODE_CONNECTOR_VGA);
  992. default:
  993. return false;
  994. }
  995. }
  996. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  997. enum pipe *pipe)
  998. {
  999. struct drm_device *dev = encoder->base.dev;
  1000. struct drm_i915_private *dev_priv = dev->dev_private;
  1001. enum port port = intel_ddi_get_encoder_port(encoder);
  1002. u32 tmp;
  1003. int i;
  1004. tmp = I915_READ(DDI_BUF_CTL(port));
  1005. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1006. return false;
  1007. if (port == PORT_A) {
  1008. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1009. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1010. case TRANS_DDI_EDP_INPUT_A_ON:
  1011. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1012. *pipe = PIPE_A;
  1013. break;
  1014. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1015. *pipe = PIPE_B;
  1016. break;
  1017. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1018. *pipe = PIPE_C;
  1019. break;
  1020. }
  1021. return true;
  1022. } else {
  1023. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  1024. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  1025. if ((tmp & TRANS_DDI_PORT_MASK)
  1026. == TRANS_DDI_SELECT_PORT(port)) {
  1027. *pipe = i;
  1028. return true;
  1029. }
  1030. }
  1031. }
  1032. DRM_DEBUG_KMS("No pipe for ddi port %i found\n", port);
  1033. return false;
  1034. }
  1035. static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
  1036. enum pipe pipe)
  1037. {
  1038. uint32_t temp, ret;
  1039. enum port port = I915_MAX_PORTS;
  1040. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1041. pipe);
  1042. int i;
  1043. if (cpu_transcoder == TRANSCODER_EDP) {
  1044. port = PORT_A;
  1045. } else {
  1046. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1047. temp &= TRANS_DDI_PORT_MASK;
  1048. for (i = PORT_B; i <= PORT_E; i++)
  1049. if (temp == TRANS_DDI_SELECT_PORT(i))
  1050. port = i;
  1051. }
  1052. if (port == I915_MAX_PORTS) {
  1053. WARN(1, "Pipe %c enabled on an unknown port\n",
  1054. pipe_name(pipe));
  1055. ret = PORT_CLK_SEL_NONE;
  1056. } else {
  1057. ret = I915_READ(PORT_CLK_SEL(port));
  1058. DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
  1059. "0x%08x\n", pipe_name(pipe), port_name(port),
  1060. ret);
  1061. }
  1062. return ret;
  1063. }
  1064. void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
  1065. {
  1066. struct drm_i915_private *dev_priv = dev->dev_private;
  1067. enum pipe pipe;
  1068. struct intel_crtc *intel_crtc;
  1069. for_each_pipe(pipe) {
  1070. intel_crtc =
  1071. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1072. if (!intel_crtc->active)
  1073. continue;
  1074. intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
  1075. pipe);
  1076. switch (intel_crtc->ddi_pll_sel) {
  1077. case PORT_CLK_SEL_SPLL:
  1078. dev_priv->ddi_plls.spll_refcount++;
  1079. break;
  1080. case PORT_CLK_SEL_WRPLL1:
  1081. dev_priv->ddi_plls.wrpll1_refcount++;
  1082. break;
  1083. case PORT_CLK_SEL_WRPLL2:
  1084. dev_priv->ddi_plls.wrpll2_refcount++;
  1085. break;
  1086. }
  1087. }
  1088. }
  1089. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1090. {
  1091. struct drm_crtc *crtc = &intel_crtc->base;
  1092. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1093. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1094. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1095. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1096. if (cpu_transcoder != TRANSCODER_EDP)
  1097. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1098. TRANS_CLK_SEL_PORT(port));
  1099. }
  1100. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1101. {
  1102. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1103. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1104. if (cpu_transcoder != TRANSCODER_EDP)
  1105. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1106. TRANS_CLK_SEL_DISABLED);
  1107. }
  1108. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1109. {
  1110. struct drm_encoder *encoder = &intel_encoder->base;
  1111. struct drm_crtc *crtc = encoder->crtc;
  1112. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1113. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1114. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1115. int type = intel_encoder->type;
  1116. if (type == INTEL_OUTPUT_EDP) {
  1117. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1118. ironlake_edp_panel_vdd_on(intel_dp);
  1119. ironlake_edp_panel_on(intel_dp);
  1120. ironlake_edp_panel_vdd_off(intel_dp, true);
  1121. }
  1122. WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1123. I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
  1124. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1125. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1126. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1127. intel_dp_start_link_train(intel_dp);
  1128. intel_dp_complete_link_train(intel_dp);
  1129. }
  1130. }
  1131. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1132. {
  1133. struct drm_encoder *encoder = &intel_encoder->base;
  1134. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1135. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1136. int type = intel_encoder->type;
  1137. uint32_t val;
  1138. bool wait = false;
  1139. val = I915_READ(DDI_BUF_CTL(port));
  1140. if (val & DDI_BUF_CTL_ENABLE) {
  1141. val &= ~DDI_BUF_CTL_ENABLE;
  1142. I915_WRITE(DDI_BUF_CTL(port), val);
  1143. wait = true;
  1144. }
  1145. val = I915_READ(DP_TP_CTL(port));
  1146. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1147. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1148. I915_WRITE(DP_TP_CTL(port), val);
  1149. if (wait)
  1150. intel_wait_ddi_buf_idle(dev_priv, port);
  1151. if (type == INTEL_OUTPUT_EDP) {
  1152. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1153. ironlake_edp_panel_vdd_on(intel_dp);
  1154. ironlake_edp_panel_off(intel_dp);
  1155. }
  1156. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1157. }
  1158. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1159. {
  1160. struct drm_encoder *encoder = &intel_encoder->base;
  1161. struct drm_crtc *crtc = encoder->crtc;
  1162. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1163. int pipe = intel_crtc->pipe;
  1164. struct drm_device *dev = encoder->dev;
  1165. struct drm_i915_private *dev_priv = dev->dev_private;
  1166. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1167. int type = intel_encoder->type;
  1168. uint32_t tmp;
  1169. if (type == INTEL_OUTPUT_HDMI) {
  1170. struct intel_digital_port *intel_dig_port =
  1171. enc_to_dig_port(encoder);
  1172. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1173. * are ignored so nothing special needs to be done besides
  1174. * enabling the port.
  1175. */
  1176. I915_WRITE(DDI_BUF_CTL(port),
  1177. intel_dig_port->port_reversal | DDI_BUF_CTL_ENABLE);
  1178. } else if (type == INTEL_OUTPUT_EDP) {
  1179. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1180. ironlake_edp_backlight_on(intel_dp);
  1181. }
  1182. if (intel_crtc->eld_vld) {
  1183. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1184. tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  1185. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1186. }
  1187. }
  1188. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1189. {
  1190. struct drm_encoder *encoder = &intel_encoder->base;
  1191. struct drm_crtc *crtc = encoder->crtc;
  1192. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1193. int pipe = intel_crtc->pipe;
  1194. int type = intel_encoder->type;
  1195. struct drm_device *dev = encoder->dev;
  1196. struct drm_i915_private *dev_priv = dev->dev_private;
  1197. uint32_t tmp;
  1198. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1199. tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  1200. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1201. if (type == INTEL_OUTPUT_EDP) {
  1202. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1203. ironlake_edp_backlight_off(intel_dp);
  1204. }
  1205. }
  1206. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
  1207. {
  1208. if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1209. return 450;
  1210. else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
  1211. LCPLL_CLK_FREQ_450)
  1212. return 450;
  1213. else if (IS_ULT(dev_priv->dev))
  1214. return 338;
  1215. else
  1216. return 540;
  1217. }
  1218. void intel_ddi_pll_init(struct drm_device *dev)
  1219. {
  1220. struct drm_i915_private *dev_priv = dev->dev_private;
  1221. uint32_t val = I915_READ(LCPLL_CTL);
  1222. /* The LCPLL register should be turned on by the BIOS. For now let's
  1223. * just check its state and print errors in case something is wrong.
  1224. * Don't even try to turn it on.
  1225. */
  1226. DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
  1227. intel_ddi_get_cdclk_freq(dev_priv));
  1228. if (val & LCPLL_CD_SOURCE_FCLK)
  1229. DRM_ERROR("CDCLK source is not LCPLL\n");
  1230. if (val & LCPLL_PLL_DISABLE)
  1231. DRM_ERROR("LCPLL is disabled\n");
  1232. }
  1233. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  1234. {
  1235. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  1236. struct intel_dp *intel_dp = &intel_dig_port->dp;
  1237. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1238. enum port port = intel_dig_port->port;
  1239. uint32_t val;
  1240. bool wait = false;
  1241. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1242. val = I915_READ(DDI_BUF_CTL(port));
  1243. if (val & DDI_BUF_CTL_ENABLE) {
  1244. val &= ~DDI_BUF_CTL_ENABLE;
  1245. I915_WRITE(DDI_BUF_CTL(port), val);
  1246. wait = true;
  1247. }
  1248. val = I915_READ(DP_TP_CTL(port));
  1249. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1250. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1251. I915_WRITE(DP_TP_CTL(port), val);
  1252. POSTING_READ(DP_TP_CTL(port));
  1253. if (wait)
  1254. intel_wait_ddi_buf_idle(dev_priv, port);
  1255. }
  1256. val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
  1257. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1258. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  1259. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1260. I915_WRITE(DP_TP_CTL(port), val);
  1261. POSTING_READ(DP_TP_CTL(port));
  1262. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1263. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1264. POSTING_READ(DDI_BUF_CTL(port));
  1265. udelay(600);
  1266. }
  1267. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1268. {
  1269. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1270. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1271. uint32_t val;
  1272. intel_ddi_post_disable(intel_encoder);
  1273. val = I915_READ(_FDI_RXA_CTL);
  1274. val &= ~FDI_RX_ENABLE;
  1275. I915_WRITE(_FDI_RXA_CTL, val);
  1276. val = I915_READ(_FDI_RXA_MISC);
  1277. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1278. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1279. I915_WRITE(_FDI_RXA_MISC, val);
  1280. val = I915_READ(_FDI_RXA_CTL);
  1281. val &= ~FDI_PCDCLK;
  1282. I915_WRITE(_FDI_RXA_CTL, val);
  1283. val = I915_READ(_FDI_RXA_CTL);
  1284. val &= ~FDI_RX_PLL_ENABLE;
  1285. I915_WRITE(_FDI_RXA_CTL, val);
  1286. }
  1287. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  1288. {
  1289. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  1290. int type = intel_encoder->type;
  1291. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
  1292. intel_dp_check_link_status(intel_dp);
  1293. }
  1294. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1295. {
  1296. /* HDMI has nothing special to destroy, so we can go with this. */
  1297. intel_dp_encoder_destroy(encoder);
  1298. }
  1299. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  1300. struct intel_crtc_config *pipe_config)
  1301. {
  1302. int type = encoder->type;
  1303. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  1304. if (type == INTEL_OUTPUT_HDMI)
  1305. return intel_hdmi_compute_config(encoder, pipe_config);
  1306. else
  1307. return intel_dp_compute_config(encoder, pipe_config);
  1308. }
  1309. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1310. .destroy = intel_ddi_destroy,
  1311. };
  1312. static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
  1313. .mode_set = intel_ddi_mode_set,
  1314. };
  1315. void intel_ddi_init(struct drm_device *dev, enum port port)
  1316. {
  1317. struct drm_i915_private *dev_priv = dev->dev_private;
  1318. struct intel_digital_port *intel_dig_port;
  1319. struct intel_encoder *intel_encoder;
  1320. struct drm_encoder *encoder;
  1321. struct intel_connector *hdmi_connector = NULL;
  1322. struct intel_connector *dp_connector = NULL;
  1323. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1324. if (!intel_dig_port)
  1325. return;
  1326. dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1327. if (!dp_connector) {
  1328. kfree(intel_dig_port);
  1329. return;
  1330. }
  1331. if (port != PORT_A) {
  1332. hdmi_connector = kzalloc(sizeof(struct intel_connector),
  1333. GFP_KERNEL);
  1334. if (!hdmi_connector) {
  1335. kfree(dp_connector);
  1336. kfree(intel_dig_port);
  1337. return;
  1338. }
  1339. }
  1340. intel_encoder = &intel_dig_port->base;
  1341. encoder = &intel_encoder->base;
  1342. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1343. DRM_MODE_ENCODER_TMDS);
  1344. drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
  1345. intel_encoder->compute_config = intel_ddi_compute_config;
  1346. intel_encoder->enable = intel_enable_ddi;
  1347. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1348. intel_encoder->disable = intel_disable_ddi;
  1349. intel_encoder->post_disable = intel_ddi_post_disable;
  1350. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1351. intel_dig_port->port = port;
  1352. intel_dig_port->port_reversal = I915_READ(DDI_BUF_CTL(port)) &
  1353. DDI_BUF_PORT_REVERSAL;
  1354. if (hdmi_connector)
  1355. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  1356. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1357. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1358. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1359. intel_encoder->cloneable = false;
  1360. intel_encoder->hot_plug = intel_ddi_hot_plug;
  1361. if (hdmi_connector)
  1362. intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
  1363. intel_dp_init_connector(intel_dig_port, dp_connector);
  1364. }