intel_crt.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. bool force_hotplug_required;
  46. u32 adpa_reg;
  47. };
  48. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  49. {
  50. return container_of(intel_attached_encoder(connector),
  51. struct intel_crt, base);
  52. }
  53. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  54. {
  55. return container_of(encoder, struct intel_crt, base);
  56. }
  57. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  58. enum pipe *pipe)
  59. {
  60. struct drm_device *dev = encoder->base.dev;
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  63. u32 tmp;
  64. tmp = I915_READ(crt->adpa_reg);
  65. if (!(tmp & ADPA_DAC_ENABLE))
  66. return false;
  67. if (HAS_PCH_CPT(dev))
  68. *pipe = PORT_TO_PIPE_CPT(tmp);
  69. else
  70. *pipe = PORT_TO_PIPE(tmp);
  71. return true;
  72. }
  73. static void intel_disable_crt(struct intel_encoder *encoder)
  74. {
  75. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  76. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  77. u32 temp;
  78. temp = I915_READ(crt->adpa_reg);
  79. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  80. temp &= ~ADPA_DAC_ENABLE;
  81. I915_WRITE(crt->adpa_reg, temp);
  82. }
  83. static void intel_enable_crt(struct intel_encoder *encoder)
  84. {
  85. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  86. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  87. u32 temp;
  88. temp = I915_READ(crt->adpa_reg);
  89. temp |= ADPA_DAC_ENABLE;
  90. I915_WRITE(crt->adpa_reg, temp);
  91. }
  92. /* Note: The caller is required to filter out dpms modes not supported by the
  93. * platform. */
  94. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  95. {
  96. struct drm_device *dev = encoder->base.dev;
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  99. u32 temp;
  100. temp = I915_READ(crt->adpa_reg);
  101. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  102. temp &= ~ADPA_DAC_ENABLE;
  103. switch (mode) {
  104. case DRM_MODE_DPMS_ON:
  105. temp |= ADPA_DAC_ENABLE;
  106. break;
  107. case DRM_MODE_DPMS_STANDBY:
  108. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  109. break;
  110. case DRM_MODE_DPMS_SUSPEND:
  111. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  112. break;
  113. case DRM_MODE_DPMS_OFF:
  114. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  115. break;
  116. }
  117. I915_WRITE(crt->adpa_reg, temp);
  118. }
  119. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  120. {
  121. struct drm_device *dev = connector->dev;
  122. struct intel_encoder *encoder = intel_attached_encoder(connector);
  123. struct drm_crtc *crtc;
  124. int old_dpms;
  125. /* PCH platforms and VLV only support on/off. */
  126. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  127. mode = DRM_MODE_DPMS_OFF;
  128. if (mode == connector->dpms)
  129. return;
  130. old_dpms = connector->dpms;
  131. connector->dpms = mode;
  132. /* Only need to change hw state when actually enabled */
  133. crtc = encoder->base.crtc;
  134. if (!crtc) {
  135. encoder->connectors_active = false;
  136. return;
  137. }
  138. /* We need the pipe to run for anything but OFF. */
  139. if (mode == DRM_MODE_DPMS_OFF)
  140. encoder->connectors_active = false;
  141. else
  142. encoder->connectors_active = true;
  143. if (mode < old_dpms) {
  144. /* From off to on, enable the pipe first. */
  145. intel_crtc_update_dpms(crtc);
  146. intel_crt_set_dpms(encoder, mode);
  147. } else {
  148. intel_crt_set_dpms(encoder, mode);
  149. intel_crtc_update_dpms(crtc);
  150. }
  151. intel_modeset_check_state(connector->dev);
  152. }
  153. static int intel_crt_mode_valid(struct drm_connector *connector,
  154. struct drm_display_mode *mode)
  155. {
  156. struct drm_device *dev = connector->dev;
  157. int max_clock = 0;
  158. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  159. return MODE_NO_DBLESCAN;
  160. if (mode->clock < 25000)
  161. return MODE_CLOCK_LOW;
  162. if (IS_GEN2(dev))
  163. max_clock = 350000;
  164. else
  165. max_clock = 400000;
  166. if (mode->clock > max_clock)
  167. return MODE_CLOCK_HIGH;
  168. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  169. if (HAS_PCH_LPT(dev) &&
  170. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  171. return MODE_CLOCK_HIGH;
  172. return MODE_OK;
  173. }
  174. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  175. struct intel_crtc_config *pipe_config)
  176. {
  177. struct drm_device *dev = encoder->base.dev;
  178. if (HAS_PCH_SPLIT(dev))
  179. pipe_config->has_pch_encoder = true;
  180. return true;
  181. }
  182. static void intel_crt_mode_set(struct drm_encoder *encoder,
  183. struct drm_display_mode *mode,
  184. struct drm_display_mode *adjusted_mode)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct drm_crtc *crtc = encoder->crtc;
  188. struct intel_crt *crt =
  189. intel_encoder_to_crt(to_intel_encoder(encoder));
  190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. u32 adpa;
  193. if (HAS_PCH_SPLIT(dev))
  194. adpa = ADPA_HOTPLUG_BITS;
  195. else
  196. adpa = 0;
  197. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  198. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  199. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  200. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  201. /* For CPT allow 3 pipe config, for others just use A or B */
  202. if (HAS_PCH_LPT(dev))
  203. ; /* Those bits don't exist here */
  204. else if (HAS_PCH_CPT(dev))
  205. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  206. else if (intel_crtc->pipe == 0)
  207. adpa |= ADPA_PIPE_A_SELECT;
  208. else
  209. adpa |= ADPA_PIPE_B_SELECT;
  210. if (!HAS_PCH_SPLIT(dev))
  211. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  212. I915_WRITE(crt->adpa_reg, adpa);
  213. }
  214. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  215. {
  216. struct drm_device *dev = connector->dev;
  217. struct intel_crt *crt = intel_attached_crt(connector);
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. u32 adpa;
  220. bool ret;
  221. /* The first time through, trigger an explicit detection cycle */
  222. if (crt->force_hotplug_required) {
  223. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  224. u32 save_adpa;
  225. crt->force_hotplug_required = 0;
  226. save_adpa = adpa = I915_READ(crt->adpa_reg);
  227. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  228. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  229. if (turn_off_dac)
  230. adpa &= ~ADPA_DAC_ENABLE;
  231. I915_WRITE(crt->adpa_reg, adpa);
  232. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  233. 1000))
  234. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  235. if (turn_off_dac) {
  236. I915_WRITE(crt->adpa_reg, save_adpa);
  237. POSTING_READ(crt->adpa_reg);
  238. }
  239. }
  240. /* Check the status to see if both blue and green are on now */
  241. adpa = I915_READ(crt->adpa_reg);
  242. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  243. ret = true;
  244. else
  245. ret = false;
  246. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  247. return ret;
  248. }
  249. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  250. {
  251. struct drm_device *dev = connector->dev;
  252. struct intel_crt *crt = intel_attached_crt(connector);
  253. struct drm_i915_private *dev_priv = dev->dev_private;
  254. u32 adpa;
  255. bool ret;
  256. u32 save_adpa;
  257. save_adpa = adpa = I915_READ(crt->adpa_reg);
  258. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  259. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  260. I915_WRITE(crt->adpa_reg, adpa);
  261. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  262. 1000)) {
  263. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  264. I915_WRITE(crt->adpa_reg, save_adpa);
  265. }
  266. /* Check the status to see if both blue and green are on now */
  267. adpa = I915_READ(crt->adpa_reg);
  268. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  269. ret = true;
  270. else
  271. ret = false;
  272. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  273. /* FIXME: debug force function and remove */
  274. ret = true;
  275. return ret;
  276. }
  277. /**
  278. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  279. *
  280. * Not for i915G/i915GM
  281. *
  282. * \return true if CRT is connected.
  283. * \return false if CRT is disconnected.
  284. */
  285. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  286. {
  287. struct drm_device *dev = connector->dev;
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. u32 hotplug_en, orig, stat;
  290. bool ret = false;
  291. int i, tries = 0;
  292. if (HAS_PCH_SPLIT(dev))
  293. return intel_ironlake_crt_detect_hotplug(connector);
  294. if (IS_VALLEYVIEW(dev))
  295. return valleyview_crt_detect_hotplug(connector);
  296. /*
  297. * On 4 series desktop, CRT detect sequence need to be done twice
  298. * to get a reliable result.
  299. */
  300. if (IS_G4X(dev) && !IS_GM45(dev))
  301. tries = 2;
  302. else
  303. tries = 1;
  304. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  305. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  306. for (i = 0; i < tries ; i++) {
  307. /* turn on the FORCE_DETECT */
  308. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  309. /* wait for FORCE_DETECT to go off */
  310. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  311. CRT_HOTPLUG_FORCE_DETECT) == 0,
  312. 1000))
  313. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  314. }
  315. stat = I915_READ(PORT_HOTPLUG_STAT);
  316. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  317. ret = true;
  318. /* clear the interrupt we just generated, if any */
  319. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  320. /* and put the bits back */
  321. I915_WRITE(PORT_HOTPLUG_EN, orig);
  322. return ret;
  323. }
  324. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  325. struct i2c_adapter *i2c)
  326. {
  327. struct edid *edid;
  328. edid = drm_get_edid(connector, i2c);
  329. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  330. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  331. intel_gmbus_force_bit(i2c, true);
  332. edid = drm_get_edid(connector, i2c);
  333. intel_gmbus_force_bit(i2c, false);
  334. }
  335. return edid;
  336. }
  337. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  338. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  339. struct i2c_adapter *adapter)
  340. {
  341. struct edid *edid;
  342. int ret;
  343. edid = intel_crt_get_edid(connector, adapter);
  344. if (!edid)
  345. return 0;
  346. ret = intel_connector_update_modes(connector, edid);
  347. kfree(edid);
  348. return ret;
  349. }
  350. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  351. {
  352. struct intel_crt *crt = intel_attached_crt(connector);
  353. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  354. struct edid *edid;
  355. struct i2c_adapter *i2c;
  356. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  357. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  358. edid = intel_crt_get_edid(connector, i2c);
  359. if (edid) {
  360. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  361. /*
  362. * This may be a DVI-I connector with a shared DDC
  363. * link between analog and digital outputs, so we
  364. * have to check the EDID input spec of the attached device.
  365. */
  366. if (!is_digital) {
  367. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  368. return true;
  369. }
  370. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  371. } else {
  372. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  373. }
  374. kfree(edid);
  375. return false;
  376. }
  377. static enum drm_connector_status
  378. intel_crt_load_detect(struct intel_crt *crt)
  379. {
  380. struct drm_device *dev = crt->base.base.dev;
  381. struct drm_i915_private *dev_priv = dev->dev_private;
  382. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  383. uint32_t save_bclrpat;
  384. uint32_t save_vtotal;
  385. uint32_t vtotal, vactive;
  386. uint32_t vsample;
  387. uint32_t vblank, vblank_start, vblank_end;
  388. uint32_t dsl;
  389. uint32_t bclrpat_reg;
  390. uint32_t vtotal_reg;
  391. uint32_t vblank_reg;
  392. uint32_t vsync_reg;
  393. uint32_t pipeconf_reg;
  394. uint32_t pipe_dsl_reg;
  395. uint8_t st00;
  396. enum drm_connector_status status;
  397. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  398. bclrpat_reg = BCLRPAT(pipe);
  399. vtotal_reg = VTOTAL(pipe);
  400. vblank_reg = VBLANK(pipe);
  401. vsync_reg = VSYNC(pipe);
  402. pipeconf_reg = PIPECONF(pipe);
  403. pipe_dsl_reg = PIPEDSL(pipe);
  404. save_bclrpat = I915_READ(bclrpat_reg);
  405. save_vtotal = I915_READ(vtotal_reg);
  406. vblank = I915_READ(vblank_reg);
  407. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  408. vactive = (save_vtotal & 0x7ff) + 1;
  409. vblank_start = (vblank & 0xfff) + 1;
  410. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  411. /* Set the border color to purple. */
  412. I915_WRITE(bclrpat_reg, 0x500050);
  413. if (!IS_GEN2(dev)) {
  414. uint32_t pipeconf = I915_READ(pipeconf_reg);
  415. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  416. POSTING_READ(pipeconf_reg);
  417. /* Wait for next Vblank to substitue
  418. * border color for Color info */
  419. intel_wait_for_vblank(dev, pipe);
  420. st00 = I915_READ8(VGA_MSR_WRITE);
  421. status = ((st00 & (1 << 4)) != 0) ?
  422. connector_status_connected :
  423. connector_status_disconnected;
  424. I915_WRITE(pipeconf_reg, pipeconf);
  425. } else {
  426. bool restore_vblank = false;
  427. int count, detect;
  428. /*
  429. * If there isn't any border, add some.
  430. * Yes, this will flicker
  431. */
  432. if (vblank_start <= vactive && vblank_end >= vtotal) {
  433. uint32_t vsync = I915_READ(vsync_reg);
  434. uint32_t vsync_start = (vsync & 0xffff) + 1;
  435. vblank_start = vsync_start;
  436. I915_WRITE(vblank_reg,
  437. (vblank_start - 1) |
  438. ((vblank_end - 1) << 16));
  439. restore_vblank = true;
  440. }
  441. /* sample in the vertical border, selecting the larger one */
  442. if (vblank_start - vactive >= vtotal - vblank_end)
  443. vsample = (vblank_start + vactive) >> 1;
  444. else
  445. vsample = (vtotal + vblank_end) >> 1;
  446. /*
  447. * Wait for the border to be displayed
  448. */
  449. while (I915_READ(pipe_dsl_reg) >= vactive)
  450. ;
  451. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  452. ;
  453. /*
  454. * Watch ST00 for an entire scanline
  455. */
  456. detect = 0;
  457. count = 0;
  458. do {
  459. count++;
  460. /* Read the ST00 VGA status register */
  461. st00 = I915_READ8(VGA_MSR_WRITE);
  462. if (st00 & (1 << 4))
  463. detect++;
  464. } while ((I915_READ(pipe_dsl_reg) == dsl));
  465. /* restore vblank if necessary */
  466. if (restore_vblank)
  467. I915_WRITE(vblank_reg, vblank);
  468. /*
  469. * If more than 3/4 of the scanline detected a monitor,
  470. * then it is assumed to be present. This works even on i830,
  471. * where there isn't any way to force the border color across
  472. * the screen
  473. */
  474. status = detect * 4 > count * 3 ?
  475. connector_status_connected :
  476. connector_status_disconnected;
  477. }
  478. /* Restore previous settings */
  479. I915_WRITE(bclrpat_reg, save_bclrpat);
  480. return status;
  481. }
  482. static enum drm_connector_status
  483. intel_crt_detect(struct drm_connector *connector, bool force)
  484. {
  485. struct drm_device *dev = connector->dev;
  486. struct intel_crt *crt = intel_attached_crt(connector);
  487. enum drm_connector_status status;
  488. struct intel_load_detect_pipe tmp;
  489. if (I915_HAS_HOTPLUG(dev)) {
  490. /* We can not rely on the HPD pin always being correctly wired
  491. * up, for example many KVM do not pass it through, and so
  492. * only trust an assertion that the monitor is connected.
  493. */
  494. if (intel_crt_detect_hotplug(connector)) {
  495. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  496. return connector_status_connected;
  497. } else
  498. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  499. }
  500. if (intel_crt_detect_ddc(connector))
  501. return connector_status_connected;
  502. /* Load detection is broken on HPD capable machines. Whoever wants a
  503. * broken monitor (without edid) to work behind a broken kvm (that fails
  504. * to have the right resistors for HP detection) needs to fix this up.
  505. * For now just bail out. */
  506. if (I915_HAS_HOTPLUG(dev))
  507. return connector_status_disconnected;
  508. if (!force)
  509. return connector->status;
  510. /* for pre-945g platforms use load detect */
  511. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  512. if (intel_crt_detect_ddc(connector))
  513. status = connector_status_connected;
  514. else
  515. status = intel_crt_load_detect(crt);
  516. intel_release_load_detect_pipe(connector, &tmp);
  517. } else
  518. status = connector_status_unknown;
  519. return status;
  520. }
  521. static void intel_crt_destroy(struct drm_connector *connector)
  522. {
  523. drm_sysfs_connector_remove(connector);
  524. drm_connector_cleanup(connector);
  525. kfree(connector);
  526. }
  527. static int intel_crt_get_modes(struct drm_connector *connector)
  528. {
  529. struct drm_device *dev = connector->dev;
  530. struct drm_i915_private *dev_priv = dev->dev_private;
  531. int ret;
  532. struct i2c_adapter *i2c;
  533. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  534. ret = intel_crt_ddc_get_modes(connector, i2c);
  535. if (ret || !IS_G4X(dev))
  536. return ret;
  537. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  538. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  539. return intel_crt_ddc_get_modes(connector, i2c);
  540. }
  541. static int intel_crt_set_property(struct drm_connector *connector,
  542. struct drm_property *property,
  543. uint64_t value)
  544. {
  545. return 0;
  546. }
  547. static void intel_crt_reset(struct drm_connector *connector)
  548. {
  549. struct drm_device *dev = connector->dev;
  550. struct drm_i915_private *dev_priv = dev->dev_private;
  551. struct intel_crt *crt = intel_attached_crt(connector);
  552. if (HAS_PCH_SPLIT(dev)) {
  553. u32 adpa;
  554. adpa = I915_READ(crt->adpa_reg);
  555. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  556. adpa |= ADPA_HOTPLUG_BITS;
  557. I915_WRITE(crt->adpa_reg, adpa);
  558. POSTING_READ(crt->adpa_reg);
  559. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  560. crt->force_hotplug_required = 1;
  561. }
  562. }
  563. /*
  564. * Routines for controlling stuff on the analog port
  565. */
  566. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  567. .mode_set = intel_crt_mode_set,
  568. };
  569. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  570. .reset = intel_crt_reset,
  571. .dpms = intel_crt_dpms,
  572. .detect = intel_crt_detect,
  573. .fill_modes = drm_helper_probe_single_connector_modes,
  574. .destroy = intel_crt_destroy,
  575. .set_property = intel_crt_set_property,
  576. };
  577. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  578. .mode_valid = intel_crt_mode_valid,
  579. .get_modes = intel_crt_get_modes,
  580. .best_encoder = intel_best_encoder,
  581. };
  582. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  583. .destroy = intel_encoder_destroy,
  584. };
  585. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  586. {
  587. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  588. return 1;
  589. }
  590. static const struct dmi_system_id intel_no_crt[] = {
  591. {
  592. .callback = intel_no_crt_dmi_callback,
  593. .ident = "ACER ZGB",
  594. .matches = {
  595. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  596. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  597. },
  598. },
  599. { }
  600. };
  601. void intel_crt_init(struct drm_device *dev)
  602. {
  603. struct drm_connector *connector;
  604. struct intel_crt *crt;
  605. struct intel_connector *intel_connector;
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. /* Skip machines without VGA that falsely report hotplug events */
  608. if (dmi_check_system(intel_no_crt))
  609. return;
  610. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  611. if (!crt)
  612. return;
  613. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  614. if (!intel_connector) {
  615. kfree(crt);
  616. return;
  617. }
  618. connector = &intel_connector->base;
  619. drm_connector_init(dev, &intel_connector->base,
  620. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  621. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  622. DRM_MODE_ENCODER_DAC);
  623. intel_connector_attach_encoder(intel_connector, &crt->base);
  624. crt->base.type = INTEL_OUTPUT_ANALOG;
  625. crt->base.cloneable = true;
  626. if (IS_I830(dev))
  627. crt->base.crtc_mask = (1 << 0);
  628. else
  629. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  630. if (IS_GEN2(dev))
  631. connector->interlace_allowed = 0;
  632. else
  633. connector->interlace_allowed = 1;
  634. connector->doublescan_allowed = 0;
  635. if (HAS_PCH_SPLIT(dev))
  636. crt->adpa_reg = PCH_ADPA;
  637. else if (IS_VALLEYVIEW(dev))
  638. crt->adpa_reg = VLV_ADPA;
  639. else
  640. crt->adpa_reg = ADPA;
  641. crt->base.compute_config = intel_crt_compute_config;
  642. crt->base.disable = intel_disable_crt;
  643. crt->base.enable = intel_enable_crt;
  644. if (I915_HAS_HOTPLUG(dev))
  645. crt->base.hpd_pin = HPD_CRT;
  646. if (HAS_DDI(dev))
  647. crt->base.get_hw_state = intel_ddi_get_hw_state;
  648. else
  649. crt->base.get_hw_state = intel_crt_get_hw_state;
  650. intel_connector->get_hw_state = intel_connector_get_hw_state;
  651. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  652. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  653. drm_sysfs_connector_add(connector);
  654. if (I915_HAS_HOTPLUG(dev))
  655. connector->polled = DRM_CONNECTOR_POLL_HPD;
  656. else
  657. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  658. /*
  659. * Configure the automatic hotplug detection stuff
  660. */
  661. crt->force_hotplug_required = 0;
  662. /*
  663. * TODO: find a proper way to discover whether we need to set the the
  664. * polarity and link reversal bits or not, instead of relying on the
  665. * BIOS.
  666. */
  667. if (HAS_PCH_LPT(dev)) {
  668. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  669. FDI_RX_LINK_REVERSAL_OVERRIDE;
  670. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  671. }
  672. }