i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gen6_gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  75. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  76. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  77. unsigned last_pte, i;
  78. scratch_pte = gen6_pte_encode(ppgtt->dev,
  79. ppgtt->scratch_page_dma_addr,
  80. I915_CACHE_LLC);
  81. while (num_entries) {
  82. last_pte = first_pte + num_entries;
  83. if (last_pte > I915_PPGTT_PT_ENTRIES)
  84. last_pte = I915_PPGTT_PT_ENTRIES;
  85. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  86. for (i = first_pte; i < last_pte; i++)
  87. pt_vaddr[i] = scratch_pte;
  88. kunmap_atomic(pt_vaddr);
  89. num_entries -= last_pte - first_pte;
  90. first_pte = 0;
  91. act_pt++;
  92. }
  93. }
  94. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  95. struct sg_table *pages,
  96. unsigned first_entry,
  97. enum i915_cache_level cache_level)
  98. {
  99. gen6_gtt_pte_t *pt_vaddr;
  100. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  101. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  102. struct sg_page_iter sg_iter;
  103. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  104. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  105. dma_addr_t page_addr;
  106. page_addr = sg_page_iter_dma_address(&sg_iter);
  107. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  108. cache_level);
  109. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  110. kunmap_atomic(pt_vaddr);
  111. act_pt++;
  112. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  113. act_pte = 0;
  114. }
  115. }
  116. kunmap_atomic(pt_vaddr);
  117. }
  118. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  119. {
  120. int i;
  121. if (ppgtt->pt_dma_addr) {
  122. for (i = 0; i < ppgtt->num_pd_entries; i++)
  123. pci_unmap_page(ppgtt->dev->pdev,
  124. ppgtt->pt_dma_addr[i],
  125. 4096, PCI_DMA_BIDIRECTIONAL);
  126. }
  127. kfree(ppgtt->pt_dma_addr);
  128. for (i = 0; i < ppgtt->num_pd_entries; i++)
  129. __free_page(ppgtt->pt_pages[i]);
  130. kfree(ppgtt->pt_pages);
  131. kfree(ppgtt);
  132. }
  133. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  134. {
  135. struct drm_device *dev = ppgtt->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. unsigned first_pd_entry_in_global_pt;
  138. int i;
  139. int ret = -ENOMEM;
  140. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  141. * entries. For aliasing ppgtt support we just steal them at the end for
  142. * now. */
  143. first_pd_entry_in_global_pt =
  144. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  145. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  146. ppgtt->clear_range = gen6_ppgtt_clear_range;
  147. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  148. ppgtt->cleanup = gen6_ppgtt_cleanup;
  149. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  150. GFP_KERNEL);
  151. if (!ppgtt->pt_pages)
  152. return -ENOMEM;
  153. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  154. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  155. if (!ppgtt->pt_pages[i])
  156. goto err_pt_alloc;
  157. }
  158. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  159. GFP_KERNEL);
  160. if (!ppgtt->pt_dma_addr)
  161. goto err_pt_alloc;
  162. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  163. dma_addr_t pt_addr;
  164. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  165. PCI_DMA_BIDIRECTIONAL);
  166. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  167. ret = -EIO;
  168. goto err_pd_pin;
  169. }
  170. ppgtt->pt_dma_addr[i] = pt_addr;
  171. }
  172. ppgtt->clear_range(ppgtt, 0,
  173. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  174. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  175. return 0;
  176. err_pd_pin:
  177. if (ppgtt->pt_dma_addr) {
  178. for (i--; i >= 0; i--)
  179. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  180. 4096, PCI_DMA_BIDIRECTIONAL);
  181. }
  182. err_pt_alloc:
  183. kfree(ppgtt->pt_dma_addr);
  184. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  185. if (ppgtt->pt_pages[i])
  186. __free_page(ppgtt->pt_pages[i]);
  187. }
  188. kfree(ppgtt->pt_pages);
  189. return ret;
  190. }
  191. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct i915_hw_ppgtt *ppgtt;
  195. int ret;
  196. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  197. if (!ppgtt)
  198. return -ENOMEM;
  199. ppgtt->dev = dev;
  200. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  201. ret = gen6_ppgtt_init(ppgtt);
  202. if (ret)
  203. kfree(ppgtt);
  204. else
  205. dev_priv->mm.aliasing_ppgtt = ppgtt;
  206. return ret;
  207. }
  208. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  209. {
  210. struct drm_i915_private *dev_priv = dev->dev_private;
  211. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  212. if (!ppgtt)
  213. return;
  214. ppgtt->cleanup(ppgtt);
  215. }
  216. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  217. struct drm_i915_gem_object *obj,
  218. enum i915_cache_level cache_level)
  219. {
  220. ppgtt->insert_entries(ppgtt, obj->pages,
  221. obj->gtt_space->start >> PAGE_SHIFT,
  222. cache_level);
  223. }
  224. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  225. struct drm_i915_gem_object *obj)
  226. {
  227. ppgtt->clear_range(ppgtt,
  228. obj->gtt_space->start >> PAGE_SHIFT,
  229. obj->base.size >> PAGE_SHIFT);
  230. }
  231. void i915_gem_init_ppgtt(struct drm_device *dev)
  232. {
  233. drm_i915_private_t *dev_priv = dev->dev_private;
  234. uint32_t pd_offset;
  235. struct intel_ring_buffer *ring;
  236. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  237. gen6_gtt_pte_t __iomem *pd_addr;
  238. uint32_t pd_entry;
  239. int i;
  240. if (!dev_priv->mm.aliasing_ppgtt)
  241. return;
  242. pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
  243. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  244. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  245. dma_addr_t pt_addr;
  246. pt_addr = ppgtt->pt_dma_addr[i];
  247. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  248. pd_entry |= GEN6_PDE_VALID;
  249. writel(pd_entry, pd_addr + i);
  250. }
  251. readl(pd_addr);
  252. pd_offset = ppgtt->pd_offset;
  253. pd_offset /= 64; /* in cachelines, */
  254. pd_offset <<= 16;
  255. if (INTEL_INFO(dev)->gen == 6) {
  256. uint32_t ecochk, gab_ctl, ecobits;
  257. ecobits = I915_READ(GAC_ECO_BITS);
  258. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  259. gab_ctl = I915_READ(GAB_CTL);
  260. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  261. ecochk = I915_READ(GAM_ECOCHK);
  262. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  263. ECOCHK_PPGTT_CACHE64B);
  264. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  265. } else if (INTEL_INFO(dev)->gen >= 7) {
  266. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  267. /* GFX_MODE is per-ring on gen7+ */
  268. }
  269. for_each_ring(ring, dev_priv, i) {
  270. if (INTEL_INFO(dev)->gen >= 7)
  271. I915_WRITE(RING_MODE_GEN7(ring),
  272. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  273. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  274. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  275. }
  276. }
  277. extern int intel_iommu_gfx_mapped;
  278. /* Certain Gen5 chipsets require require idling the GPU before
  279. * unmapping anything from the GTT when VT-d is enabled.
  280. */
  281. static inline bool needs_idle_maps(struct drm_device *dev)
  282. {
  283. #ifdef CONFIG_INTEL_IOMMU
  284. /* Query intel_iommu to see if we need the workaround. Presumably that
  285. * was loaded first.
  286. */
  287. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  288. return true;
  289. #endif
  290. return false;
  291. }
  292. static bool do_idling(struct drm_i915_private *dev_priv)
  293. {
  294. bool ret = dev_priv->mm.interruptible;
  295. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  296. dev_priv->mm.interruptible = false;
  297. if (i915_gpu_idle(dev_priv->dev)) {
  298. DRM_ERROR("Couldn't idle GPU\n");
  299. /* Wait a bit, in hopes it avoids the hang */
  300. udelay(10);
  301. }
  302. }
  303. return ret;
  304. }
  305. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  306. {
  307. if (unlikely(dev_priv->gtt.do_idle_maps))
  308. dev_priv->mm.interruptible = interruptible;
  309. }
  310. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  311. {
  312. struct drm_i915_private *dev_priv = dev->dev_private;
  313. struct drm_i915_gem_object *obj;
  314. /* First fill our portion of the GTT with scratch pages */
  315. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  316. dev_priv->gtt.total / PAGE_SIZE);
  317. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  318. i915_gem_clflush_object(obj);
  319. i915_gem_gtt_bind_object(obj, obj->cache_level);
  320. }
  321. i915_gem_chipset_flush(dev);
  322. }
  323. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  324. {
  325. if (obj->has_dma_mapping)
  326. return 0;
  327. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  328. obj->pages->sgl, obj->pages->nents,
  329. PCI_DMA_BIDIRECTIONAL))
  330. return -ENOSPC;
  331. return 0;
  332. }
  333. /*
  334. * Binds an object into the global gtt with the specified cache level. The object
  335. * will be accessible to the GPU via commands whose operands reference offsets
  336. * within the global GTT as well as accessible by the GPU through the GMADR
  337. * mapped BAR (dev_priv->mm.gtt->gtt).
  338. */
  339. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  340. struct sg_table *st,
  341. unsigned int first_entry,
  342. enum i915_cache_level level)
  343. {
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. gen6_gtt_pte_t __iomem *gtt_entries =
  346. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  347. int i = 0;
  348. struct sg_page_iter sg_iter;
  349. dma_addr_t addr;
  350. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  351. addr = sg_page_iter_dma_address(&sg_iter);
  352. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  353. i++;
  354. }
  355. /* XXX: This serves as a posting read to make sure that the PTE has
  356. * actually been updated. There is some concern that even though
  357. * registers and PTEs are within the same BAR that they are potentially
  358. * of NUMA access patterns. Therefore, even with the way we assume
  359. * hardware should work, we must keep this posting read for paranoia.
  360. */
  361. if (i != 0)
  362. WARN_ON(readl(&gtt_entries[i-1])
  363. != gen6_pte_encode(dev, addr, level));
  364. /* This next bit makes the above posting read even more important. We
  365. * want to flush the TLBs only after we're certain all the PTE updates
  366. * have finished.
  367. */
  368. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  369. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  370. }
  371. static void gen6_ggtt_clear_range(struct drm_device *dev,
  372. unsigned int first_entry,
  373. unsigned int num_entries)
  374. {
  375. struct drm_i915_private *dev_priv = dev->dev_private;
  376. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  377. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  378. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  379. int i;
  380. if (WARN(num_entries > max_entries,
  381. "First entry = %d; Num entries = %d (max=%d)\n",
  382. first_entry, num_entries, max_entries))
  383. num_entries = max_entries;
  384. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  385. I915_CACHE_LLC);
  386. for (i = 0; i < num_entries; i++)
  387. iowrite32(scratch_pte, &gtt_base[i]);
  388. readl(gtt_base);
  389. }
  390. static void i915_ggtt_insert_entries(struct drm_device *dev,
  391. struct sg_table *st,
  392. unsigned int pg_start,
  393. enum i915_cache_level cache_level)
  394. {
  395. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  396. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  397. intel_gtt_insert_sg_entries(st, pg_start, flags);
  398. }
  399. static void i915_ggtt_clear_range(struct drm_device *dev,
  400. unsigned int first_entry,
  401. unsigned int num_entries)
  402. {
  403. intel_gtt_clear_range(first_entry, num_entries);
  404. }
  405. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  406. enum i915_cache_level cache_level)
  407. {
  408. struct drm_device *dev = obj->base.dev;
  409. struct drm_i915_private *dev_priv = dev->dev_private;
  410. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  411. obj->gtt_space->start >> PAGE_SHIFT,
  412. cache_level);
  413. obj->has_global_gtt_mapping = 1;
  414. }
  415. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  416. {
  417. struct drm_device *dev = obj->base.dev;
  418. struct drm_i915_private *dev_priv = dev->dev_private;
  419. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  420. obj->gtt_space->start >> PAGE_SHIFT,
  421. obj->base.size >> PAGE_SHIFT);
  422. obj->has_global_gtt_mapping = 0;
  423. }
  424. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  425. {
  426. struct drm_device *dev = obj->base.dev;
  427. struct drm_i915_private *dev_priv = dev->dev_private;
  428. bool interruptible;
  429. interruptible = do_idling(dev_priv);
  430. if (!obj->has_dma_mapping)
  431. dma_unmap_sg(&dev->pdev->dev,
  432. obj->pages->sgl, obj->pages->nents,
  433. PCI_DMA_BIDIRECTIONAL);
  434. undo_idling(dev_priv, interruptible);
  435. }
  436. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  437. unsigned long color,
  438. unsigned long *start,
  439. unsigned long *end)
  440. {
  441. if (node->color != color)
  442. *start += 4096;
  443. if (!list_empty(&node->node_list)) {
  444. node = list_entry(node->node_list.next,
  445. struct drm_mm_node,
  446. node_list);
  447. if (node->allocated && node->color != color)
  448. *end -= 4096;
  449. }
  450. }
  451. void i915_gem_setup_global_gtt(struct drm_device *dev,
  452. unsigned long start,
  453. unsigned long mappable_end,
  454. unsigned long end)
  455. {
  456. /* Let GEM Manage all of the aperture.
  457. *
  458. * However, leave one page at the end still bound to the scratch page.
  459. * There are a number of places where the hardware apparently prefetches
  460. * past the end of the object, and we've seen multiple hangs with the
  461. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  462. * aperture. One page should be enough to keep any prefetching inside
  463. * of the aperture.
  464. */
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. struct drm_mm_node *entry;
  467. struct drm_i915_gem_object *obj;
  468. unsigned long hole_start, hole_end;
  469. BUG_ON(mappable_end > end);
  470. /* Subtract the guard page ... */
  471. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  472. if (!HAS_LLC(dev))
  473. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  474. /* Mark any preallocated objects as occupied */
  475. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  476. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  477. obj->gtt_offset, obj->base.size);
  478. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  479. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  480. obj->gtt_offset,
  481. obj->base.size,
  482. false);
  483. obj->has_global_gtt_mapping = 1;
  484. }
  485. dev_priv->gtt.start = start;
  486. dev_priv->gtt.total = end - start;
  487. /* Clear any non-preallocated blocks */
  488. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  489. hole_start, hole_end) {
  490. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  491. hole_start, hole_end);
  492. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  493. (hole_end-hole_start) / PAGE_SIZE);
  494. }
  495. /* And finally clear the reserved guard page */
  496. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  497. }
  498. static bool
  499. intel_enable_ppgtt(struct drm_device *dev)
  500. {
  501. if (i915_enable_ppgtt >= 0)
  502. return i915_enable_ppgtt;
  503. #ifdef CONFIG_INTEL_IOMMU
  504. /* Disable ppgtt on SNB if VT-d is on. */
  505. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  506. return false;
  507. #endif
  508. return true;
  509. }
  510. void i915_gem_init_global_gtt(struct drm_device *dev)
  511. {
  512. struct drm_i915_private *dev_priv = dev->dev_private;
  513. unsigned long gtt_size, mappable_size;
  514. gtt_size = dev_priv->gtt.total;
  515. mappable_size = dev_priv->gtt.mappable_end;
  516. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  517. int ret;
  518. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  519. * aperture accordingly when using aliasing ppgtt. */
  520. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  521. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  522. ret = i915_gem_init_aliasing_ppgtt(dev);
  523. if (!ret)
  524. return;
  525. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  526. drm_mm_takedown(&dev_priv->mm.gtt_space);
  527. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  528. }
  529. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  530. }
  531. static int setup_scratch_page(struct drm_device *dev)
  532. {
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct page *page;
  535. dma_addr_t dma_addr;
  536. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  537. if (page == NULL)
  538. return -ENOMEM;
  539. get_page(page);
  540. set_pages_uc(page, 1);
  541. #ifdef CONFIG_INTEL_IOMMU
  542. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  543. PCI_DMA_BIDIRECTIONAL);
  544. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  545. return -EINVAL;
  546. #else
  547. dma_addr = page_to_phys(page);
  548. #endif
  549. dev_priv->gtt.scratch_page = page;
  550. dev_priv->gtt.scratch_page_dma = dma_addr;
  551. return 0;
  552. }
  553. static void teardown_scratch_page(struct drm_device *dev)
  554. {
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  557. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  558. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  559. put_page(dev_priv->gtt.scratch_page);
  560. __free_page(dev_priv->gtt.scratch_page);
  561. }
  562. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  563. {
  564. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  565. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  566. return snb_gmch_ctl << 20;
  567. }
  568. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  569. {
  570. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  571. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  572. return snb_gmch_ctl << 25; /* 32 MB units */
  573. }
  574. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  575. {
  576. static const int stolen_decoder[] = {
  577. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  578. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  579. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  580. return stolen_decoder[snb_gmch_ctl] << 20;
  581. }
  582. static int gen6_gmch_probe(struct drm_device *dev,
  583. size_t *gtt_total,
  584. size_t *stolen,
  585. phys_addr_t *mappable_base,
  586. unsigned long *mappable_end)
  587. {
  588. struct drm_i915_private *dev_priv = dev->dev_private;
  589. phys_addr_t gtt_bus_addr;
  590. unsigned int gtt_size;
  591. u16 snb_gmch_ctl;
  592. int ret;
  593. *mappable_base = pci_resource_start(dev->pdev, 2);
  594. *mappable_end = pci_resource_len(dev->pdev, 2);
  595. /* 64/512MB is the current min/max we actually know of, but this is just
  596. * a coarse sanity check.
  597. */
  598. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  599. DRM_ERROR("Unknown GMADR size (%lx)\n",
  600. dev_priv->gtt.mappable_end);
  601. return -ENXIO;
  602. }
  603. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  604. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  605. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  606. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  607. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  608. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  609. else
  610. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  611. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  612. /* For Modern GENs the PTEs and register space are split in the BAR */
  613. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  614. (pci_resource_len(dev->pdev, 0) / 2);
  615. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  616. if (!dev_priv->gtt.gsm) {
  617. DRM_ERROR("Failed to map the gtt page table\n");
  618. return -ENOMEM;
  619. }
  620. ret = setup_scratch_page(dev);
  621. if (ret)
  622. DRM_ERROR("Scratch setup failed\n");
  623. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  624. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  625. return ret;
  626. }
  627. static void gen6_gmch_remove(struct drm_device *dev)
  628. {
  629. struct drm_i915_private *dev_priv = dev->dev_private;
  630. iounmap(dev_priv->gtt.gsm);
  631. teardown_scratch_page(dev_priv->dev);
  632. }
  633. static int i915_gmch_probe(struct drm_device *dev,
  634. size_t *gtt_total,
  635. size_t *stolen,
  636. phys_addr_t *mappable_base,
  637. unsigned long *mappable_end)
  638. {
  639. struct drm_i915_private *dev_priv = dev->dev_private;
  640. int ret;
  641. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  642. if (!ret) {
  643. DRM_ERROR("failed to set up gmch\n");
  644. return -EIO;
  645. }
  646. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  647. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  648. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  649. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  650. return 0;
  651. }
  652. static void i915_gmch_remove(struct drm_device *dev)
  653. {
  654. intel_gmch_remove();
  655. }
  656. int i915_gem_gtt_init(struct drm_device *dev)
  657. {
  658. struct drm_i915_private *dev_priv = dev->dev_private;
  659. struct i915_gtt *gtt = &dev_priv->gtt;
  660. unsigned long gtt_size;
  661. int ret;
  662. if (INTEL_INFO(dev)->gen <= 5) {
  663. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  664. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  665. } else {
  666. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  667. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  668. }
  669. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  670. &dev_priv->gtt.stolen_size,
  671. &gtt->mappable_base,
  672. &gtt->mappable_end);
  673. if (ret)
  674. return ret;
  675. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gen6_gtt_pte_t);
  676. /* GMADR is the PCI mmio aperture into the global GTT. */
  677. DRM_INFO("Memory usable by graphics device = %zdM\n",
  678. dev_priv->gtt.total >> 20);
  679. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  680. dev_priv->gtt.mappable_end >> 20);
  681. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  682. dev_priv->gtt.stolen_size >> 20);
  683. return 0;
  684. }