i915_drv.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. int i915_disable_power_well __read_mostly = 0;
  109. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  110. MODULE_PARM_DESC(disable_power_well,
  111. "Disable the power well when possible (default: false)");
  112. static struct drm_driver driver;
  113. extern int intel_agp_enabled;
  114. #define INTEL_VGA_DEVICE(id, info) { \
  115. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  116. .class_mask = 0xff0000, \
  117. .vendor = 0x8086, \
  118. .device = id, \
  119. .subvendor = PCI_ANY_ID, \
  120. .subdevice = PCI_ANY_ID, \
  121. .driver_data = (unsigned long) info }
  122. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  123. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  124. .class_mask = 0xff0000, \
  125. .vendor = 0x8086, \
  126. .device = 0x16a, \
  127. .subvendor = 0x152d, \
  128. .subdevice = 0x8990, \
  129. .driver_data = (unsigned long) info }
  130. static const struct intel_device_info intel_i830_info = {
  131. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  132. .has_overlay = 1, .overlay_needs_physical = 1,
  133. };
  134. static const struct intel_device_info intel_845g_info = {
  135. .gen = 2, .num_pipes = 1,
  136. .has_overlay = 1, .overlay_needs_physical = 1,
  137. };
  138. static const struct intel_device_info intel_i85x_info = {
  139. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  140. .cursor_needs_physical = 1,
  141. .has_overlay = 1, .overlay_needs_physical = 1,
  142. };
  143. static const struct intel_device_info intel_i865g_info = {
  144. .gen = 2, .num_pipes = 1,
  145. .has_overlay = 1, .overlay_needs_physical = 1,
  146. };
  147. static const struct intel_device_info intel_i915g_info = {
  148. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i915gm_info = {
  152. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  153. .cursor_needs_physical = 1,
  154. .has_overlay = 1, .overlay_needs_physical = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_i945g_info = {
  158. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  159. .has_overlay = 1, .overlay_needs_physical = 1,
  160. };
  161. static const struct intel_device_info intel_i945gm_info = {
  162. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  163. .has_hotplug = 1, .cursor_needs_physical = 1,
  164. .has_overlay = 1, .overlay_needs_physical = 1,
  165. .supports_tv = 1,
  166. };
  167. static const struct intel_device_info intel_i965g_info = {
  168. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  169. .has_hotplug = 1,
  170. .has_overlay = 1,
  171. };
  172. static const struct intel_device_info intel_i965gm_info = {
  173. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  174. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  175. .has_overlay = 1,
  176. .supports_tv = 1,
  177. };
  178. static const struct intel_device_info intel_g33_info = {
  179. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  180. .need_gfx_hws = 1, .has_hotplug = 1,
  181. .has_overlay = 1,
  182. };
  183. static const struct intel_device_info intel_g45_info = {
  184. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  185. .has_pipe_cxsr = 1, .has_hotplug = 1,
  186. .has_bsd_ring = 1,
  187. };
  188. static const struct intel_device_info intel_gm45_info = {
  189. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  190. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  191. .has_pipe_cxsr = 1, .has_hotplug = 1,
  192. .supports_tv = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_pineview_info = {
  196. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_overlay = 1,
  199. };
  200. static const struct intel_device_info intel_ironlake_d_info = {
  201. .gen = 5, .num_pipes = 2,
  202. .need_gfx_hws = 1, .has_hotplug = 1,
  203. .has_bsd_ring = 1,
  204. };
  205. static const struct intel_device_info intel_ironlake_m_info = {
  206. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_fbc = 1,
  209. .has_bsd_ring = 1,
  210. };
  211. static const struct intel_device_info intel_sandybridge_d_info = {
  212. .gen = 6, .num_pipes = 2,
  213. .need_gfx_hws = 1, .has_hotplug = 1,
  214. .has_bsd_ring = 1,
  215. .has_blt_ring = 1,
  216. .has_llc = 1,
  217. .has_force_wake = 1,
  218. };
  219. static const struct intel_device_info intel_sandybridge_m_info = {
  220. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  221. .need_gfx_hws = 1, .has_hotplug = 1,
  222. .has_fbc = 1,
  223. .has_bsd_ring = 1,
  224. .has_blt_ring = 1,
  225. .has_llc = 1,
  226. .has_force_wake = 1,
  227. };
  228. #define GEN7_FEATURES \
  229. .gen = 7, .num_pipes = 3, \
  230. .need_gfx_hws = 1, .has_hotplug = 1, \
  231. .has_bsd_ring = 1, \
  232. .has_blt_ring = 1, \
  233. .has_llc = 1, \
  234. .has_force_wake = 1
  235. static const struct intel_device_info intel_ivybridge_d_info = {
  236. GEN7_FEATURES,
  237. .is_ivybridge = 1,
  238. };
  239. static const struct intel_device_info intel_ivybridge_m_info = {
  240. GEN7_FEATURES,
  241. .is_ivybridge = 1,
  242. .is_mobile = 1,
  243. };
  244. static const struct intel_device_info intel_ivybridge_q_info = {
  245. GEN7_FEATURES,
  246. .is_ivybridge = 1,
  247. .num_pipes = 0, /* legal, last one wins */
  248. };
  249. static const struct intel_device_info intel_valleyview_m_info = {
  250. GEN7_FEATURES,
  251. .is_mobile = 1,
  252. .num_pipes = 2,
  253. .is_valleyview = 1,
  254. .display_mmio_offset = VLV_DISPLAY_BASE,
  255. };
  256. static const struct intel_device_info intel_valleyview_d_info = {
  257. GEN7_FEATURES,
  258. .num_pipes = 2,
  259. .is_valleyview = 1,
  260. .display_mmio_offset = VLV_DISPLAY_BASE,
  261. };
  262. static const struct intel_device_info intel_haswell_d_info = {
  263. GEN7_FEATURES,
  264. .is_haswell = 1,
  265. };
  266. static const struct intel_device_info intel_haswell_m_info = {
  267. GEN7_FEATURES,
  268. .is_haswell = 1,
  269. .is_mobile = 1,
  270. };
  271. static const struct pci_device_id pciidlist[] = { /* aka */
  272. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  273. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  274. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  275. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  276. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  277. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  278. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  279. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  280. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  281. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  282. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  283. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  284. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  285. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  286. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  287. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  288. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  289. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  290. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  291. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  292. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  293. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  294. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  295. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  296. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  297. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  298. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  299. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  300. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  301. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  302. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  303. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  304. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  305. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  306. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  307. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  308. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  309. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  310. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  311. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  312. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  313. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  314. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  315. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  316. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  317. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  318. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  319. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  320. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  321. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  322. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  323. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  324. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  326. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  327. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  328. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  329. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  330. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  331. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  332. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  333. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  334. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  335. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  336. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  337. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  338. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  339. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  340. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  341. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  342. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  343. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  344. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  345. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  346. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  347. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  348. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  349. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  350. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  351. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  352. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  353. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  354. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  355. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  356. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  357. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  358. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  359. {0, 0, 0}
  360. };
  361. #if defined(CONFIG_DRM_I915_KMS)
  362. MODULE_DEVICE_TABLE(pci, pciidlist);
  363. #endif
  364. void intel_detect_pch(struct drm_device *dev)
  365. {
  366. struct drm_i915_private *dev_priv = dev->dev_private;
  367. struct pci_dev *pch;
  368. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  369. * (which really amounts to a PCH but no South Display).
  370. */
  371. if (INTEL_INFO(dev)->num_pipes == 0) {
  372. dev_priv->pch_type = PCH_NOP;
  373. dev_priv->num_pch_pll = 0;
  374. return;
  375. }
  376. /*
  377. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  378. * make graphics device passthrough work easy for VMM, that only
  379. * need to expose ISA bridge to let driver know the real hardware
  380. * underneath. This is a requirement from virtualization team.
  381. */
  382. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  383. if (pch) {
  384. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  385. unsigned short id;
  386. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  387. dev_priv->pch_id = id;
  388. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  389. dev_priv->pch_type = PCH_IBX;
  390. dev_priv->num_pch_pll = 2;
  391. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  392. WARN_ON(!IS_GEN5(dev));
  393. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  394. dev_priv->pch_type = PCH_CPT;
  395. dev_priv->num_pch_pll = 2;
  396. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  397. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  398. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  399. /* PantherPoint is CPT compatible */
  400. dev_priv->pch_type = PCH_CPT;
  401. dev_priv->num_pch_pll = 2;
  402. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  403. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  404. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  405. dev_priv->pch_type = PCH_LPT;
  406. dev_priv->num_pch_pll = 0;
  407. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  408. WARN_ON(!IS_HASWELL(dev));
  409. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  410. dev_priv->pch_type = PCH_LPT;
  411. dev_priv->num_pch_pll = 0;
  412. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  413. WARN_ON(!IS_HASWELL(dev));
  414. }
  415. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  416. }
  417. pci_dev_put(pch);
  418. }
  419. }
  420. bool i915_semaphore_is_enabled(struct drm_device *dev)
  421. {
  422. if (INTEL_INFO(dev)->gen < 6)
  423. return 0;
  424. if (i915_semaphores >= 0)
  425. return i915_semaphores;
  426. #ifdef CONFIG_INTEL_IOMMU
  427. /* Enable semaphores on SNB when IO remapping is off */
  428. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  429. return false;
  430. #endif
  431. return 1;
  432. }
  433. static int i915_drm_freeze(struct drm_device *dev)
  434. {
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. struct drm_crtc *crtc;
  437. /* ignore lid events during suspend */
  438. mutex_lock(&dev_priv->modeset_restore_lock);
  439. dev_priv->modeset_restore = MODESET_SUSPENDED;
  440. mutex_unlock(&dev_priv->modeset_restore_lock);
  441. intel_set_power_well(dev, true);
  442. drm_kms_helper_poll_disable(dev);
  443. pci_save_state(dev->pdev);
  444. /* If KMS is active, we do the leavevt stuff here */
  445. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  446. int error = i915_gem_idle(dev);
  447. if (error) {
  448. dev_err(&dev->pdev->dev,
  449. "GEM idle failed, resume might fail\n");
  450. return error;
  451. }
  452. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  453. drm_irq_uninstall(dev);
  454. dev_priv->enable_hotplug_processing = false;
  455. /*
  456. * Disable CRTCs directly since we want to preserve sw state
  457. * for _thaw.
  458. */
  459. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  460. dev_priv->display.crtc_disable(crtc);
  461. }
  462. i915_save_state(dev);
  463. intel_opregion_fini(dev);
  464. console_lock();
  465. intel_fbdev_set_suspend(dev, 1);
  466. console_unlock();
  467. return 0;
  468. }
  469. int i915_suspend(struct drm_device *dev, pm_message_t state)
  470. {
  471. int error;
  472. if (!dev || !dev->dev_private) {
  473. DRM_ERROR("dev: %p\n", dev);
  474. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  475. return -ENODEV;
  476. }
  477. if (state.event == PM_EVENT_PRETHAW)
  478. return 0;
  479. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  480. return 0;
  481. error = i915_drm_freeze(dev);
  482. if (error)
  483. return error;
  484. if (state.event == PM_EVENT_SUSPEND) {
  485. /* Shut down the device */
  486. pci_disable_device(dev->pdev);
  487. pci_set_power_state(dev->pdev, PCI_D3hot);
  488. }
  489. return 0;
  490. }
  491. void intel_console_resume(struct work_struct *work)
  492. {
  493. struct drm_i915_private *dev_priv =
  494. container_of(work, struct drm_i915_private,
  495. console_resume_work);
  496. struct drm_device *dev = dev_priv->dev;
  497. console_lock();
  498. intel_fbdev_set_suspend(dev, 0);
  499. console_unlock();
  500. }
  501. static void intel_resume_hotplug(struct drm_device *dev)
  502. {
  503. struct drm_mode_config *mode_config = &dev->mode_config;
  504. struct intel_encoder *encoder;
  505. mutex_lock(&mode_config->mutex);
  506. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  507. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  508. if (encoder->hot_plug)
  509. encoder->hot_plug(encoder);
  510. mutex_unlock(&mode_config->mutex);
  511. /* Just fire off a uevent and let userspace tell us what to do */
  512. drm_helper_hpd_irq_event(dev);
  513. }
  514. static int __i915_drm_thaw(struct drm_device *dev)
  515. {
  516. struct drm_i915_private *dev_priv = dev->dev_private;
  517. int error = 0;
  518. i915_restore_state(dev);
  519. intel_opregion_setup(dev);
  520. /* KMS EnterVT equivalent */
  521. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  522. intel_init_pch_refclk(dev);
  523. mutex_lock(&dev->struct_mutex);
  524. dev_priv->mm.suspended = 0;
  525. error = i915_gem_init_hw(dev);
  526. mutex_unlock(&dev->struct_mutex);
  527. /* We need working interrupts for modeset enabling ... */
  528. drm_irq_install(dev);
  529. intel_modeset_init_hw(dev);
  530. drm_modeset_lock_all(dev);
  531. intel_modeset_setup_hw_state(dev, true);
  532. drm_modeset_unlock_all(dev);
  533. /*
  534. * ... but also need to make sure that hotplug processing
  535. * doesn't cause havoc. Like in the driver load code we don't
  536. * bother with the tiny race here where we might loose hotplug
  537. * notifications.
  538. * */
  539. intel_hpd_init(dev);
  540. dev_priv->enable_hotplug_processing = true;
  541. /* Config may have changed between suspend and resume */
  542. intel_resume_hotplug(dev);
  543. }
  544. intel_opregion_init(dev);
  545. /*
  546. * The console lock can be pretty contented on resume due
  547. * to all the printk activity. Try to keep it out of the hot
  548. * path of resume if possible.
  549. */
  550. if (console_trylock()) {
  551. intel_fbdev_set_suspend(dev, 0);
  552. console_unlock();
  553. } else {
  554. schedule_work(&dev_priv->console_resume_work);
  555. }
  556. mutex_lock(&dev_priv->modeset_restore_lock);
  557. dev_priv->modeset_restore = MODESET_DONE;
  558. mutex_unlock(&dev_priv->modeset_restore_lock);
  559. return error;
  560. }
  561. static int i915_drm_thaw(struct drm_device *dev)
  562. {
  563. int error = 0;
  564. intel_gt_reset(dev);
  565. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  566. mutex_lock(&dev->struct_mutex);
  567. i915_gem_restore_gtt_mappings(dev);
  568. mutex_unlock(&dev->struct_mutex);
  569. }
  570. __i915_drm_thaw(dev);
  571. return error;
  572. }
  573. int i915_resume(struct drm_device *dev)
  574. {
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. int ret;
  577. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  578. return 0;
  579. if (pci_enable_device(dev->pdev))
  580. return -EIO;
  581. pci_set_master(dev->pdev);
  582. intel_gt_reset(dev);
  583. /*
  584. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  585. * earlier) need this since the BIOS might clear all our scratch PTEs.
  586. */
  587. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  588. !dev_priv->opregion.header) {
  589. mutex_lock(&dev->struct_mutex);
  590. i915_gem_restore_gtt_mappings(dev);
  591. mutex_unlock(&dev->struct_mutex);
  592. }
  593. ret = __i915_drm_thaw(dev);
  594. if (ret)
  595. return ret;
  596. drm_kms_helper_poll_enable(dev);
  597. return 0;
  598. }
  599. static int i8xx_do_reset(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. if (IS_I85X(dev))
  603. return -ENODEV;
  604. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  605. POSTING_READ(D_STATE);
  606. if (IS_I830(dev) || IS_845G(dev)) {
  607. I915_WRITE(DEBUG_RESET_I830,
  608. DEBUG_RESET_DISPLAY |
  609. DEBUG_RESET_RENDER |
  610. DEBUG_RESET_FULL);
  611. POSTING_READ(DEBUG_RESET_I830);
  612. msleep(1);
  613. I915_WRITE(DEBUG_RESET_I830, 0);
  614. POSTING_READ(DEBUG_RESET_I830);
  615. }
  616. msleep(1);
  617. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  618. POSTING_READ(D_STATE);
  619. return 0;
  620. }
  621. static int i965_reset_complete(struct drm_device *dev)
  622. {
  623. u8 gdrst;
  624. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  625. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  626. }
  627. static int i965_do_reset(struct drm_device *dev)
  628. {
  629. int ret;
  630. u8 gdrst;
  631. /*
  632. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  633. * well as the reset bit (GR/bit 0). Setting the GR bit
  634. * triggers the reset; when done, the hardware will clear it.
  635. */
  636. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  637. pci_write_config_byte(dev->pdev, I965_GDRST,
  638. gdrst | GRDOM_RENDER |
  639. GRDOM_RESET_ENABLE);
  640. ret = wait_for(i965_reset_complete(dev), 500);
  641. if (ret)
  642. return ret;
  643. /* We can't reset render&media without also resetting display ... */
  644. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  645. pci_write_config_byte(dev->pdev, I965_GDRST,
  646. gdrst | GRDOM_MEDIA |
  647. GRDOM_RESET_ENABLE);
  648. return wait_for(i965_reset_complete(dev), 500);
  649. }
  650. static int ironlake_do_reset(struct drm_device *dev)
  651. {
  652. struct drm_i915_private *dev_priv = dev->dev_private;
  653. u32 gdrst;
  654. int ret;
  655. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  656. gdrst &= ~GRDOM_MASK;
  657. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  658. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  659. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  660. if (ret)
  661. return ret;
  662. /* We can't reset render&media without also resetting display ... */
  663. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  664. gdrst &= ~GRDOM_MASK;
  665. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  666. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  667. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  668. }
  669. static int gen6_do_reset(struct drm_device *dev)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. int ret;
  673. unsigned long irqflags;
  674. /* Hold gt_lock across reset to prevent any register access
  675. * with forcewake not set correctly
  676. */
  677. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  678. /* Reset the chip */
  679. /* GEN6_GDRST is not in the gt power well, no need to check
  680. * for fifo space for the write or forcewake the chip for
  681. * the read
  682. */
  683. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  684. /* Spin waiting for the device to ack the reset request */
  685. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  686. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  687. if (dev_priv->forcewake_count)
  688. dev_priv->gt.force_wake_get(dev_priv);
  689. else
  690. dev_priv->gt.force_wake_put(dev_priv);
  691. /* Restore fifo count */
  692. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  693. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  694. return ret;
  695. }
  696. int intel_gpu_reset(struct drm_device *dev)
  697. {
  698. struct drm_i915_private *dev_priv = dev->dev_private;
  699. int ret = -ENODEV;
  700. switch (INTEL_INFO(dev)->gen) {
  701. case 7:
  702. case 6:
  703. ret = gen6_do_reset(dev);
  704. break;
  705. case 5:
  706. ret = ironlake_do_reset(dev);
  707. break;
  708. case 4:
  709. ret = i965_do_reset(dev);
  710. break;
  711. case 2:
  712. ret = i8xx_do_reset(dev);
  713. break;
  714. }
  715. /* Also reset the gpu hangman. */
  716. if (dev_priv->gpu_error.stop_rings) {
  717. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  718. dev_priv->gpu_error.stop_rings = 0;
  719. if (ret == -ENODEV) {
  720. DRM_ERROR("Reset not implemented, but ignoring "
  721. "error for simulated gpu hangs\n");
  722. ret = 0;
  723. }
  724. }
  725. return ret;
  726. }
  727. /**
  728. * i915_reset - reset chip after a hang
  729. * @dev: drm device to reset
  730. *
  731. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  732. * reset or otherwise an error code.
  733. *
  734. * Procedure is fairly simple:
  735. * - reset the chip using the reset reg
  736. * - re-init context state
  737. * - re-init hardware status page
  738. * - re-init ring buffer
  739. * - re-init interrupt state
  740. * - re-init display
  741. */
  742. int i915_reset(struct drm_device *dev)
  743. {
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. int ret;
  746. if (!i915_try_reset)
  747. return 0;
  748. mutex_lock(&dev->struct_mutex);
  749. i915_gem_reset(dev);
  750. ret = -ENODEV;
  751. if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
  752. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  753. else
  754. ret = intel_gpu_reset(dev);
  755. dev_priv->gpu_error.last_reset = get_seconds();
  756. if (ret) {
  757. DRM_ERROR("Failed to reset chip.\n");
  758. mutex_unlock(&dev->struct_mutex);
  759. return ret;
  760. }
  761. /* Ok, now get things going again... */
  762. /*
  763. * Everything depends on having the GTT running, so we need to start
  764. * there. Fortunately we don't need to do this unless we reset the
  765. * chip at a PCI level.
  766. *
  767. * Next we need to restore the context, but we don't use those
  768. * yet either...
  769. *
  770. * Ring buffer needs to be re-initialized in the KMS case, or if X
  771. * was running at the time of the reset (i.e. we weren't VT
  772. * switched away).
  773. */
  774. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  775. !dev_priv->mm.suspended) {
  776. struct intel_ring_buffer *ring;
  777. int i;
  778. dev_priv->mm.suspended = 0;
  779. i915_gem_init_swizzling(dev);
  780. for_each_ring(ring, dev_priv, i)
  781. ring->init(ring);
  782. i915_gem_context_init(dev);
  783. i915_gem_init_ppgtt(dev);
  784. /*
  785. * It would make sense to re-init all the other hw state, at
  786. * least the rps/rc6/emon init done within modeset_init_hw. For
  787. * some unknown reason, this blows up my ilk, so don't.
  788. */
  789. mutex_unlock(&dev->struct_mutex);
  790. drm_irq_uninstall(dev);
  791. drm_irq_install(dev);
  792. intel_hpd_init(dev);
  793. } else {
  794. mutex_unlock(&dev->struct_mutex);
  795. }
  796. return 0;
  797. }
  798. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  799. {
  800. struct intel_device_info *intel_info =
  801. (struct intel_device_info *) ent->driver_data;
  802. if (intel_info->is_valleyview)
  803. if(!i915_preliminary_hw_support) {
  804. DRM_ERROR("Preliminary hardware support disabled\n");
  805. return -ENODEV;
  806. }
  807. /* Only bind to function 0 of the device. Early generations
  808. * used function 1 as a placeholder for multi-head. This causes
  809. * us confusion instead, especially on the systems where both
  810. * functions have the same PCI-ID!
  811. */
  812. if (PCI_FUNC(pdev->devfn))
  813. return -ENODEV;
  814. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  815. * implementation for gen3 (and only gen3) that used legacy drm maps
  816. * (gasp!) to share buffers between X and the client. Hence we need to
  817. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  818. if (intel_info->gen != 3) {
  819. driver.driver_features &=
  820. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  821. } else if (!intel_agp_enabled) {
  822. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  823. return -ENODEV;
  824. }
  825. return drm_get_pci_dev(pdev, ent, &driver);
  826. }
  827. static void
  828. i915_pci_remove(struct pci_dev *pdev)
  829. {
  830. struct drm_device *dev = pci_get_drvdata(pdev);
  831. drm_put_dev(dev);
  832. }
  833. static int i915_pm_suspend(struct device *dev)
  834. {
  835. struct pci_dev *pdev = to_pci_dev(dev);
  836. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  837. int error;
  838. if (!drm_dev || !drm_dev->dev_private) {
  839. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  840. return -ENODEV;
  841. }
  842. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  843. return 0;
  844. error = i915_drm_freeze(drm_dev);
  845. if (error)
  846. return error;
  847. pci_disable_device(pdev);
  848. pci_set_power_state(pdev, PCI_D3hot);
  849. return 0;
  850. }
  851. static int i915_pm_resume(struct device *dev)
  852. {
  853. struct pci_dev *pdev = to_pci_dev(dev);
  854. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  855. return i915_resume(drm_dev);
  856. }
  857. static int i915_pm_freeze(struct device *dev)
  858. {
  859. struct pci_dev *pdev = to_pci_dev(dev);
  860. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  861. if (!drm_dev || !drm_dev->dev_private) {
  862. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  863. return -ENODEV;
  864. }
  865. return i915_drm_freeze(drm_dev);
  866. }
  867. static int i915_pm_thaw(struct device *dev)
  868. {
  869. struct pci_dev *pdev = to_pci_dev(dev);
  870. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  871. return i915_drm_thaw(drm_dev);
  872. }
  873. static int i915_pm_poweroff(struct device *dev)
  874. {
  875. struct pci_dev *pdev = to_pci_dev(dev);
  876. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  877. return i915_drm_freeze(drm_dev);
  878. }
  879. static const struct dev_pm_ops i915_pm_ops = {
  880. .suspend = i915_pm_suspend,
  881. .resume = i915_pm_resume,
  882. .freeze = i915_pm_freeze,
  883. .thaw = i915_pm_thaw,
  884. .poweroff = i915_pm_poweroff,
  885. .restore = i915_pm_resume,
  886. };
  887. static const struct vm_operations_struct i915_gem_vm_ops = {
  888. .fault = i915_gem_fault,
  889. .open = drm_gem_vm_open,
  890. .close = drm_gem_vm_close,
  891. };
  892. static const struct file_operations i915_driver_fops = {
  893. .owner = THIS_MODULE,
  894. .open = drm_open,
  895. .release = drm_release,
  896. .unlocked_ioctl = drm_ioctl,
  897. .mmap = drm_gem_mmap,
  898. .poll = drm_poll,
  899. .fasync = drm_fasync,
  900. .read = drm_read,
  901. #ifdef CONFIG_COMPAT
  902. .compat_ioctl = i915_compat_ioctl,
  903. #endif
  904. .llseek = noop_llseek,
  905. };
  906. static struct drm_driver driver = {
  907. /* Don't use MTRRs here; the Xserver or userspace app should
  908. * deal with them for Intel hardware.
  909. */
  910. .driver_features =
  911. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  912. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  913. .load = i915_driver_load,
  914. .unload = i915_driver_unload,
  915. .open = i915_driver_open,
  916. .lastclose = i915_driver_lastclose,
  917. .preclose = i915_driver_preclose,
  918. .postclose = i915_driver_postclose,
  919. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  920. .suspend = i915_suspend,
  921. .resume = i915_resume,
  922. .device_is_agp = i915_driver_device_is_agp,
  923. .master_create = i915_master_create,
  924. .master_destroy = i915_master_destroy,
  925. #if defined(CONFIG_DEBUG_FS)
  926. .debugfs_init = i915_debugfs_init,
  927. .debugfs_cleanup = i915_debugfs_cleanup,
  928. #endif
  929. .gem_init_object = i915_gem_init_object,
  930. .gem_free_object = i915_gem_free_object,
  931. .gem_vm_ops = &i915_gem_vm_ops,
  932. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  933. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  934. .gem_prime_export = i915_gem_prime_export,
  935. .gem_prime_import = i915_gem_prime_import,
  936. .dumb_create = i915_gem_dumb_create,
  937. .dumb_map_offset = i915_gem_mmap_gtt,
  938. .dumb_destroy = i915_gem_dumb_destroy,
  939. .ioctls = i915_ioctls,
  940. .fops = &i915_driver_fops,
  941. .name = DRIVER_NAME,
  942. .desc = DRIVER_DESC,
  943. .date = DRIVER_DATE,
  944. .major = DRIVER_MAJOR,
  945. .minor = DRIVER_MINOR,
  946. .patchlevel = DRIVER_PATCHLEVEL,
  947. };
  948. static struct pci_driver i915_pci_driver = {
  949. .name = DRIVER_NAME,
  950. .id_table = pciidlist,
  951. .probe = i915_pci_probe,
  952. .remove = i915_pci_remove,
  953. .driver.pm = &i915_pm_ops,
  954. };
  955. static int __init i915_init(void)
  956. {
  957. driver.num_ioctls = i915_max_ioctl;
  958. /*
  959. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  960. * explicitly disabled with the module pararmeter.
  961. *
  962. * Otherwise, just follow the parameter (defaulting to off).
  963. *
  964. * Allow optional vga_text_mode_force boot option to override
  965. * the default behavior.
  966. */
  967. #if defined(CONFIG_DRM_I915_KMS)
  968. if (i915_modeset != 0)
  969. driver.driver_features |= DRIVER_MODESET;
  970. #endif
  971. if (i915_modeset == 1)
  972. driver.driver_features |= DRIVER_MODESET;
  973. #ifdef CONFIG_VGA_CONSOLE
  974. if (vgacon_text_force() && i915_modeset == -1)
  975. driver.driver_features &= ~DRIVER_MODESET;
  976. #endif
  977. if (!(driver.driver_features & DRIVER_MODESET))
  978. driver.get_vblank_timestamp = NULL;
  979. return drm_pci_init(&driver, &i915_pci_driver);
  980. }
  981. static void __exit i915_exit(void)
  982. {
  983. drm_pci_exit(&driver, &i915_pci_driver);
  984. }
  985. module_init(i915_init);
  986. module_exit(i915_exit);
  987. MODULE_AUTHOR(DRIVER_AUTHOR);
  988. MODULE_DESCRIPTION(DRIVER_DESC);
  989. MODULE_LICENSE("GPL and additional rights");
  990. /* We give fast paths for the really cool registers */
  991. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  992. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  993. ((reg) < 0x40000) && \
  994. ((reg) != FORCEWAKE))
  995. static void
  996. ilk_dummy_write(struct drm_i915_private *dev_priv)
  997. {
  998. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  999. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  1000. * harmless to write 0 into. */
  1001. I915_WRITE_NOTRACE(MI_MODE, 0);
  1002. }
  1003. static void
  1004. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  1005. {
  1006. if (IS_HASWELL(dev_priv->dev) &&
  1007. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1008. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  1009. reg);
  1010. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1011. }
  1012. }
  1013. static void
  1014. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  1015. {
  1016. if (IS_HASWELL(dev_priv->dev) &&
  1017. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1018. DRM_ERROR("Unclaimed write to %x\n", reg);
  1019. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1020. }
  1021. }
  1022. #define __i915_read(x, y) \
  1023. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1024. u##x val = 0; \
  1025. if (IS_GEN5(dev_priv->dev)) \
  1026. ilk_dummy_write(dev_priv); \
  1027. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1028. unsigned long irqflags; \
  1029. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1030. if (dev_priv->forcewake_count == 0) \
  1031. dev_priv->gt.force_wake_get(dev_priv); \
  1032. val = read##y(dev_priv->regs + reg); \
  1033. if (dev_priv->forcewake_count == 0) \
  1034. dev_priv->gt.force_wake_put(dev_priv); \
  1035. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1036. } else { \
  1037. val = read##y(dev_priv->regs + reg); \
  1038. } \
  1039. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1040. return val; \
  1041. }
  1042. __i915_read(8, b)
  1043. __i915_read(16, w)
  1044. __i915_read(32, l)
  1045. __i915_read(64, q)
  1046. #undef __i915_read
  1047. #define __i915_write(x, y) \
  1048. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1049. u32 __fifo_ret = 0; \
  1050. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1051. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1052. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1053. } \
  1054. if (IS_GEN5(dev_priv->dev)) \
  1055. ilk_dummy_write(dev_priv); \
  1056. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1057. write##y(val, dev_priv->regs + reg); \
  1058. if (unlikely(__fifo_ret)) { \
  1059. gen6_gt_check_fifodbg(dev_priv); \
  1060. } \
  1061. hsw_unclaimed_reg_check(dev_priv, reg); \
  1062. }
  1063. __i915_write(8, b)
  1064. __i915_write(16, w)
  1065. __i915_write(32, l)
  1066. __i915_write(64, q)
  1067. #undef __i915_write
  1068. static const struct register_whitelist {
  1069. uint64_t offset;
  1070. uint32_t size;
  1071. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1072. } whitelist[] = {
  1073. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1074. };
  1075. int i915_reg_read_ioctl(struct drm_device *dev,
  1076. void *data, struct drm_file *file)
  1077. {
  1078. struct drm_i915_private *dev_priv = dev->dev_private;
  1079. struct drm_i915_reg_read *reg = data;
  1080. struct register_whitelist const *entry = whitelist;
  1081. int i;
  1082. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1083. if (entry->offset == reg->offset &&
  1084. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1085. break;
  1086. }
  1087. if (i == ARRAY_SIZE(whitelist))
  1088. return -EINVAL;
  1089. switch (entry->size) {
  1090. case 8:
  1091. reg->val = I915_READ64(reg->offset);
  1092. break;
  1093. case 4:
  1094. reg->val = I915_READ(reg->offset);
  1095. break;
  1096. case 2:
  1097. reg->val = I915_READ16(reg->offset);
  1098. break;
  1099. case 1:
  1100. reg->val = I915_READ8(reg->offset);
  1101. break;
  1102. default:
  1103. WARN_ON(1);
  1104. return -EINVAL;
  1105. }
  1106. return 0;
  1107. }