pci.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  36. PCI_VENDOR_ID_INTEL,
  37. PCI_VENDOR_ID_ATI,
  38. PCI_VENDOR_ID_AMD,
  39. PCI_VENDOR_ID_SI
  40. };
  41. static const u8 ac_to_hwq[] = {
  42. VO_QUEUE,
  43. VI_QUEUE,
  44. BE_QUEUE,
  45. BK_QUEUE
  46. };
  47. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  48. struct sk_buff *skb)
  49. {
  50. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  51. __le16 fc = rtl_get_fc(skb);
  52. u8 queue_index = skb_get_queue_mapping(skb);
  53. if (unlikely(ieee80211_is_beacon(fc)))
  54. return BEACON_QUEUE;
  55. if (ieee80211_is_mgmt(fc))
  56. return MGNT_QUEUE;
  57. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  58. if (ieee80211_is_nullfunc(fc))
  59. return HIGH_QUEUE;
  60. return ac_to_hwq[queue_index];
  61. }
  62. /* Update PCI dependent default settings*/
  63. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  67. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  70. u8 init_aspm;
  71. ppsc->reg_rfps_level = 0;
  72. ppsc->support_aspm = 0;
  73. /*Update PCI ASPM setting */
  74. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  75. switch (rtlpci->const_pci_aspm) {
  76. case 0:
  77. /*No ASPM */
  78. break;
  79. case 1:
  80. /*ASPM dynamically enabled/disable. */
  81. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  82. break;
  83. case 2:
  84. /*ASPM with Clock Req dynamically enabled/disable. */
  85. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  86. RT_RF_OFF_LEVL_CLK_REQ);
  87. break;
  88. case 3:
  89. /*
  90. * Always enable ASPM and Clock Req
  91. * from initialization to halt.
  92. * */
  93. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  94. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 4:
  98. /*
  99. * Always enable ASPM without Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  105. break;
  106. }
  107. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  108. /*Update Radio OFF setting */
  109. switch (rtlpci->const_hwsw_rfoff_d3) {
  110. case 1:
  111. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  113. break;
  114. case 2:
  115. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  118. break;
  119. case 3:
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  121. break;
  122. }
  123. /*Set HW definition to determine if it supports ASPM. */
  124. switch (rtlpci->const_support_pciaspm) {
  125. case 0:{
  126. /*Not support ASPM. */
  127. bool support_aspm = false;
  128. ppsc->support_aspm = support_aspm;
  129. break;
  130. }
  131. case 1:{
  132. /*Support ASPM. */
  133. bool support_aspm = true;
  134. bool support_backdoor = true;
  135. ppsc->support_aspm = support_aspm;
  136. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  137. !priv->ndis_adapter.amd_l1_patch)
  138. support_backdoor = false; */
  139. ppsc->support_backdoor = support_backdoor;
  140. break;
  141. }
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  145. bool support_aspm = true;
  146. ppsc->support_aspm = support_aspm;
  147. }
  148. break;
  149. default:
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. ("switch case not process\n"));
  152. break;
  153. }
  154. /* toshiba aspm issue, toshiba will set aspm selfly
  155. * so we should not set aspm in driver */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. return true;
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  191. /*Retrieve original configuration settings. */
  192. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  193. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  194. pcibridge_linkctrlreg;
  195. u16 aspmlevel = 0;
  196. u8 tmp_u1b = 0;
  197. if (!ppsc->support_aspm)
  198. return;
  199. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  200. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  201. ("PCI(Bridge) UNKNOWN.\n"));
  202. return;
  203. }
  204. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  205. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  206. _rtl_pci_switch_clk_req(hw, 0x0);
  207. }
  208. /*for promising device will in L0 state after an I/O. */
  209. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  210. /*Set corresponding value. */
  211. aspmlevel |= BIT(0) | BIT(1);
  212. linkctrl_reg &= ~aspmlevel;
  213. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  214. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  215. udelay(50);
  216. /*4 Disable Pci Bridge ASPM */
  217. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  218. pcibridge_linkctrlreg);
  219. udelay(50);
  220. }
  221. /*
  222. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  223. *power saving We should follow the sequence to enable
  224. *RTL8192SE first then enable Pci Bridge ASPM
  225. *or the system will show bluescreen.
  226. */
  227. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  228. {
  229. struct rtl_priv *rtlpriv = rtl_priv(hw);
  230. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  231. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  232. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  233. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  234. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  235. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  236. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  237. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  238. u16 aspmlevel;
  239. u8 u_pcibridge_aspmsetting;
  240. u8 u_device_aspmsetting;
  241. if (!ppsc->support_aspm)
  242. return;
  243. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  244. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  245. ("PCI(Bridge) UNKNOWN.\n"));
  246. return;
  247. }
  248. /*4 Enable Pci Bridge ASPM */
  249. u_pcibridge_aspmsetting =
  250. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  251. rtlpci->const_hostpci_aspm_setting;
  252. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  253. u_pcibridge_aspmsetting &= ~BIT(0);
  254. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  255. u_pcibridge_aspmsetting);
  256. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  257. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  258. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  259. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  260. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  261. u_pcibridge_aspmsetting));
  262. udelay(50);
  263. /*Get ASPM level (with/without Clock Req) */
  264. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  265. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  266. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  267. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  268. u_device_aspmsetting |= aspmlevel;
  269. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  270. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  271. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  272. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  273. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  274. }
  275. udelay(100);
  276. }
  277. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  278. {
  279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  280. bool status = false;
  281. u8 offset_e0;
  282. unsigned offset_e4;
  283. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  284. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  285. if (offset_e0 == 0xA0) {
  286. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  287. if (offset_e4 & BIT(23))
  288. status = true;
  289. }
  290. return status;
  291. }
  292. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  295. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  296. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  297. u8 linkctrl_reg;
  298. u8 num4bbytes;
  299. num4bbytes = (capabilityoffset + 0x10) / 4;
  300. /*Read Link Control Register */
  301. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  302. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  303. }
  304. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  305. struct ieee80211_hw *hw)
  306. {
  307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  308. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  309. u8 tmp;
  310. int pos;
  311. u8 linkctrl_reg;
  312. /*Link Control Register */
  313. pos = pci_pcie_cap(pdev);
  314. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  315. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  316. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  317. ("Link Control Register =%x\n",
  318. pcipriv->ndis_adapter.linkctrl_reg));
  319. pci_read_config_byte(pdev, 0x98, &tmp);
  320. tmp |= BIT(4);
  321. pci_write_config_byte(pdev, 0x98, tmp);
  322. tmp = 0x17;
  323. pci_write_config_byte(pdev, 0x70f, tmp);
  324. }
  325. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  326. {
  327. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  328. _rtl_pci_update_default_setting(hw);
  329. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  330. /*Always enable ASPM & Clock Req. */
  331. rtl_pci_enable_aspm(hw);
  332. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  333. }
  334. }
  335. static void _rtl_pci_io_handler_init(struct device *dev,
  336. struct ieee80211_hw *hw)
  337. {
  338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  339. rtlpriv->io.dev = dev;
  340. rtlpriv->io.write8_async = pci_write8_async;
  341. rtlpriv->io.write16_async = pci_write16_async;
  342. rtlpriv->io.write32_async = pci_write32_async;
  343. rtlpriv->io.read8_sync = pci_read8_sync;
  344. rtlpriv->io.read16_sync = pci_read16_sync;
  345. rtlpriv->io.read32_sync = pci_read32_sync;
  346. }
  347. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  348. {
  349. }
  350. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  351. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  352. {
  353. struct rtl_priv *rtlpriv = rtl_priv(hw);
  354. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  355. u8 additionlen = FCS_LEN;
  356. struct sk_buff *next_skb;
  357. /* here open is 4, wep/tkip is 8, aes is 12*/
  358. if (info->control.hw_key)
  359. additionlen += info->control.hw_key->icv_len;
  360. /* The most skb num is 6 */
  361. tcb_desc->empkt_num = 0;
  362. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  363. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  364. struct ieee80211_tx_info *next_info;
  365. next_info = IEEE80211_SKB_CB(next_skb);
  366. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  367. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  368. next_skb->len + additionlen;
  369. tcb_desc->empkt_num++;
  370. } else {
  371. break;
  372. }
  373. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  374. next_skb))
  375. break;
  376. if (tcb_desc->empkt_num >= 5)
  377. break;
  378. }
  379. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  380. return true;
  381. }
  382. /* just for early mode now */
  383. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  384. {
  385. struct rtl_priv *rtlpriv = rtl_priv(hw);
  386. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  387. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  388. struct sk_buff *skb = NULL;
  389. struct ieee80211_tx_info *info = NULL;
  390. int tid;
  391. if (!rtlpriv->rtlhal.earlymode_enable)
  392. return;
  393. /* we juse use em for BE/BK/VI/VO */
  394. for (tid = 7; tid >= 0; tid--) {
  395. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  396. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  397. while (!mac->act_scanning &&
  398. rtlpriv->psc.rfpwr_state == ERFON) {
  399. struct rtl_tcb_desc tcb_desc;
  400. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  401. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  402. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  403. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  404. skb = skb_dequeue(&mac->skb_waitq[tid]);
  405. } else {
  406. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  407. break;
  408. }
  409. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  410. /* Some macaddr can't do early mode. like
  411. * multicast/broadcast/no_qos data */
  412. info = IEEE80211_SKB_CB(skb);
  413. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  414. _rtl_update_earlymode_info(hw, skb,
  415. &tcb_desc, tid);
  416. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  417. }
  418. }
  419. }
  420. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  421. {
  422. struct rtl_priv *rtlpriv = rtl_priv(hw);
  423. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  424. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  425. while (skb_queue_len(&ring->queue)) {
  426. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  427. struct sk_buff *skb;
  428. struct ieee80211_tx_info *info;
  429. __le16 fc;
  430. u8 tid;
  431. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  432. HW_DESC_OWN);
  433. /*
  434. *beacon packet will only use the first
  435. *descriptor defautly,and the own may not
  436. *be cleared by the hardware
  437. */
  438. if (own)
  439. return;
  440. ring->idx = (ring->idx + 1) % ring->entries;
  441. skb = __skb_dequeue(&ring->queue);
  442. pci_unmap_single(rtlpci->pdev,
  443. rtlpriv->cfg->ops->
  444. get_desc((u8 *) entry, true,
  445. HW_DESC_TXBUFF_ADDR),
  446. skb->len, PCI_DMA_TODEVICE);
  447. /* remove early mode header */
  448. if (rtlpriv->rtlhal.earlymode_enable)
  449. skb_pull(skb, EM_HDR_LEN);
  450. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  451. ("new ring->idx:%d, "
  452. "free: skb_queue_len:%d, free: seq:%x\n",
  453. ring->idx,
  454. skb_queue_len(&ring->queue),
  455. *(u16 *) (skb->data + 22)));
  456. if (prio == TXCMD_QUEUE) {
  457. dev_kfree_skb(skb);
  458. goto tx_status_ok;
  459. }
  460. /* for sw LPS, just after NULL skb send out, we can
  461. * sure AP kown we are sleeped, our we should not let
  462. * rf to sleep*/
  463. fc = rtl_get_fc(skb);
  464. if (ieee80211_is_nullfunc(fc)) {
  465. if (ieee80211_has_pm(fc)) {
  466. rtlpriv->mac80211.offchan_delay = true;
  467. rtlpriv->psc.state_inap = 1;
  468. } else {
  469. rtlpriv->psc.state_inap = 0;
  470. }
  471. }
  472. /* update tid tx pkt num */
  473. tid = rtl_get_tid(skb);
  474. if (tid <= 7)
  475. rtlpriv->link_info.tidtx_inperiod[tid]++;
  476. info = IEEE80211_SKB_CB(skb);
  477. ieee80211_tx_info_clear_status(info);
  478. info->flags |= IEEE80211_TX_STAT_ACK;
  479. /*info->status.rates[0].count = 1; */
  480. ieee80211_tx_status_irqsafe(hw, skb);
  481. if ((ring->entries - skb_queue_len(&ring->queue))
  482. == 2) {
  483. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  484. ("more desc left, wake"
  485. "skb_queue@%d,ring->idx = %d,"
  486. "skb_queue_len = 0x%d\n",
  487. prio, ring->idx,
  488. skb_queue_len(&ring->queue)));
  489. ieee80211_wake_queue(hw,
  490. skb_get_queue_mapping
  491. (skb));
  492. }
  493. tx_status_ok:
  494. skb = NULL;
  495. }
  496. if (((rtlpriv->link_info.num_rx_inperiod +
  497. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  498. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  499. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  500. }
  501. }
  502. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  503. struct ieee80211_rx_status rx_status)
  504. {
  505. struct rtl_priv *rtlpriv = rtl_priv(hw);
  506. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  507. __le16 fc = rtl_get_fc(skb);
  508. bool unicast = false;
  509. struct sk_buff *uskb = NULL;
  510. u8 *pdata;
  511. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  512. if (is_broadcast_ether_addr(hdr->addr1)) {
  513. ;/*TODO*/
  514. } else if (is_multicast_ether_addr(hdr->addr1)) {
  515. ;/*TODO*/
  516. } else {
  517. unicast = true;
  518. rtlpriv->stats.rxbytesunicast += skb->len;
  519. }
  520. rtl_is_special_data(hw, skb, false);
  521. if (ieee80211_is_data(fc)) {
  522. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  523. if (unicast)
  524. rtlpriv->link_info.num_rx_inperiod++;
  525. }
  526. /* for sw lps */
  527. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  528. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  529. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  530. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  531. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  532. return;
  533. if (unlikely(!rtl_action_proc(hw, skb, false)))
  534. return;
  535. uskb = dev_alloc_skb(skb->len + 128);
  536. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  537. pdata = (u8 *)skb_put(uskb, skb->len);
  538. memcpy(pdata, skb->data, skb->len);
  539. ieee80211_rx_irqsafe(hw, uskb);
  540. }
  541. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  542. {
  543. struct rtl_priv *rtlpriv = rtl_priv(hw);
  544. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  545. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  546. struct ieee80211_rx_status rx_status = { 0 };
  547. unsigned int count = rtlpci->rxringcount;
  548. u8 own;
  549. u8 tmp_one;
  550. u32 bufferaddress;
  551. struct rtl_stats stats = {
  552. .signal = 0,
  553. .noise = -98,
  554. .rate = 0,
  555. };
  556. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  557. /*RX NORMAL PKT */
  558. while (count--) {
  559. /*rx descriptor */
  560. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  561. index];
  562. /*rx pkt */
  563. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  564. index];
  565. struct sk_buff *new_skb = NULL;
  566. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  567. false, HW_DESC_OWN);
  568. /*wait data to be filled by hardware */
  569. if (own)
  570. break;
  571. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  572. &rx_status,
  573. (u8 *) pdesc, skb);
  574. if (stats.crc || stats.hwerror)
  575. goto done;
  576. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  577. if (unlikely(!new_skb)) {
  578. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  579. DBG_DMESG,
  580. ("can't alloc skb for rx\n"));
  581. goto done;
  582. }
  583. pci_unmap_single(rtlpci->pdev,
  584. *((dma_addr_t *) skb->cb),
  585. rtlpci->rxbuffersize,
  586. PCI_DMA_FROMDEVICE);
  587. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  588. HW_DESC_RXPKT_LEN));
  589. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  590. /*
  591. * NOTICE This can not be use for mac80211,
  592. * this is done in mac80211 code,
  593. * if you done here sec DHCP will fail
  594. * skb_trim(skb, skb->len - 4);
  595. */
  596. _rtl_receive_one(hw, skb, rx_status);
  597. if (((rtlpriv->link_info.num_rx_inperiod +
  598. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  599. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  600. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  601. }
  602. dev_kfree_skb_any(skb);
  603. skb = new_skb;
  604. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  605. *((dma_addr_t *) skb->cb) =
  606. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  607. rtlpci->rxbuffersize,
  608. PCI_DMA_FROMDEVICE);
  609. done:
  610. bufferaddress = (*((dma_addr_t *)skb->cb));
  611. tmp_one = 1;
  612. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  613. HW_DESC_RXBUFF_ADDR,
  614. (u8 *)&bufferaddress);
  615. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  616. HW_DESC_RXPKT_LEN,
  617. (u8 *)&rtlpci->rxbuffersize);
  618. if (index == rtlpci->rxringcount - 1)
  619. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  620. HW_DESC_RXERO,
  621. (u8 *)&tmp_one);
  622. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  623. (u8 *)&tmp_one);
  624. index = (index + 1) % rtlpci->rxringcount;
  625. }
  626. rtlpci->rx_ring[rx_queue_idx].idx = index;
  627. }
  628. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  629. {
  630. struct ieee80211_hw *hw = dev_id;
  631. struct rtl_priv *rtlpriv = rtl_priv(hw);
  632. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  633. unsigned long flags;
  634. u32 inta = 0;
  635. u32 intb = 0;
  636. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  637. /*read ISR: 4/8bytes */
  638. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  639. /*Shared IRQ or HW disappared */
  640. if (!inta || inta == 0xffff)
  641. goto done;
  642. /*<1> beacon related */
  643. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  644. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  645. ("beacon ok interrupt!\n"));
  646. }
  647. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  648. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  649. ("beacon err interrupt!\n"));
  650. }
  651. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  652. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  653. ("beacon interrupt!\n"));
  654. }
  655. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  656. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  657. ("prepare beacon for interrupt!\n"));
  658. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  659. }
  660. /*<3> Tx related */
  661. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  662. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  663. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  664. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  665. ("Manage ok interrupt!\n"));
  666. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  667. }
  668. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  669. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  670. ("HIGH_QUEUE ok interrupt!\n"));
  671. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  672. }
  673. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  674. rtlpriv->link_info.num_tx_inperiod++;
  675. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  676. ("BK Tx OK interrupt!\n"));
  677. _rtl_pci_tx_isr(hw, BK_QUEUE);
  678. }
  679. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  680. rtlpriv->link_info.num_tx_inperiod++;
  681. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  682. ("BE TX OK interrupt!\n"));
  683. _rtl_pci_tx_isr(hw, BE_QUEUE);
  684. }
  685. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  686. rtlpriv->link_info.num_tx_inperiod++;
  687. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  688. ("VI TX OK interrupt!\n"));
  689. _rtl_pci_tx_isr(hw, VI_QUEUE);
  690. }
  691. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  692. rtlpriv->link_info.num_tx_inperiod++;
  693. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  694. ("Vo TX OK interrupt!\n"));
  695. _rtl_pci_tx_isr(hw, VO_QUEUE);
  696. }
  697. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  698. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  699. rtlpriv->link_info.num_tx_inperiod++;
  700. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  701. ("CMD TX OK interrupt!\n"));
  702. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  703. }
  704. }
  705. /*<2> Rx related */
  706. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  707. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  708. _rtl_pci_rx_interrupt(hw);
  709. }
  710. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  711. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  712. ("rx descriptor unavailable!\n"));
  713. _rtl_pci_rx_interrupt(hw);
  714. }
  715. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  716. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  717. _rtl_pci_rx_interrupt(hw);
  718. }
  719. if (rtlpriv->rtlhal.earlymode_enable)
  720. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  721. done:
  722. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  723. return IRQ_HANDLED;
  724. }
  725. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  726. {
  727. _rtl_pci_tx_chk_waitq(hw);
  728. }
  729. static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
  730. {
  731. rtl_lps_leave(hw);
  732. }
  733. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  734. {
  735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  736. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  737. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  738. struct rtl8192_tx_ring *ring = NULL;
  739. struct ieee80211_hdr *hdr = NULL;
  740. struct ieee80211_tx_info *info = NULL;
  741. struct sk_buff *pskb = NULL;
  742. struct rtl_tx_desc *pdesc = NULL;
  743. struct rtl_tcb_desc tcb_desc;
  744. u8 temp_one = 1;
  745. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  746. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  747. pskb = __skb_dequeue(&ring->queue);
  748. if (pskb)
  749. kfree_skb(pskb);
  750. /*NB: the beacon data buffer must be 32-bit aligned. */
  751. pskb = ieee80211_beacon_get(hw, mac->vif);
  752. if (pskb == NULL)
  753. return;
  754. hdr = rtl_get_hdr(pskb);
  755. info = IEEE80211_SKB_CB(pskb);
  756. pdesc = &ring->desc[0];
  757. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  758. info, pskb, BEACON_QUEUE, &tcb_desc);
  759. __skb_queue_tail(&ring->queue, pskb);
  760. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  761. (u8 *)&temp_one);
  762. return;
  763. }
  764. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  765. {
  766. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  767. u8 i;
  768. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  769. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  770. /*
  771. *we just alloc 2 desc for beacon queue,
  772. *because we just need first desc in hw beacon.
  773. */
  774. rtlpci->txringcount[BEACON_QUEUE] = 2;
  775. /*
  776. *BE queue need more descriptor for performance
  777. *consideration or, No more tx desc will happen,
  778. *and may cause mac80211 mem leakage.
  779. */
  780. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  781. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  782. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  783. }
  784. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  785. struct pci_dev *pdev)
  786. {
  787. struct rtl_priv *rtlpriv = rtl_priv(hw);
  788. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  789. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  790. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  791. rtlpci->up_first_time = true;
  792. rtlpci->being_init_adapter = false;
  793. rtlhal->hw = hw;
  794. rtlpci->pdev = pdev;
  795. /*Tx/Rx related var */
  796. _rtl_pci_init_trx_var(hw);
  797. /*IBSS*/ mac->beacon_interval = 100;
  798. /*AMPDU*/
  799. mac->min_space_cfg = 0;
  800. mac->max_mss_density = 0;
  801. /*set sane AMPDU defaults */
  802. mac->current_ampdu_density = 7;
  803. mac->current_ampdu_factor = 3;
  804. /*QOS*/
  805. rtlpci->acm_method = eAcmWay2_SW;
  806. /*task */
  807. tasklet_init(&rtlpriv->works.irq_tasklet,
  808. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  809. (unsigned long)hw);
  810. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  811. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  812. (unsigned long)hw);
  813. tasklet_init(&rtlpriv->works.ips_leave_tasklet,
  814. (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
  815. (unsigned long)hw);
  816. }
  817. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  818. unsigned int prio, unsigned int entries)
  819. {
  820. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  821. struct rtl_priv *rtlpriv = rtl_priv(hw);
  822. struct rtl_tx_desc *ring;
  823. dma_addr_t dma;
  824. u32 nextdescaddress;
  825. int i;
  826. ring = pci_alloc_consistent(rtlpci->pdev,
  827. sizeof(*ring) * entries, &dma);
  828. if (!ring || (unsigned long)ring & 0xFF) {
  829. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  830. ("Cannot allocate TX ring (prio = %d)\n", prio));
  831. return -ENOMEM;
  832. }
  833. memset(ring, 0, sizeof(*ring) * entries);
  834. rtlpci->tx_ring[prio].desc = ring;
  835. rtlpci->tx_ring[prio].dma = dma;
  836. rtlpci->tx_ring[prio].idx = 0;
  837. rtlpci->tx_ring[prio].entries = entries;
  838. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  839. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  840. ("queue:%d, ring_addr:%p\n", prio, ring));
  841. for (i = 0; i < entries; i++) {
  842. nextdescaddress = (u32) dma +
  843. ((i + 1) % entries) *
  844. sizeof(*ring);
  845. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  846. true, HW_DESC_TX_NEXTDESC_ADDR,
  847. (u8 *)&nextdescaddress);
  848. }
  849. return 0;
  850. }
  851. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  852. {
  853. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  854. struct rtl_priv *rtlpriv = rtl_priv(hw);
  855. struct rtl_rx_desc *entry = NULL;
  856. int i, rx_queue_idx;
  857. u8 tmp_one = 1;
  858. /*
  859. *rx_queue_idx 0:RX_MPDU_QUEUE
  860. *rx_queue_idx 1:RX_CMD_QUEUE
  861. */
  862. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  863. rx_queue_idx++) {
  864. rtlpci->rx_ring[rx_queue_idx].desc =
  865. pci_alloc_consistent(rtlpci->pdev,
  866. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  867. desc) * rtlpci->rxringcount,
  868. &rtlpci->rx_ring[rx_queue_idx].dma);
  869. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  870. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  871. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  872. ("Cannot allocate RX ring\n"));
  873. return -ENOMEM;
  874. }
  875. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  876. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  877. rtlpci->rxringcount);
  878. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  879. /* If amsdu_8k is disabled, set buffersize to 4096. This
  880. * change will reduce memory fragmentation.
  881. */
  882. if (rtlpci->rxbuffersize > 4096 &&
  883. rtlpriv->rtlhal.disable_amsdu_8k)
  884. rtlpci->rxbuffersize = 4096;
  885. for (i = 0; i < rtlpci->rxringcount; i++) {
  886. struct sk_buff *skb =
  887. dev_alloc_skb(rtlpci->rxbuffersize);
  888. u32 bufferaddress;
  889. if (!skb)
  890. return 0;
  891. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  892. /*skb->dev = dev; */
  893. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  894. /*
  895. *just set skb->cb to mapping addr
  896. *for pci_unmap_single use
  897. */
  898. *((dma_addr_t *) skb->cb) =
  899. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  900. rtlpci->rxbuffersize,
  901. PCI_DMA_FROMDEVICE);
  902. bufferaddress = (*((dma_addr_t *)skb->cb));
  903. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  904. HW_DESC_RXBUFF_ADDR,
  905. (u8 *)&bufferaddress);
  906. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  907. HW_DESC_RXPKT_LEN,
  908. (u8 *)&rtlpci->
  909. rxbuffersize);
  910. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  911. HW_DESC_RXOWN,
  912. (u8 *)&tmp_one);
  913. }
  914. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  915. HW_DESC_RXERO, (u8 *)&tmp_one);
  916. }
  917. return 0;
  918. }
  919. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  920. unsigned int prio)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  924. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  925. while (skb_queue_len(&ring->queue)) {
  926. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  927. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  928. pci_unmap_single(rtlpci->pdev,
  929. rtlpriv->cfg->
  930. ops->get_desc((u8 *) entry, true,
  931. HW_DESC_TXBUFF_ADDR),
  932. skb->len, PCI_DMA_TODEVICE);
  933. kfree_skb(skb);
  934. ring->idx = (ring->idx + 1) % ring->entries;
  935. }
  936. pci_free_consistent(rtlpci->pdev,
  937. sizeof(*ring->desc) * ring->entries,
  938. ring->desc, ring->dma);
  939. ring->desc = NULL;
  940. }
  941. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  942. {
  943. int i, rx_queue_idx;
  944. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  945. /*rx_queue_idx 1:RX_CMD_QUEUE */
  946. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  947. rx_queue_idx++) {
  948. for (i = 0; i < rtlpci->rxringcount; i++) {
  949. struct sk_buff *skb =
  950. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  951. if (!skb)
  952. continue;
  953. pci_unmap_single(rtlpci->pdev,
  954. *((dma_addr_t *) skb->cb),
  955. rtlpci->rxbuffersize,
  956. PCI_DMA_FROMDEVICE);
  957. kfree_skb(skb);
  958. }
  959. pci_free_consistent(rtlpci->pdev,
  960. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  961. desc) * rtlpci->rxringcount,
  962. rtlpci->rx_ring[rx_queue_idx].desc,
  963. rtlpci->rx_ring[rx_queue_idx].dma);
  964. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  965. }
  966. }
  967. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  968. {
  969. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  970. int ret;
  971. int i;
  972. ret = _rtl_pci_init_rx_ring(hw);
  973. if (ret)
  974. return ret;
  975. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  976. ret = _rtl_pci_init_tx_ring(hw, i,
  977. rtlpci->txringcount[i]);
  978. if (ret)
  979. goto err_free_rings;
  980. }
  981. return 0;
  982. err_free_rings:
  983. _rtl_pci_free_rx_ring(rtlpci);
  984. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  985. if (rtlpci->tx_ring[i].desc)
  986. _rtl_pci_free_tx_ring(hw, i);
  987. return 1;
  988. }
  989. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  990. {
  991. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  992. u32 i;
  993. /*free rx rings */
  994. _rtl_pci_free_rx_ring(rtlpci);
  995. /*free tx rings */
  996. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  997. _rtl_pci_free_tx_ring(hw, i);
  998. return 0;
  999. }
  1000. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1001. {
  1002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1003. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1004. int i, rx_queue_idx;
  1005. unsigned long flags;
  1006. u8 tmp_one = 1;
  1007. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1008. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1009. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1010. rx_queue_idx++) {
  1011. /*
  1012. *force the rx_ring[RX_MPDU_QUEUE/
  1013. *RX_CMD_QUEUE].idx to the first one
  1014. */
  1015. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1016. struct rtl_rx_desc *entry = NULL;
  1017. for (i = 0; i < rtlpci->rxringcount; i++) {
  1018. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1019. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1020. false,
  1021. HW_DESC_RXOWN,
  1022. (u8 *)&tmp_one);
  1023. }
  1024. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1025. }
  1026. }
  1027. /*
  1028. *after reset, release previous pending packet,
  1029. *and force the tx idx to the first one
  1030. */
  1031. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1032. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1033. if (rtlpci->tx_ring[i].desc) {
  1034. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1035. while (skb_queue_len(&ring->queue)) {
  1036. struct rtl_tx_desc *entry =
  1037. &ring->desc[ring->idx];
  1038. struct sk_buff *skb =
  1039. __skb_dequeue(&ring->queue);
  1040. pci_unmap_single(rtlpci->pdev,
  1041. rtlpriv->cfg->ops->
  1042. get_desc((u8 *)
  1043. entry,
  1044. true,
  1045. HW_DESC_TXBUFF_ADDR),
  1046. skb->len, PCI_DMA_TODEVICE);
  1047. kfree_skb(skb);
  1048. ring->idx = (ring->idx + 1) % ring->entries;
  1049. }
  1050. ring->idx = 0;
  1051. }
  1052. }
  1053. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1054. return 0;
  1055. }
  1056. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1057. struct sk_buff *skb)
  1058. {
  1059. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1060. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1061. struct ieee80211_sta *sta = info->control.sta;
  1062. struct rtl_sta_info *sta_entry = NULL;
  1063. u8 tid = rtl_get_tid(skb);
  1064. if (!sta)
  1065. return false;
  1066. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1067. if (!rtlpriv->rtlhal.earlymode_enable)
  1068. return false;
  1069. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1070. return false;
  1071. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1072. return false;
  1073. if (tid > 7)
  1074. return false;
  1075. /* maybe every tid should be checked */
  1076. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1077. return false;
  1078. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1079. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1080. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1081. return true;
  1082. }
  1083. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1084. struct rtl_tcb_desc *ptcb_desc)
  1085. {
  1086. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1087. struct rtl_sta_info *sta_entry = NULL;
  1088. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1089. struct ieee80211_sta *sta = info->control.sta;
  1090. struct rtl8192_tx_ring *ring;
  1091. struct rtl_tx_desc *pdesc;
  1092. u8 idx;
  1093. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1094. unsigned long flags;
  1095. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1096. __le16 fc = rtl_get_fc(skb);
  1097. u8 *pda_addr = hdr->addr1;
  1098. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1099. /*ssn */
  1100. u8 tid = 0;
  1101. u16 seq_number = 0;
  1102. u8 own;
  1103. u8 temp_one = 1;
  1104. if (ieee80211_is_auth(fc)) {
  1105. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1106. rtl_ips_nic_on(hw);
  1107. }
  1108. if (rtlpriv->psc.sw_ps_enabled) {
  1109. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1110. !ieee80211_has_pm(fc))
  1111. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1112. }
  1113. rtl_action_proc(hw, skb, true);
  1114. if (is_multicast_ether_addr(pda_addr))
  1115. rtlpriv->stats.txbytesmulticast += skb->len;
  1116. else if (is_broadcast_ether_addr(pda_addr))
  1117. rtlpriv->stats.txbytesbroadcast += skb->len;
  1118. else
  1119. rtlpriv->stats.txbytesunicast += skb->len;
  1120. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1121. ring = &rtlpci->tx_ring[hw_queue];
  1122. if (hw_queue != BEACON_QUEUE)
  1123. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1124. ring->entries;
  1125. else
  1126. idx = 0;
  1127. pdesc = &ring->desc[idx];
  1128. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1129. true, HW_DESC_OWN);
  1130. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1131. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1132. ("No more TX desc@%d, ring->idx = %d,"
  1133. "idx = %d, skb_queue_len = 0x%d\n",
  1134. hw_queue, ring->idx, idx,
  1135. skb_queue_len(&ring->queue)));
  1136. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1137. return skb->len;
  1138. }
  1139. if (ieee80211_is_data_qos(fc)) {
  1140. tid = rtl_get_tid(skb);
  1141. if (sta) {
  1142. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1143. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1144. IEEE80211_SCTL_SEQ) >> 4;
  1145. seq_number += 1;
  1146. if (!ieee80211_has_morefrags(hdr->frame_control))
  1147. sta_entry->tids[tid].seq_number = seq_number;
  1148. }
  1149. }
  1150. if (ieee80211_is_data(fc))
  1151. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1152. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1153. info, skb, hw_queue, ptcb_desc);
  1154. __skb_queue_tail(&ring->queue, skb);
  1155. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1156. HW_DESC_OWN, (u8 *)&temp_one);
  1157. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1158. hw_queue != BEACON_QUEUE) {
  1159. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1160. ("less desc left, stop skb_queue@%d, "
  1161. "ring->idx = %d,"
  1162. "idx = %d, skb_queue_len = 0x%d\n",
  1163. hw_queue, ring->idx, idx,
  1164. skb_queue_len(&ring->queue)));
  1165. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1166. }
  1167. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1168. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1169. return 0;
  1170. }
  1171. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1172. {
  1173. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1174. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1175. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1176. u16 i = 0;
  1177. int queue_id;
  1178. struct rtl8192_tx_ring *ring;
  1179. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1180. u32 queue_len;
  1181. ring = &pcipriv->dev.tx_ring[queue_id];
  1182. queue_len = skb_queue_len(&ring->queue);
  1183. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1184. queue_id == TXCMD_QUEUE) {
  1185. queue_id--;
  1186. continue;
  1187. } else {
  1188. msleep(20);
  1189. i++;
  1190. }
  1191. /* we just wait 1s for all queues */
  1192. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1193. is_hal_stop(rtlhal) || i >= 200)
  1194. return;
  1195. }
  1196. }
  1197. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1198. {
  1199. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1200. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1201. _rtl_pci_deinit_trx_ring(hw);
  1202. synchronize_irq(rtlpci->pdev->irq);
  1203. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1204. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1205. flush_workqueue(rtlpriv->works.rtl_wq);
  1206. destroy_workqueue(rtlpriv->works.rtl_wq);
  1207. }
  1208. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1209. {
  1210. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1211. int err;
  1212. _rtl_pci_init_struct(hw, pdev);
  1213. err = _rtl_pci_init_trx_ring(hw);
  1214. if (err) {
  1215. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1216. ("tx ring initialization failed"));
  1217. return err;
  1218. }
  1219. return 1;
  1220. }
  1221. static int rtl_pci_start(struct ieee80211_hw *hw)
  1222. {
  1223. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1224. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1225. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1226. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1227. int err;
  1228. rtl_pci_reset_trx_ring(hw);
  1229. rtlpci->driver_is_goingto_unload = false;
  1230. err = rtlpriv->cfg->ops->hw_init(hw);
  1231. if (err) {
  1232. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1233. ("Failed to config hardware!\n"));
  1234. return err;
  1235. }
  1236. rtlpriv->cfg->ops->enable_interrupt(hw);
  1237. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1238. rtl_init_rx_config(hw);
  1239. /*should be after adapter start and interrupt enable. */
  1240. set_hal_start(rtlhal);
  1241. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1242. rtlpci->up_first_time = false;
  1243. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1244. return 0;
  1245. }
  1246. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1247. {
  1248. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1249. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1250. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1251. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1252. unsigned long flags;
  1253. u8 RFInProgressTimeOut = 0;
  1254. /*
  1255. *should be before disable interrupt&adapter
  1256. *and will do it immediately.
  1257. */
  1258. set_hal_stop(rtlhal);
  1259. rtlpriv->cfg->ops->disable_interrupt(hw);
  1260. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1261. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1262. while (ppsc->rfchange_inprogress) {
  1263. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1264. if (RFInProgressTimeOut > 100) {
  1265. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1266. break;
  1267. }
  1268. mdelay(1);
  1269. RFInProgressTimeOut++;
  1270. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1271. }
  1272. ppsc->rfchange_inprogress = true;
  1273. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1274. rtlpci->driver_is_goingto_unload = true;
  1275. rtlpriv->cfg->ops->hw_disable(hw);
  1276. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1277. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1278. ppsc->rfchange_inprogress = false;
  1279. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1280. rtl_pci_enable_aspm(hw);
  1281. }
  1282. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1283. struct ieee80211_hw *hw)
  1284. {
  1285. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1286. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1287. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1288. struct pci_dev *bridge_pdev = pdev->bus->self;
  1289. u16 venderid;
  1290. u16 deviceid;
  1291. u8 revisionid;
  1292. u16 irqline;
  1293. u8 tmp;
  1294. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1295. venderid = pdev->vendor;
  1296. deviceid = pdev->device;
  1297. pci_read_config_byte(pdev, 0x8, &revisionid);
  1298. pci_read_config_word(pdev, 0x3C, &irqline);
  1299. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1300. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1301. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1302. * the correct driver is r8192e_pci, thus this routine should
  1303. * return false.
  1304. */
  1305. if (deviceid == RTL_PCI_8192SE_DID &&
  1306. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1307. return false;
  1308. if (deviceid == RTL_PCI_8192_DID ||
  1309. deviceid == RTL_PCI_0044_DID ||
  1310. deviceid == RTL_PCI_0047_DID ||
  1311. deviceid == RTL_PCI_8192SE_DID ||
  1312. deviceid == RTL_PCI_8174_DID ||
  1313. deviceid == RTL_PCI_8173_DID ||
  1314. deviceid == RTL_PCI_8172_DID ||
  1315. deviceid == RTL_PCI_8171_DID) {
  1316. switch (revisionid) {
  1317. case RTL_PCI_REVISION_ID_8192PCIE:
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1319. ("8192 PCI-E is found - "
  1320. "vid/did=%x/%x\n", venderid, deviceid));
  1321. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1322. break;
  1323. case RTL_PCI_REVISION_ID_8192SE:
  1324. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1325. ("8192SE is found - "
  1326. "vid/did=%x/%x\n", venderid, deviceid));
  1327. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1328. break;
  1329. default:
  1330. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1331. ("Err: Unknown device - "
  1332. "vid/did=%x/%x\n", venderid, deviceid));
  1333. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1334. break;
  1335. }
  1336. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1337. deviceid == RTL_PCI_8192CE_DID ||
  1338. deviceid == RTL_PCI_8191CE_DID ||
  1339. deviceid == RTL_PCI_8188CE_DID) {
  1340. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1341. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1342. ("8192C PCI-E is found - "
  1343. "vid/did=%x/%x\n", venderid, deviceid));
  1344. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1345. deviceid == RTL_PCI_8192DE_DID2) {
  1346. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1347. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1348. ("8192D PCI-E is found - "
  1349. "vid/did=%x/%x\n", venderid, deviceid));
  1350. } else {
  1351. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1352. ("Err: Unknown device -"
  1353. " vid/did=%x/%x\n", venderid, deviceid));
  1354. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1355. }
  1356. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1357. if (revisionid == 0 || revisionid == 1) {
  1358. if (revisionid == 0) {
  1359. RT_TRACE(rtlpriv, COMP_INIT,
  1360. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1361. rtlhal->interfaceindex = 0;
  1362. } else if (revisionid == 1) {
  1363. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1364. ("Find 92DE MAC1.\n"));
  1365. rtlhal->interfaceindex = 1;
  1366. }
  1367. } else {
  1368. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1369. ("Unknown device - "
  1370. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1371. venderid, deviceid, revisionid));
  1372. rtlhal->interfaceindex = 0;
  1373. }
  1374. }
  1375. /*find bus info */
  1376. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1377. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1378. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1379. if (bridge_pdev) {
  1380. /*find bridge info if available */
  1381. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1382. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1383. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1384. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1385. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1386. ("Pci Bridge Vendor is found index:"
  1387. " %d\n", tmp));
  1388. break;
  1389. }
  1390. }
  1391. }
  1392. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1393. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1394. pcipriv->ndis_adapter.pcibridge_busnum =
  1395. bridge_pdev->bus->number;
  1396. pcipriv->ndis_adapter.pcibridge_devnum =
  1397. PCI_SLOT(bridge_pdev->devfn);
  1398. pcipriv->ndis_adapter.pcibridge_funcnum =
  1399. PCI_FUNC(bridge_pdev->devfn);
  1400. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1401. pci_pcie_cap(bridge_pdev);
  1402. pcipriv->ndis_adapter.num4bytes =
  1403. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1404. rtl_pci_get_linkcontrol_field(hw);
  1405. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1406. PCI_BRIDGE_VENDOR_AMD) {
  1407. pcipriv->ndis_adapter.amd_l1_patch =
  1408. rtl_pci_get_amd_l1_patch(hw);
  1409. }
  1410. }
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1412. ("pcidev busnumber:devnumber:funcnumber:"
  1413. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1414. pcipriv->ndis_adapter.busnumber,
  1415. pcipriv->ndis_adapter.devnumber,
  1416. pcipriv->ndis_adapter.funcnumber,
  1417. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1418. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1419. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1420. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1421. pcipriv->ndis_adapter.pcibridge_busnum,
  1422. pcipriv->ndis_adapter.pcibridge_devnum,
  1423. pcipriv->ndis_adapter.pcibridge_funcnum,
  1424. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1425. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1426. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1427. pcipriv->ndis_adapter.amd_l1_patch));
  1428. rtl_pci_parse_configuration(pdev, hw);
  1429. return true;
  1430. }
  1431. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1432. const struct pci_device_id *id)
  1433. {
  1434. struct ieee80211_hw *hw = NULL;
  1435. struct rtl_priv *rtlpriv = NULL;
  1436. struct rtl_pci_priv *pcipriv = NULL;
  1437. struct rtl_pci *rtlpci;
  1438. unsigned long pmem_start, pmem_len, pmem_flags;
  1439. int err;
  1440. err = pci_enable_device(pdev);
  1441. if (err) {
  1442. RT_ASSERT(false,
  1443. ("%s : Cannot enable new PCI device\n",
  1444. pci_name(pdev)));
  1445. return err;
  1446. }
  1447. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1448. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1449. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1450. "for consistent allocations\n"));
  1451. pci_disable_device(pdev);
  1452. return -ENOMEM;
  1453. }
  1454. }
  1455. pci_set_master(pdev);
  1456. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1457. sizeof(struct rtl_priv), &rtl_ops);
  1458. if (!hw) {
  1459. RT_ASSERT(false,
  1460. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1461. err = -ENOMEM;
  1462. goto fail1;
  1463. }
  1464. SET_IEEE80211_DEV(hw, &pdev->dev);
  1465. pci_set_drvdata(pdev, hw);
  1466. rtlpriv = hw->priv;
  1467. pcipriv = (void *)rtlpriv->priv;
  1468. pcipriv->dev.pdev = pdev;
  1469. /* init cfg & intf_ops */
  1470. rtlpriv->rtlhal.interface = INTF_PCI;
  1471. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1472. rtlpriv->intf_ops = &rtl_pci_ops;
  1473. /*
  1474. *init dbgp flags before all
  1475. *other functions, because we will
  1476. *use it in other funtions like
  1477. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1478. *you can not use these macro
  1479. *before this
  1480. */
  1481. rtl_dbgp_flag_init(hw);
  1482. /* MEM map */
  1483. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1484. if (err) {
  1485. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1486. return err;
  1487. }
  1488. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1489. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1490. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1491. /*shared mem start */
  1492. rtlpriv->io.pci_mem_start =
  1493. (unsigned long)pci_iomap(pdev,
  1494. rtlpriv->cfg->bar_id, pmem_len);
  1495. if (rtlpriv->io.pci_mem_start == 0) {
  1496. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1497. goto fail2;
  1498. }
  1499. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1500. ("mem mapped space: start: 0x%08lx len:%08lx "
  1501. "flags:%08lx, after map:0x%08lx\n",
  1502. pmem_start, pmem_len, pmem_flags,
  1503. rtlpriv->io.pci_mem_start));
  1504. /* Disable Clk Request */
  1505. pci_write_config_byte(pdev, 0x81, 0);
  1506. /* leave D3 mode */
  1507. pci_write_config_byte(pdev, 0x44, 0);
  1508. pci_write_config_byte(pdev, 0x04, 0x06);
  1509. pci_write_config_byte(pdev, 0x04, 0x07);
  1510. /* find adapter */
  1511. if (!_rtl_pci_find_adapter(pdev, hw))
  1512. goto fail3;
  1513. /* Init IO handler */
  1514. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1515. /*like read eeprom and so on */
  1516. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1517. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1518. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1519. ("Can't init_sw_vars.\n"));
  1520. goto fail3;
  1521. }
  1522. rtlpriv->cfg->ops->init_sw_leds(hw);
  1523. /*aspm */
  1524. rtl_pci_init_aspm(hw);
  1525. /* Init mac80211 sw */
  1526. err = rtl_init_core(hw);
  1527. if (err) {
  1528. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1529. ("Can't allocate sw for mac80211.\n"));
  1530. goto fail3;
  1531. }
  1532. /* Init PCI sw */
  1533. err = !rtl_pci_init(hw, pdev);
  1534. if (err) {
  1535. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1536. ("Failed to init PCI.\n"));
  1537. goto fail3;
  1538. }
  1539. err = ieee80211_register_hw(hw);
  1540. if (err) {
  1541. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1542. ("Can't register mac80211 hw.\n"));
  1543. goto fail3;
  1544. } else {
  1545. rtlpriv->mac80211.mac80211_registered = 1;
  1546. }
  1547. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1548. if (err) {
  1549. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1550. ("failed to create sysfs device attributes\n"));
  1551. goto fail3;
  1552. }
  1553. /*init rfkill */
  1554. rtl_init_rfkill(hw);
  1555. rtlpci = rtl_pcidev(pcipriv);
  1556. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1557. IRQF_SHARED, KBUILD_MODNAME, hw);
  1558. if (err) {
  1559. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1560. ("%s: failed to register IRQ handler\n",
  1561. wiphy_name(hw->wiphy)));
  1562. goto fail3;
  1563. } else {
  1564. rtlpci->irq_alloc = 1;
  1565. }
  1566. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1567. return 0;
  1568. fail3:
  1569. pci_set_drvdata(pdev, NULL);
  1570. rtl_deinit_core(hw);
  1571. _rtl_pci_io_handler_release(hw);
  1572. ieee80211_free_hw(hw);
  1573. if (rtlpriv->io.pci_mem_start != 0)
  1574. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1575. fail2:
  1576. pci_release_regions(pdev);
  1577. fail1:
  1578. pci_disable_device(pdev);
  1579. return -ENODEV;
  1580. }
  1581. EXPORT_SYMBOL(rtl_pci_probe);
  1582. void rtl_pci_disconnect(struct pci_dev *pdev)
  1583. {
  1584. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1585. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1586. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1587. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1588. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1589. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1590. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1591. /*ieee80211_unregister_hw will call ops_stop */
  1592. if (rtlmac->mac80211_registered == 1) {
  1593. ieee80211_unregister_hw(hw);
  1594. rtlmac->mac80211_registered = 0;
  1595. } else {
  1596. rtl_deinit_deferred_work(hw);
  1597. rtlpriv->intf_ops->adapter_stop(hw);
  1598. }
  1599. /*deinit rfkill */
  1600. rtl_deinit_rfkill(hw);
  1601. rtl_pci_deinit(hw);
  1602. rtl_deinit_core(hw);
  1603. _rtl_pci_io_handler_release(hw);
  1604. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1605. if (rtlpci->irq_alloc) {
  1606. free_irq(rtlpci->pdev->irq, hw);
  1607. rtlpci->irq_alloc = 0;
  1608. }
  1609. if (rtlpriv->io.pci_mem_start != 0) {
  1610. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1611. pci_release_regions(pdev);
  1612. }
  1613. pci_disable_device(pdev);
  1614. rtl_pci_disable_aspm(hw);
  1615. pci_set_drvdata(pdev, NULL);
  1616. ieee80211_free_hw(hw);
  1617. }
  1618. EXPORT_SYMBOL(rtl_pci_disconnect);
  1619. /***************************************
  1620. kernel pci power state define:
  1621. PCI_D0 ((pci_power_t __force) 0)
  1622. PCI_D1 ((pci_power_t __force) 1)
  1623. PCI_D2 ((pci_power_t __force) 2)
  1624. PCI_D3hot ((pci_power_t __force) 3)
  1625. PCI_D3cold ((pci_power_t __force) 4)
  1626. PCI_UNKNOWN ((pci_power_t __force) 5)
  1627. This function is called when system
  1628. goes into suspend state mac80211 will
  1629. call rtl_mac_stop() from the mac80211
  1630. suspend function first, So there is
  1631. no need to call hw_disable here.
  1632. ****************************************/
  1633. int rtl_pci_suspend(struct device *dev)
  1634. {
  1635. struct pci_dev *pdev = to_pci_dev(dev);
  1636. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1637. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1638. rtlpriv->cfg->ops->hw_suspend(hw);
  1639. rtl_deinit_rfkill(hw);
  1640. return 0;
  1641. }
  1642. EXPORT_SYMBOL(rtl_pci_suspend);
  1643. int rtl_pci_resume(struct device *dev)
  1644. {
  1645. struct pci_dev *pdev = to_pci_dev(dev);
  1646. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1647. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1648. rtlpriv->cfg->ops->hw_resume(hw);
  1649. rtl_init_rfkill(hw);
  1650. return 0;
  1651. }
  1652. EXPORT_SYMBOL(rtl_pci_resume);
  1653. struct rtl_intf_ops rtl_pci_ops = {
  1654. .read_efuse_byte = read_efuse_byte,
  1655. .adapter_start = rtl_pci_start,
  1656. .adapter_stop = rtl_pci_stop,
  1657. .adapter_tx = rtl_pci_tx,
  1658. .flush = rtl_pci_flush,
  1659. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1660. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1661. .disable_aspm = rtl_pci_disable_aspm,
  1662. .enable_aspm = rtl_pci_enable_aspm,
  1663. };