sdio_chip.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/mmc/card.h>
  20. #include <linux/ssb/ssb_regs.h>
  21. #include <linux/bcma/bcma.h>
  22. #include <chipcommon.h>
  23. #include <brcm_hw_ids.h>
  24. #include <brcmu_wifi.h>
  25. #include <brcmu_utils.h>
  26. #include <soc.h>
  27. #include "dhd.h"
  28. #include "dhd_dbg.h"
  29. #include "sdio_host.h"
  30. #include "sdio_chip.h"
  31. /* chip core base & ramsize */
  32. /* bcm4329 */
  33. /* SDIO device core, ID 0x829 */
  34. #define BCM4329_CORE_BUS_BASE 0x18011000
  35. /* internal memory core, ID 0x80e */
  36. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  37. /* ARM Cortex M3 core, ID 0x82a */
  38. #define BCM4329_CORE_ARM_BASE 0x18002000
  39. #define BCM4329_RAMSIZE 0x48000
  40. #define SBCOREREV(sbidh) \
  41. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  42. ((sbidh) & SSB_IDHIGH_RCLO))
  43. /* SOC Interconnect types (aka chip types) */
  44. #define SOCI_SB 0
  45. #define SOCI_AI 1
  46. /* EROM CompIdentB */
  47. #define CIB_REV_MASK 0xff000000
  48. #define CIB_REV_SHIFT 24
  49. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  50. /* SDIO Pad drive strength to select value mappings */
  51. struct sdiod_drive_str {
  52. u8 strength; /* Pad Drive Strength in mA */
  53. u8 sel; /* Chip-specific select value */
  54. };
  55. /* SDIO Drive Strength to sel value table for PMU Rev 1 */
  56. static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
  57. {
  58. 4, 0x2}, {
  59. 2, 0x3}, {
  60. 1, 0x0}, {
  61. 0, 0x0}
  62. };
  63. /* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
  64. static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
  65. {
  66. 12, 0x7}, {
  67. 10, 0x6}, {
  68. 8, 0x5}, {
  69. 6, 0x4}, {
  70. 4, 0x2}, {
  71. 2, 0x1}, {
  72. 0, 0x0}
  73. };
  74. /* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
  75. static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
  76. {
  77. 32, 0x7}, {
  78. 26, 0x6}, {
  79. 22, 0x5}, {
  80. 16, 0x4}, {
  81. 12, 0x3}, {
  82. 8, 0x2}, {
  83. 4, 0x1}, {
  84. 0, 0x0}
  85. };
  86. u8
  87. brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
  88. {
  89. u8 idx;
  90. for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
  91. if (coreid == ci->c_inf[idx].id)
  92. return idx;
  93. return BRCMF_MAX_CORENUM;
  94. }
  95. static u32
  96. brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
  97. struct chip_info *ci, u16 coreid)
  98. {
  99. u32 regdata;
  100. u8 idx;
  101. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  102. regdata = brcmf_sdcard_reg_read(sdiodev,
  103. CORE_SB(ci->c_inf[idx].base, sbidhigh), 4);
  104. return SBCOREREV(regdata);
  105. }
  106. static u32
  107. brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
  108. struct chip_info *ci, u16 coreid)
  109. {
  110. u8 idx;
  111. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  112. return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  113. }
  114. static bool
  115. brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
  116. struct chip_info *ci, u16 coreid)
  117. {
  118. u32 regdata;
  119. u8 idx;
  120. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  121. regdata = brcmf_sdcard_reg_read(sdiodev,
  122. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  123. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  124. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  125. return (SSB_TMSLOW_CLOCK == regdata);
  126. }
  127. static bool
  128. brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
  129. struct chip_info *ci, u16 coreid)
  130. {
  131. u32 regdata;
  132. u8 idx;
  133. bool ret;
  134. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  135. regdata = brcmf_sdcard_reg_read(sdiodev,
  136. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  137. ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
  138. regdata = brcmf_sdcard_reg_read(sdiodev,
  139. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  140. 4);
  141. ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
  142. return ret;
  143. }
  144. static void
  145. brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
  146. struct chip_info *ci, u16 coreid)
  147. {
  148. u32 regdata;
  149. u8 idx;
  150. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  151. regdata = brcmf_sdcard_reg_read(sdiodev,
  152. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  153. if (regdata & SSB_TMSLOW_RESET)
  154. return;
  155. regdata = brcmf_sdcard_reg_read(sdiodev,
  156. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  157. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  158. /*
  159. * set target reject and spin until busy is clear
  160. * (preserve core-specific bits)
  161. */
  162. regdata = brcmf_sdcard_reg_read(sdiodev,
  163. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  164. brcmf_sdcard_reg_write(sdiodev,
  165. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  166. 4, regdata | SSB_TMSLOW_REJECT);
  167. regdata = brcmf_sdcard_reg_read(sdiodev,
  168. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  169. udelay(1);
  170. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  171. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4) &
  172. SSB_TMSHIGH_BUSY), 100000);
  173. regdata = brcmf_sdcard_reg_read(sdiodev,
  174. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  175. if (regdata & SSB_TMSHIGH_BUSY)
  176. brcmf_dbg(ERROR, "core state still busy\n");
  177. regdata = brcmf_sdcard_reg_read(sdiodev,
  178. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  179. if (regdata & SSB_IDLOW_INITIATOR) {
  180. regdata = brcmf_sdcard_reg_read(sdiodev,
  181. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) |
  182. SSB_IMSTATE_REJECT;
  183. brcmf_sdcard_reg_write(sdiodev,
  184. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  185. regdata);
  186. regdata = brcmf_sdcard_reg_read(sdiodev,
  187. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  188. udelay(1);
  189. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  190. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  191. SSB_IMSTATE_BUSY), 100000);
  192. }
  193. /* set reset and reject while enabling the clocks */
  194. brcmf_sdcard_reg_write(sdiodev,
  195. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  196. (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  197. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  198. regdata = brcmf_sdcard_reg_read(sdiodev,
  199. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  200. udelay(10);
  201. /* clear the initiator reject bit */
  202. regdata = brcmf_sdcard_reg_read(sdiodev,
  203. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  204. if (regdata & SSB_IDLOW_INITIATOR) {
  205. regdata = brcmf_sdcard_reg_read(sdiodev,
  206. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  207. ~SSB_IMSTATE_REJECT;
  208. brcmf_sdcard_reg_write(sdiodev,
  209. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  210. regdata);
  211. }
  212. }
  213. /* leave reset and reject asserted */
  214. brcmf_sdcard_reg_write(sdiodev,
  215. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  216. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  217. udelay(1);
  218. }
  219. static void
  220. brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
  221. struct chip_info *ci, u16 coreid)
  222. {
  223. u8 idx;
  224. u32 regdata;
  225. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  226. /* if core is already in reset, just return */
  227. regdata = brcmf_sdcard_reg_read(sdiodev,
  228. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  229. 4);
  230. if ((regdata & BCMA_RESET_CTL_RESET) != 0)
  231. return;
  232. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  233. 4, 0);
  234. regdata = brcmf_sdcard_reg_read(sdiodev,
  235. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  236. udelay(10);
  237. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  238. 4, BCMA_RESET_CTL_RESET);
  239. udelay(1);
  240. }
  241. static void
  242. brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
  243. struct chip_info *ci, u16 coreid)
  244. {
  245. u32 regdata;
  246. u8 idx;
  247. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  248. /*
  249. * Must do the disable sequence first to work for
  250. * arbitrary current core state.
  251. */
  252. brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
  253. /*
  254. * Now do the initialization sequence.
  255. * set reset while enabling the clock and
  256. * forcing them on throughout the core
  257. */
  258. brcmf_sdcard_reg_write(sdiodev,
  259. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  260. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
  261. regdata = brcmf_sdcard_reg_read(sdiodev,
  262. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  263. udelay(1);
  264. /* clear any serror */
  265. regdata = brcmf_sdcard_reg_read(sdiodev,
  266. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  267. if (regdata & SSB_TMSHIGH_SERR)
  268. brcmf_sdcard_reg_write(sdiodev,
  269. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4, 0);
  270. regdata = brcmf_sdcard_reg_read(sdiodev,
  271. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  272. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  273. brcmf_sdcard_reg_write(sdiodev,
  274. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  275. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
  276. /* clear reset and allow it to propagate throughout the core */
  277. brcmf_sdcard_reg_write(sdiodev,
  278. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  279. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
  280. regdata = brcmf_sdcard_reg_read(sdiodev,
  281. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  282. udelay(1);
  283. /* leave clock enabled */
  284. brcmf_sdcard_reg_write(sdiodev,
  285. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  286. 4, SSB_TMSLOW_CLOCK);
  287. regdata = brcmf_sdcard_reg_read(sdiodev,
  288. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  289. udelay(1);
  290. }
  291. static void
  292. brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
  293. struct chip_info *ci, u16 coreid)
  294. {
  295. u8 idx;
  296. u32 regdata;
  297. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  298. /* must disable first to work for arbitrary current core state */
  299. brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
  300. /* now do initialization sequence */
  301. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  302. 4, BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
  303. regdata = brcmf_sdcard_reg_read(sdiodev,
  304. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  305. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  306. 4, 0);
  307. udelay(1);
  308. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  309. 4, BCMA_IOCTL_CLK);
  310. regdata = brcmf_sdcard_reg_read(sdiodev,
  311. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  312. udelay(1);
  313. }
  314. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  315. struct chip_info *ci, u32 regs)
  316. {
  317. u32 regdata;
  318. /*
  319. * Get CC core rev
  320. * Chipid is assume to be at offset 0 from regs arg
  321. * For different chiptypes or old sdio hosts w/o chipcommon,
  322. * other ways of recognition should be added here.
  323. */
  324. ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
  325. ci->c_inf[0].base = regs;
  326. regdata = brcmf_sdcard_reg_read(sdiodev,
  327. CORE_CC_REG(ci->c_inf[0].base, chipid), 4);
  328. ci->chip = regdata & CID_ID_MASK;
  329. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  330. ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  331. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  332. /* Address of cores for new chips should be added here */
  333. switch (ci->chip) {
  334. case BCM4329_CHIP_ID:
  335. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  336. ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
  337. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  338. ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
  339. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  340. ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
  341. ci->ramsize = BCM4329_RAMSIZE;
  342. break;
  343. default:
  344. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  345. return -ENODEV;
  346. }
  347. switch (ci->socitype) {
  348. case SOCI_SB:
  349. ci->iscoreup = brcmf_sdio_sb_iscoreup;
  350. ci->corerev = brcmf_sdio_sb_corerev;
  351. ci->coredisable = brcmf_sdio_sb_coredisable;
  352. ci->resetcore = brcmf_sdio_sb_resetcore;
  353. break;
  354. case SOCI_AI:
  355. ci->iscoreup = brcmf_sdio_ai_iscoreup;
  356. ci->corerev = brcmf_sdio_ai_corerev;
  357. ci->coredisable = brcmf_sdio_ai_coredisable;
  358. ci->resetcore = brcmf_sdio_ai_resetcore;
  359. break;
  360. default:
  361. brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
  362. return -ENODEV;
  363. }
  364. return 0;
  365. }
  366. static int
  367. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  368. {
  369. int err = 0;
  370. u8 clkval, clkset;
  371. /* Try forcing SDIO core to do ALPAvail request only */
  372. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  373. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  374. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  375. if (err) {
  376. brcmf_dbg(ERROR, "error writing for HT off\n");
  377. return err;
  378. }
  379. /* If register supported, wait for ALPAvail and then force ALP */
  380. /* This may take up to 15 milliseconds */
  381. clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  382. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  383. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  384. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  385. clkset, clkval);
  386. return -EACCES;
  387. }
  388. SPINWAIT(((clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  389. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  390. !SBSDIO_ALPAV(clkval)),
  391. PMU_MAX_TRANSITION_DLY);
  392. if (!SBSDIO_ALPAV(clkval)) {
  393. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  394. clkval);
  395. return -EBUSY;
  396. }
  397. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  398. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  399. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  400. udelay(65);
  401. /* Also, disable the extra SDIO pull-ups */
  402. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  403. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  404. return 0;
  405. }
  406. static void
  407. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  408. struct chip_info *ci)
  409. {
  410. /* get chipcommon rev */
  411. ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
  412. /* get chipcommon capabilites */
  413. ci->c_inf[0].caps =
  414. brcmf_sdcard_reg_read(sdiodev,
  415. CORE_CC_REG(ci->c_inf[0].base, capabilities), 4);
  416. /* get pmu caps & rev */
  417. if (ci->c_inf[0].caps & CC_CAP_PMU) {
  418. ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
  419. CORE_CC_REG(ci->c_inf[0].base, pmucapabilities), 4);
  420. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  421. }
  422. ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
  423. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  424. ci->c_inf[0].rev, ci->pmurev,
  425. ci->c_inf[1].rev, ci->c_inf[1].id);
  426. /*
  427. * Make sure any on-chip ARM is off (in case strapping is wrong),
  428. * or downloaded code was already running.
  429. */
  430. ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
  431. }
  432. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  433. struct chip_info **ci_ptr, u32 regs)
  434. {
  435. int ret;
  436. struct chip_info *ci;
  437. brcmf_dbg(TRACE, "Enter\n");
  438. /* alloc chip_info_t */
  439. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  440. if (!ci)
  441. return -ENOMEM;
  442. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  443. if (ret != 0)
  444. goto err;
  445. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  446. if (ret != 0)
  447. goto err;
  448. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  449. brcmf_sdcard_reg_write(sdiodev,
  450. CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 4, 0);
  451. brcmf_sdcard_reg_write(sdiodev,
  452. CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 4, 0);
  453. *ci_ptr = ci;
  454. return 0;
  455. err:
  456. kfree(ci);
  457. return ret;
  458. }
  459. void
  460. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  461. {
  462. brcmf_dbg(TRACE, "Enter\n");
  463. kfree(*ci_ptr);
  464. *ci_ptr = NULL;
  465. }
  466. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  467. {
  468. const char *fmt;
  469. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  470. snprintf(buf, len, fmt, chipid);
  471. return buf;
  472. }
  473. void
  474. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  475. struct chip_info *ci, u32 drivestrength)
  476. {
  477. struct sdiod_drive_str *str_tab = NULL;
  478. u32 str_mask = 0;
  479. u32 str_shift = 0;
  480. char chn[8];
  481. if (!(ci->c_inf[0].caps & CC_CAP_PMU))
  482. return;
  483. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  484. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
  485. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
  486. str_mask = 0x30000000;
  487. str_shift = 28;
  488. break;
  489. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
  490. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
  491. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
  492. str_mask = 0x00003800;
  493. str_shift = 11;
  494. break;
  495. case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
  496. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
  497. str_mask = 0x00003800;
  498. str_shift = 11;
  499. break;
  500. default:
  501. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  502. brcmf_sdio_chip_name(ci->chip, chn, 8),
  503. ci->chiprev, ci->pmurev);
  504. break;
  505. }
  506. if (str_tab != NULL) {
  507. u32 drivestrength_sel = 0;
  508. u32 cc_data_temp;
  509. int i;
  510. for (i = 0; str_tab[i].strength != 0; i++) {
  511. if (drivestrength >= str_tab[i].strength) {
  512. drivestrength_sel = str_tab[i].sel;
  513. break;
  514. }
  515. }
  516. brcmf_sdcard_reg_write(sdiodev,
  517. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  518. 4, 1);
  519. cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
  520. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr), 4);
  521. cc_data_temp &= ~str_mask;
  522. drivestrength_sel <<= str_shift;
  523. cc_data_temp |= drivestrength_sel;
  524. brcmf_sdcard_reg_write(sdiodev,
  525. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  526. 4, cc_data_temp);
  527. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  528. drivestrength, cc_data_temp);
  529. }
  530. }