dhd_sdio.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <asm/unaligned.h>
  32. #include <defs.h>
  33. #include <brcmu_wifi.h>
  34. #include <brcmu_utils.h>
  35. #include <brcm_hw_ids.h>
  36. #include <soc.h>
  37. #include "sdio_host.h"
  38. #include "sdio_chip.h"
  39. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  40. #ifdef BCMDBG
  41. #define BRCMF_TRAP_INFO_SIZE 80
  42. #define CBUF_LEN (128)
  43. struct rte_log_le {
  44. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  45. __le32 buf_size;
  46. __le32 idx;
  47. char *_buf_compat; /* Redundant pointer for backward compat. */
  48. };
  49. struct rte_console {
  50. /* Virtual UART
  51. * When there is no UART (e.g. Quickturn),
  52. * the host should write a complete
  53. * input line directly into cbuf and then write
  54. * the length into vcons_in.
  55. * This may also be used when there is a real UART
  56. * (at risk of conflicting with
  57. * the real UART). vcons_out is currently unused.
  58. */
  59. uint vcons_in;
  60. uint vcons_out;
  61. /* Output (logging) buffer
  62. * Console output is written to a ring buffer log_buf at index log_idx.
  63. * The host may read the output when it sees log_idx advance.
  64. * Output will be lost if the output wraps around faster than the host
  65. * polls.
  66. */
  67. struct rte_log_le log_le;
  68. /* Console input line buffer
  69. * Characters are read one at a time into cbuf
  70. * until <CR> is received, then
  71. * the buffer is processed as a command line.
  72. * Also used for virtual UART.
  73. */
  74. uint cbuf_idx;
  75. char cbuf[CBUF_LEN];
  76. };
  77. #endif /* BCMDBG */
  78. #include <chipcommon.h>
  79. #include "dhd.h"
  80. #include "dhd_bus.h"
  81. #include "dhd_proto.h"
  82. #include "dhd_dbg.h"
  83. #include <bcmchip.h>
  84. #define TXQLEN 2048 /* bulk tx queue length */
  85. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  86. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  87. #define PRIOMASK 7
  88. #define TXRETRIES 2 /* # of retries for tx frames */
  89. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  90. one scheduling */
  91. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  92. one scheduling */
  93. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  94. #define MEMBLOCK 2048 /* Block size used for downloading
  95. of dongle image */
  96. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  97. biggest possible glom */
  98. #define BRCMF_FIRSTREAD (1 << 6)
  99. /* SBSDIO_DEVICE_CTL */
  100. /* 1: device will assert busy signal when receiving CMD53 */
  101. #define SBSDIO_DEVCTL_SETBUSY 0x01
  102. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  103. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  104. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  105. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  106. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  107. * sdio bus power cycle to clear (rev 9) */
  108. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  109. /* Force SD->SB reset mapping (rev 11) */
  110. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  111. /* Determined by CoreControl bit */
  112. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  113. /* Force backplane reset */
  114. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  115. /* Force no backplane reset */
  116. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  117. /* direct(mapped) cis space */
  118. /* MAPPED common CIS address */
  119. #define SBSDIO_CIS_BASE_COMMON 0x1000
  120. /* maximum bytes in one CIS */
  121. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  122. /* cis offset addr is < 17 bits */
  123. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  124. /* manfid tuple length, include tuple, link bytes */
  125. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  126. /* intstatus */
  127. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  128. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  129. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  130. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  131. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  132. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  133. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  134. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  135. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  136. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  137. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  138. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  139. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  140. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  141. #define I_PC (1 << 10) /* descriptor error */
  142. #define I_PD (1 << 11) /* data error */
  143. #define I_DE (1 << 12) /* Descriptor protocol Error */
  144. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  145. #define I_RO (1 << 14) /* Receive fifo Overflow */
  146. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  147. #define I_RI (1 << 16) /* Receive Interrupt */
  148. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  149. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  150. #define I_XI (1 << 24) /* Transmit Interrupt */
  151. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  152. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  153. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  154. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  155. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  156. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  157. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  158. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  159. #define I_DMA (I_RI | I_XI | I_ERRORS)
  160. /* corecontrol */
  161. #define CC_CISRDY (1 << 0) /* CIS Ready */
  162. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  163. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  164. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  165. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  166. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  167. /* SDA_FRAMECTRL */
  168. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  169. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  170. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  171. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  172. /* HW frame tag */
  173. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  174. /* Total length of frame header for dongle protocol */
  175. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  176. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  177. /*
  178. * Software allocation of To SB Mailbox resources
  179. */
  180. /* tosbmailbox bits corresponding to intstatus bits */
  181. #define SMB_NAK (1 << 0) /* Frame NAK */
  182. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  183. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  184. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  185. /* tosbmailboxdata */
  186. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  187. /*
  188. * Software allocation of To Host Mailbox resources
  189. */
  190. /* intstatus bits */
  191. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  192. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  193. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  194. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  195. /* tohostmailboxdata */
  196. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  197. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  198. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  199. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  200. #define HMB_DATA_FCDATA_MASK 0xff000000
  201. #define HMB_DATA_FCDATA_SHIFT 24
  202. #define HMB_DATA_VERSION_MASK 0x00ff0000
  203. #define HMB_DATA_VERSION_SHIFT 16
  204. /*
  205. * Software-defined protocol header
  206. */
  207. /* Current protocol version */
  208. #define SDPCM_PROT_VERSION 4
  209. /* SW frame header */
  210. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  211. #define SDPCM_CHANNEL_MASK 0x00000f00
  212. #define SDPCM_CHANNEL_SHIFT 8
  213. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  214. #define SDPCM_NEXTLEN_OFFSET 2
  215. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  216. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  217. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  218. #define SDPCM_DOFFSET_MASK 0xff000000
  219. #define SDPCM_DOFFSET_SHIFT 24
  220. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  221. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  222. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  223. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  224. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  225. /* logical channel numbers */
  226. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  227. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  228. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  229. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  230. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  231. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  232. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  233. /*
  234. * Shared structure between dongle and the host.
  235. * The structure contains pointers to trap or assert information.
  236. */
  237. #define SDPCM_SHARED_VERSION 0x0002
  238. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  239. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  240. #define SDPCM_SHARED_ASSERT 0x0200
  241. #define SDPCM_SHARED_TRAP 0x0400
  242. /* Space for header read, limit for data packets */
  243. #define MAX_HDR_READ (1 << 6)
  244. #define MAX_RX_DATASZ 2048
  245. /* Maximum milliseconds to wait for F2 to come up */
  246. #define BRCMF_WAIT_F2RDY 3000
  247. /* Bump up limit on waiting for HT to account for first startup;
  248. * if the image is doing a CRC calculation before programming the PMU
  249. * for HT availability, it could take a couple hundred ms more, so
  250. * max out at a 1 second (1000000us).
  251. */
  252. #undef PMU_MAX_TRANSITION_DLY
  253. #define PMU_MAX_TRANSITION_DLY 1000000
  254. /* Value for ChipClockCSR during initial setup */
  255. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  256. SBSDIO_ALP_AVAIL_REQ)
  257. /* Flags for SDH calls */
  258. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  259. /*
  260. * Conversion of 802.1D priority to precedence level
  261. */
  262. static uint prio2prec(u32 prio)
  263. {
  264. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  265. (prio^2) : prio;
  266. }
  267. /* core registers */
  268. struct sdpcmd_regs {
  269. u32 corecontrol; /* 0x00, rev8 */
  270. u32 corestatus; /* rev8 */
  271. u32 PAD[1];
  272. u32 biststatus; /* rev8 */
  273. /* PCMCIA access */
  274. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  275. u16 PAD[1];
  276. u16 pcmciamesportalmask; /* rev8 */
  277. u16 PAD[1];
  278. u16 pcmciawrframebc; /* rev8 */
  279. u16 PAD[1];
  280. u16 pcmciaunderflowtimer; /* rev8 */
  281. u16 PAD[1];
  282. /* interrupt */
  283. u32 intstatus; /* 0x020, rev8 */
  284. u32 hostintmask; /* rev8 */
  285. u32 intmask; /* rev8 */
  286. u32 sbintstatus; /* rev8 */
  287. u32 sbintmask; /* rev8 */
  288. u32 funcintmask; /* rev4 */
  289. u32 PAD[2];
  290. u32 tosbmailbox; /* 0x040, rev8 */
  291. u32 tohostmailbox; /* rev8 */
  292. u32 tosbmailboxdata; /* rev8 */
  293. u32 tohostmailboxdata; /* rev8 */
  294. /* synchronized access to registers in SDIO clock domain */
  295. u32 sdioaccess; /* 0x050, rev8 */
  296. u32 PAD[3];
  297. /* PCMCIA frame control */
  298. u8 pcmciaframectrl; /* 0x060, rev8 */
  299. u8 PAD[3];
  300. u8 pcmciawatermark; /* rev8 */
  301. u8 PAD[155];
  302. /* interrupt batching control */
  303. u32 intrcvlazy; /* 0x100, rev8 */
  304. u32 PAD[3];
  305. /* counters */
  306. u32 cmd52rd; /* 0x110, rev8 */
  307. u32 cmd52wr; /* rev8 */
  308. u32 cmd53rd; /* rev8 */
  309. u32 cmd53wr; /* rev8 */
  310. u32 abort; /* rev8 */
  311. u32 datacrcerror; /* rev8 */
  312. u32 rdoutofsync; /* rev8 */
  313. u32 wroutofsync; /* rev8 */
  314. u32 writebusy; /* rev8 */
  315. u32 readwait; /* rev8 */
  316. u32 readterm; /* rev8 */
  317. u32 writeterm; /* rev8 */
  318. u32 PAD[40];
  319. u32 clockctlstatus; /* rev8 */
  320. u32 PAD[7];
  321. u32 PAD[128]; /* DMA engines */
  322. /* SDIO/PCMCIA CIS region */
  323. char cis[512]; /* 0x400-0x5ff, rev6 */
  324. /* PCMCIA function control registers */
  325. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  326. u16 PAD[55];
  327. /* PCMCIA backplane access */
  328. u16 backplanecsr; /* 0x76E, rev6 */
  329. u16 backplaneaddr0; /* rev6 */
  330. u16 backplaneaddr1; /* rev6 */
  331. u16 backplaneaddr2; /* rev6 */
  332. u16 backplaneaddr3; /* rev6 */
  333. u16 backplanedata0; /* rev6 */
  334. u16 backplanedata1; /* rev6 */
  335. u16 backplanedata2; /* rev6 */
  336. u16 backplanedata3; /* rev6 */
  337. u16 PAD[31];
  338. /* sprom "size" & "blank" info */
  339. u16 spromstatus; /* 0x7BE, rev2 */
  340. u32 PAD[464];
  341. u16 PAD[0x80];
  342. };
  343. #ifdef BCMDBG
  344. /* Device console log buffer state */
  345. struct brcmf_console {
  346. uint count; /* Poll interval msec counter */
  347. uint log_addr; /* Log struct address (fixed) */
  348. struct rte_log_le log_le; /* Log struct (host copy) */
  349. uint bufsize; /* Size of log buffer */
  350. u8 *buf; /* Log buffer (host copy) */
  351. uint last; /* Last buffer read index */
  352. };
  353. #endif /* BCMDBG */
  354. struct sdpcm_shared {
  355. u32 flags;
  356. u32 trap_addr;
  357. u32 assert_exp_addr;
  358. u32 assert_file_addr;
  359. u32 assert_line;
  360. u32 console_addr; /* Address of struct rte_console */
  361. u32 msgtrace_addr;
  362. u8 tag[32];
  363. };
  364. struct sdpcm_shared_le {
  365. __le32 flags;
  366. __le32 trap_addr;
  367. __le32 assert_exp_addr;
  368. __le32 assert_file_addr;
  369. __le32 assert_line;
  370. __le32 console_addr; /* Address of struct rte_console */
  371. __le32 msgtrace_addr;
  372. u8 tag[32];
  373. };
  374. /* misc chip info needed by some of the routines */
  375. /* Private data for SDIO bus interaction */
  376. struct brcmf_bus {
  377. struct brcmf_pub *drvr;
  378. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  379. struct chip_info *ci; /* Chip info struct */
  380. char *vars; /* Variables (from CIS and/or other) */
  381. uint varsz; /* Size of variables buffer */
  382. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  383. u32 hostintmask; /* Copy of Host Interrupt Mask */
  384. u32 intstatus; /* Intstatus bits (events) pending */
  385. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  386. bool fcstate; /* State of dongle flow-control */
  387. uint blocksize; /* Block size of SDIO transfers */
  388. uint roundup; /* Max roundup limit */
  389. struct pktq txq; /* Queue length used for flow-control */
  390. u8 flowcontrol; /* per prio flow control bitmask */
  391. u8 tx_seq; /* Transmit sequence number (next) */
  392. u8 tx_max; /* Maximum transmit sequence allowed */
  393. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  394. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  395. u16 nextlen; /* Next Read Len from last header */
  396. u8 rx_seq; /* Receive sequence number (expected) */
  397. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  398. uint rxbound; /* Rx frames to read before resched */
  399. uint txbound; /* Tx frames to send before resched */
  400. uint txminmax;
  401. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  402. struct sk_buff_head glom; /* Packet list for glommed superframe */
  403. uint glomerr; /* Glom packet read errors */
  404. u8 *rxbuf; /* Buffer for receiving control packets */
  405. uint rxblen; /* Allocated length of rxbuf */
  406. u8 *rxctl; /* Aligned pointer into rxbuf */
  407. u8 *databuf; /* Buffer for receiving big glom packet */
  408. u8 *dataptr; /* Aligned pointer into databuf */
  409. uint rxlen; /* Length of valid data in buffer */
  410. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  411. bool intr; /* Use interrupts */
  412. bool poll; /* Use polling */
  413. bool ipend; /* Device interrupt is pending */
  414. uint intrcount; /* Count of device interrupt callbacks */
  415. uint lastintrs; /* Count as of last watchdog timer */
  416. uint spurious; /* Count of spurious interrupts */
  417. uint pollrate; /* Ticks between device polls */
  418. uint polltick; /* Tick counter */
  419. uint pollcnt; /* Count of active polls */
  420. #ifdef BCMDBG
  421. uint console_interval;
  422. struct brcmf_console console; /* Console output polling support */
  423. uint console_addr; /* Console address from shared struct */
  424. #endif /* BCMDBG */
  425. uint regfails; /* Count of R_REG failures */
  426. uint clkstate; /* State of sd and backplane clock(s) */
  427. bool activity; /* Activity flag for clock down */
  428. s32 idletime; /* Control for activity timeout */
  429. s32 idlecount; /* Activity timeout counter */
  430. s32 idleclock; /* How to set bus driver when idle */
  431. s32 sd_rxchain;
  432. bool use_rxchain; /* If brcmf should use PKT chains */
  433. bool sleeping; /* Is SDIO bus sleeping? */
  434. bool rxflow_mode; /* Rx flow control mode */
  435. bool rxflow; /* Is rx flow control on */
  436. bool alp_only; /* Don't use HT clock (ALP only) */
  437. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  438. bool usebufpool;
  439. /* Some additional counters */
  440. uint tx_sderrs; /* Count of tx attempts with sd errors */
  441. uint fcqueued; /* Tx packets that got queued */
  442. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  443. uint rx_toolong; /* Receive frames too long to receive */
  444. uint rxc_errors; /* SDIO errors when reading control frames */
  445. uint rx_hdrfail; /* SDIO errors on header reads */
  446. uint rx_badhdr; /* Bad received headers (roosync?) */
  447. uint rx_badseq; /* Mismatched rx sequence number */
  448. uint fc_rcvd; /* Number of flow-control events received */
  449. uint fc_xoff; /* Number which turned on flow-control */
  450. uint fc_xon; /* Number which turned off flow-control */
  451. uint rxglomfail; /* Failed deglom attempts */
  452. uint rxglomframes; /* Number of glom frames (superframes) */
  453. uint rxglompkts; /* Number of packets from glom frames */
  454. uint f2rxhdrs; /* Number of header reads */
  455. uint f2rxdata; /* Number of frame data reads */
  456. uint f2txdata; /* Number of f2 frame writes */
  457. uint f1regdata; /* Number of f1 register accesses */
  458. u8 *ctrl_frame_buf;
  459. u32 ctrl_frame_len;
  460. bool ctrl_frame_stat;
  461. spinlock_t txqlock;
  462. wait_queue_head_t ctrl_wait;
  463. wait_queue_head_t dcmd_resp_wait;
  464. struct timer_list timer;
  465. struct completion watchdog_wait;
  466. struct task_struct *watchdog_tsk;
  467. bool wd_timer_valid;
  468. uint save_ms;
  469. struct task_struct *dpc_tsk;
  470. struct completion dpc_wait;
  471. struct semaphore sdsem;
  472. const char *fw_name;
  473. const struct firmware *firmware;
  474. const char *nv_name;
  475. u32 fw_ptr;
  476. };
  477. /* clkstate */
  478. #define CLK_NONE 0
  479. #define CLK_SDONLY 1
  480. #define CLK_PENDING 2 /* Not used yet */
  481. #define CLK_AVAIL 3
  482. #ifdef BCMDBG
  483. static int qcount[NUMPRIO];
  484. static int tx_packets[NUMPRIO];
  485. #endif /* BCMDBG */
  486. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  487. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  488. /* Retry count for register access failures */
  489. static const uint retry_limit = 2;
  490. /* Limit on rounding up frames */
  491. static const uint max_roundup = 512;
  492. #define ALIGNMENT 4
  493. static void pkt_align(struct sk_buff *p, int len, int align)
  494. {
  495. uint datalign;
  496. datalign = (unsigned long)(p->data);
  497. datalign = roundup(datalign, (align)) - datalign;
  498. if (datalign)
  499. skb_pull(p, datalign);
  500. __skb_trim(p, len);
  501. }
  502. /* To check if there's window offered */
  503. static bool data_ok(struct brcmf_bus *bus)
  504. {
  505. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  506. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  507. }
  508. /*
  509. * Reads a register in the SDIO hardware block. This block occupies a series of
  510. * adresses on the 32 bit backplane bus.
  511. */
  512. static void
  513. r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  514. {
  515. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  516. *retryvar = 0;
  517. do {
  518. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  519. bus->ci->c_inf[idx].base + reg_offset,
  520. sizeof(u32));
  521. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  522. (++(*retryvar) <= retry_limit));
  523. if (*retryvar) {
  524. bus->regfails += (*retryvar-1);
  525. if (*retryvar > retry_limit) {
  526. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  527. *regvar = 0;
  528. }
  529. }
  530. }
  531. static void
  532. w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  533. {
  534. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  535. *retryvar = 0;
  536. do {
  537. brcmf_sdcard_reg_write(bus->sdiodev,
  538. bus->ci->c_inf[idx].base + reg_offset,
  539. sizeof(u32), regval);
  540. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  541. (++(*retryvar) <= retry_limit));
  542. if (*retryvar) {
  543. bus->regfails += (*retryvar-1);
  544. if (*retryvar > retry_limit)
  545. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  546. reg_offset);
  547. }
  548. }
  549. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  550. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  551. /* Packet free applicable unconditionally for sdio and sdspi.
  552. * Conditional if bufpool was present for gspi bus.
  553. */
  554. static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
  555. {
  556. if (bus->usebufpool)
  557. brcmu_pkt_buf_free_skb(pkt);
  558. }
  559. /* Turn backplane clock on or off */
  560. static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
  561. {
  562. int err;
  563. u8 clkctl, clkreq, devctl;
  564. unsigned long timeout;
  565. brcmf_dbg(TRACE, "Enter\n");
  566. clkctl = 0;
  567. if (on) {
  568. /* Request HT Avail */
  569. clkreq =
  570. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  571. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  572. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  573. if (err) {
  574. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  575. return -EBADE;
  576. }
  577. /* Check current status */
  578. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  579. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  580. if (err) {
  581. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  582. return -EBADE;
  583. }
  584. /* Go to pending and await interrupt if appropriate */
  585. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  586. /* Allow only clock-available interrupt */
  587. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  588. SDIO_FUNC_1,
  589. SBSDIO_DEVICE_CTL, &err);
  590. if (err) {
  591. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  592. err);
  593. return -EBADE;
  594. }
  595. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  596. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  597. SBSDIO_DEVICE_CTL, devctl, &err);
  598. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  599. bus->clkstate = CLK_PENDING;
  600. return 0;
  601. } else if (bus->clkstate == CLK_PENDING) {
  602. /* Cancel CA-only interrupt filter */
  603. devctl =
  604. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  605. SBSDIO_DEVICE_CTL, &err);
  606. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  607. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  608. SBSDIO_DEVICE_CTL, devctl, &err);
  609. }
  610. /* Otherwise, wait here (polling) for HT Avail */
  611. timeout = jiffies +
  612. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  613. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  614. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  615. SDIO_FUNC_1,
  616. SBSDIO_FUNC1_CHIPCLKCSR,
  617. &err);
  618. if (time_after(jiffies, timeout))
  619. break;
  620. else
  621. usleep_range(5000, 10000);
  622. }
  623. if (err) {
  624. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  625. return -EBADE;
  626. }
  627. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  628. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  629. PMU_MAX_TRANSITION_DLY, clkctl);
  630. return -EBADE;
  631. }
  632. /* Mark clock available */
  633. bus->clkstate = CLK_AVAIL;
  634. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  635. #if defined(BCMDBG)
  636. if (bus->alp_only != true) {
  637. if (SBSDIO_ALPONLY(clkctl))
  638. brcmf_dbg(ERROR, "HT Clock should be on\n");
  639. }
  640. #endif /* defined (BCMDBG) */
  641. bus->activity = true;
  642. } else {
  643. clkreq = 0;
  644. if (bus->clkstate == CLK_PENDING) {
  645. /* Cancel CA-only interrupt filter */
  646. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  647. SDIO_FUNC_1,
  648. SBSDIO_DEVICE_CTL, &err);
  649. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  650. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  651. SBSDIO_DEVICE_CTL, devctl, &err);
  652. }
  653. bus->clkstate = CLK_SDONLY;
  654. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  655. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  656. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  657. if (err) {
  658. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  659. err);
  660. return -EBADE;
  661. }
  662. }
  663. return 0;
  664. }
  665. /* Change idle/active SD state */
  666. static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
  667. {
  668. brcmf_dbg(TRACE, "Enter\n");
  669. if (on)
  670. bus->clkstate = CLK_SDONLY;
  671. else
  672. bus->clkstate = CLK_NONE;
  673. return 0;
  674. }
  675. /* Transition SD and backplane clock readiness */
  676. static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
  677. {
  678. #ifdef BCMDBG
  679. uint oldstate = bus->clkstate;
  680. #endif /* BCMDBG */
  681. brcmf_dbg(TRACE, "Enter\n");
  682. /* Early exit if we're already there */
  683. if (bus->clkstate == target) {
  684. if (target == CLK_AVAIL) {
  685. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  686. bus->activity = true;
  687. }
  688. return 0;
  689. }
  690. switch (target) {
  691. case CLK_AVAIL:
  692. /* Make sure SD clock is available */
  693. if (bus->clkstate == CLK_NONE)
  694. brcmf_sdbrcm_sdclk(bus, true);
  695. /* Now request HT Avail on the backplane */
  696. brcmf_sdbrcm_htclk(bus, true, pendok);
  697. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  698. bus->activity = true;
  699. break;
  700. case CLK_SDONLY:
  701. /* Remove HT request, or bring up SD clock */
  702. if (bus->clkstate == CLK_NONE)
  703. brcmf_sdbrcm_sdclk(bus, true);
  704. else if (bus->clkstate == CLK_AVAIL)
  705. brcmf_sdbrcm_htclk(bus, false, false);
  706. else
  707. brcmf_dbg(ERROR, "request for %d -> %d\n",
  708. bus->clkstate, target);
  709. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  710. break;
  711. case CLK_NONE:
  712. /* Make sure to remove HT request */
  713. if (bus->clkstate == CLK_AVAIL)
  714. brcmf_sdbrcm_htclk(bus, false, false);
  715. /* Now remove the SD clock */
  716. brcmf_sdbrcm_sdclk(bus, false);
  717. brcmf_sdbrcm_wd_timer(bus, 0);
  718. break;
  719. }
  720. #ifdef BCMDBG
  721. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  722. #endif /* BCMDBG */
  723. return 0;
  724. }
  725. static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
  726. {
  727. uint retries = 0;
  728. brcmf_dbg(INFO, "request %s (currently %s)\n",
  729. sleep ? "SLEEP" : "WAKE",
  730. bus->sleeping ? "SLEEP" : "WAKE");
  731. /* Done if we're already in the requested state */
  732. if (sleep == bus->sleeping)
  733. return 0;
  734. /* Going to sleep: set the alarm and turn off the lights... */
  735. if (sleep) {
  736. /* Don't sleep if something is pending */
  737. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  738. return -EBUSY;
  739. /* Make sure the controller has the bus up */
  740. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  741. /* Tell device to start using OOB wakeup */
  742. w_sdreg32(bus, SMB_USE_OOB,
  743. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  744. if (retries > retry_limit)
  745. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  746. /* Turn off our contribution to the HT clock request */
  747. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  748. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  749. SBSDIO_FUNC1_CHIPCLKCSR,
  750. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  751. /* Isolate the bus */
  752. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  753. SBSDIO_DEVICE_CTL,
  754. SBSDIO_DEVCTL_PADS_ISO, NULL);
  755. /* Change state */
  756. bus->sleeping = true;
  757. } else {
  758. /* Waking up: bus power up is ok, set local state */
  759. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  760. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  761. /* Make sure the controller has the bus up */
  762. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  763. /* Send misc interrupt to indicate OOB not needed */
  764. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  765. &retries);
  766. if (retries <= retry_limit)
  767. w_sdreg32(bus, SMB_DEV_INT,
  768. offsetof(struct sdpcmd_regs, tosbmailbox),
  769. &retries);
  770. if (retries > retry_limit)
  771. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  772. /* Make sure we have SD bus access */
  773. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  774. /* Change state */
  775. bus->sleeping = false;
  776. }
  777. return 0;
  778. }
  779. static void bus_wake(struct brcmf_bus *bus)
  780. {
  781. if (bus->sleeping)
  782. brcmf_sdbrcm_bussleep(bus, false);
  783. }
  784. static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
  785. {
  786. u32 intstatus = 0;
  787. u32 hmb_data;
  788. u8 fcbits;
  789. uint retries = 0;
  790. brcmf_dbg(TRACE, "Enter\n");
  791. /* Read mailbox data and ack that we did so */
  792. r_sdreg32(bus, &hmb_data,
  793. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  794. if (retries <= retry_limit)
  795. w_sdreg32(bus, SMB_INT_ACK,
  796. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  797. bus->f1regdata += 2;
  798. /* Dongle recomposed rx frames, accept them again */
  799. if (hmb_data & HMB_DATA_NAKHANDLED) {
  800. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  801. bus->rx_seq);
  802. if (!bus->rxskip)
  803. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  804. bus->rxskip = false;
  805. intstatus |= I_HMB_FRAME_IND;
  806. }
  807. /*
  808. * DEVREADY does not occur with gSPI.
  809. */
  810. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  811. bus->sdpcm_ver =
  812. (hmb_data & HMB_DATA_VERSION_MASK) >>
  813. HMB_DATA_VERSION_SHIFT;
  814. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  815. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  816. "expecting %d\n",
  817. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  818. else
  819. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  820. bus->sdpcm_ver);
  821. }
  822. /*
  823. * Flow Control has been moved into the RX headers and this out of band
  824. * method isn't used any more.
  825. * remaining backward compatible with older dongles.
  826. */
  827. if (hmb_data & HMB_DATA_FC) {
  828. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  829. HMB_DATA_FCDATA_SHIFT;
  830. if (fcbits & ~bus->flowcontrol)
  831. bus->fc_xoff++;
  832. if (bus->flowcontrol & ~fcbits)
  833. bus->fc_xon++;
  834. bus->fc_rcvd++;
  835. bus->flowcontrol = fcbits;
  836. }
  837. /* Shouldn't be any others */
  838. if (hmb_data & ~(HMB_DATA_DEVREADY |
  839. HMB_DATA_NAKHANDLED |
  840. HMB_DATA_FC |
  841. HMB_DATA_FWREADY |
  842. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  843. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  844. hmb_data);
  845. return intstatus;
  846. }
  847. static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
  848. {
  849. uint retries = 0;
  850. u16 lastrbc;
  851. u8 hi, lo;
  852. int err;
  853. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  854. abort ? "abort command, " : "",
  855. rtx ? ", send NAK" : "");
  856. if (abort)
  857. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  858. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  859. SBSDIO_FUNC1_FRAMECTRL,
  860. SFC_RF_TERM, &err);
  861. bus->f1regdata++;
  862. /* Wait until the packet has been flushed (device/FIFO stable) */
  863. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  864. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  865. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  866. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  867. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  868. bus->f1regdata += 2;
  869. if ((hi == 0) && (lo == 0))
  870. break;
  871. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  872. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  873. lastrbc, (hi << 8) + lo);
  874. }
  875. lastrbc = (hi << 8) + lo;
  876. }
  877. if (!retries)
  878. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  879. else
  880. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  881. if (rtx) {
  882. bus->rxrtx++;
  883. w_sdreg32(bus, SMB_NAK,
  884. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  885. bus->f1regdata++;
  886. if (retries <= retry_limit)
  887. bus->rxskip = true;
  888. }
  889. /* Clear partial in any case */
  890. bus->nextlen = 0;
  891. /* If we can't reach the device, signal failure */
  892. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  893. bus->drvr->busstate = BRCMF_BUS_DOWN;
  894. }
  895. /* copy a buffer into a pkt buffer chain */
  896. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
  897. {
  898. uint n, ret = 0;
  899. struct sk_buff *p;
  900. u8 *buf;
  901. buf = bus->dataptr;
  902. /* copy the data */
  903. skb_queue_walk(&bus->glom, p) {
  904. n = min_t(uint, p->len, len);
  905. memcpy(p->data, buf, n);
  906. buf += n;
  907. len -= n;
  908. ret += n;
  909. if (!len)
  910. break;
  911. }
  912. return ret;
  913. }
  914. /* return total length of buffer chain */
  915. static uint brcmf_sdbrcm_glom_len(struct brcmf_bus *bus)
  916. {
  917. struct sk_buff *p;
  918. uint total;
  919. total = 0;
  920. skb_queue_walk(&bus->glom, p)
  921. total += p->len;
  922. return total;
  923. }
  924. static void brcmf_sdbrcm_free_glom(struct brcmf_bus *bus)
  925. {
  926. struct sk_buff *cur, *next;
  927. skb_queue_walk_safe(&bus->glom, cur, next) {
  928. skb_unlink(cur, &bus->glom);
  929. brcmu_pkt_buf_free_skb(cur);
  930. }
  931. }
  932. static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
  933. {
  934. u16 dlen, totlen;
  935. u8 *dptr, num = 0;
  936. u16 sublen, check;
  937. struct sk_buff *pfirst, *plast, *pnext, *save_pfirst;
  938. int errcode;
  939. u8 chan, seq, doff, sfdoff;
  940. u8 txmax;
  941. int ifidx = 0;
  942. bool usechain = bus->use_rxchain;
  943. /* If packets, issue read(s) and send up packet chain */
  944. /* Return sequence numbers consumed? */
  945. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  946. bus->glomd, skb_peek(&bus->glom));
  947. /* If there's a descriptor, generate the packet chain */
  948. if (bus->glomd) {
  949. pfirst = plast = pnext = NULL;
  950. dlen = (u16) (bus->glomd->len);
  951. dptr = bus->glomd->data;
  952. if (!dlen || (dlen & 1)) {
  953. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  954. dlen);
  955. dlen = 0;
  956. }
  957. for (totlen = num = 0; dlen; num++) {
  958. /* Get (and move past) next length */
  959. sublen = get_unaligned_le16(dptr);
  960. dlen -= sizeof(u16);
  961. dptr += sizeof(u16);
  962. if ((sublen < SDPCM_HDRLEN) ||
  963. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  964. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  965. num, sublen);
  966. pnext = NULL;
  967. break;
  968. }
  969. if (sublen % BRCMF_SDALIGN) {
  970. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  971. sublen, BRCMF_SDALIGN);
  972. usechain = false;
  973. }
  974. totlen += sublen;
  975. /* For last frame, adjust read len so total
  976. is a block multiple */
  977. if (!dlen) {
  978. sublen +=
  979. (roundup(totlen, bus->blocksize) - totlen);
  980. totlen = roundup(totlen, bus->blocksize);
  981. }
  982. /* Allocate/chain packet for next subframe */
  983. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  984. if (pnext == NULL) {
  985. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  986. num, sublen);
  987. break;
  988. }
  989. skb_queue_tail(&bus->glom, pnext);
  990. /* Adhere to start alignment requirements */
  991. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  992. }
  993. /* If all allocations succeeded, save packet chain
  994. in bus structure */
  995. if (pnext) {
  996. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  997. totlen, num);
  998. if (BRCMF_GLOM_ON() && bus->nextlen &&
  999. totlen != bus->nextlen) {
  1000. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1001. bus->nextlen, totlen, rxseq);
  1002. }
  1003. pfirst = pnext = NULL;
  1004. } else {
  1005. brcmf_sdbrcm_free_glom(bus);
  1006. num = 0;
  1007. }
  1008. /* Done with descriptor packet */
  1009. brcmu_pkt_buf_free_skb(bus->glomd);
  1010. bus->glomd = NULL;
  1011. bus->nextlen = 0;
  1012. }
  1013. /* Ok -- either we just generated a packet chain,
  1014. or had one from before */
  1015. if (!skb_queue_empty(&bus->glom)) {
  1016. if (BRCMF_GLOM_ON()) {
  1017. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1018. skb_queue_walk(&bus->glom, pnext) {
  1019. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1020. pnext, (u8 *) (pnext->data),
  1021. pnext->len, pnext->len);
  1022. }
  1023. }
  1024. pfirst = skb_peek(&bus->glom);
  1025. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1026. /* Do an SDIO read for the superframe. Configurable iovar to
  1027. * read directly into the chained packet, or allocate a large
  1028. * packet and and copy into the chain.
  1029. */
  1030. if (usechain) {
  1031. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1032. bus->sdiodev->sbwad,
  1033. SDIO_FUNC_2,
  1034. F2SYNC, (u8 *) pfirst->data, dlen,
  1035. pfirst);
  1036. } else if (bus->dataptr) {
  1037. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1038. bus->sdiodev->sbwad,
  1039. SDIO_FUNC_2,
  1040. F2SYNC, bus->dataptr, dlen,
  1041. NULL);
  1042. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1043. if (sublen != dlen) {
  1044. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1045. dlen, sublen);
  1046. errcode = -1;
  1047. }
  1048. pnext = NULL;
  1049. } else {
  1050. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1051. dlen);
  1052. errcode = -1;
  1053. }
  1054. bus->f2rxdata++;
  1055. /* On failure, kill the superframe, allow a couple retries */
  1056. if (errcode < 0) {
  1057. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1058. dlen, errcode);
  1059. bus->drvr->rx_errors++;
  1060. if (bus->glomerr++ < 3) {
  1061. brcmf_sdbrcm_rxfail(bus, true, true);
  1062. } else {
  1063. bus->glomerr = 0;
  1064. brcmf_sdbrcm_rxfail(bus, true, false);
  1065. bus->rxglomfail++;
  1066. brcmf_sdbrcm_free_glom(bus);
  1067. }
  1068. return 0;
  1069. }
  1070. #ifdef BCMDBG
  1071. if (BRCMF_GLOM_ON()) {
  1072. printk(KERN_DEBUG "SUPERFRAME:\n");
  1073. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1074. pfirst->data, min_t(int, pfirst->len, 48));
  1075. }
  1076. #endif
  1077. /* Validate the superframe header */
  1078. dptr = (u8 *) (pfirst->data);
  1079. sublen = get_unaligned_le16(dptr);
  1080. check = get_unaligned_le16(dptr + sizeof(u16));
  1081. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1082. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1083. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1084. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1085. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1086. bus->nextlen, seq);
  1087. bus->nextlen = 0;
  1088. }
  1089. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1090. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1091. errcode = 0;
  1092. if ((u16)~(sublen ^ check)) {
  1093. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1094. sublen, check);
  1095. errcode = -1;
  1096. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1097. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1098. sublen, roundup(sublen, bus->blocksize),
  1099. dlen);
  1100. errcode = -1;
  1101. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1102. SDPCM_GLOM_CHANNEL) {
  1103. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1104. SDPCM_PACKET_CHANNEL(
  1105. &dptr[SDPCM_FRAMETAG_LEN]));
  1106. errcode = -1;
  1107. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1108. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1109. errcode = -1;
  1110. } else if ((doff < SDPCM_HDRLEN) ||
  1111. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1112. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1113. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1114. errcode = -1;
  1115. }
  1116. /* Check sequence number of superframe SW header */
  1117. if (rxseq != seq) {
  1118. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1119. seq, rxseq);
  1120. bus->rx_badseq++;
  1121. rxseq = seq;
  1122. }
  1123. /* Check window for sanity */
  1124. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1125. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1126. txmax, bus->tx_seq);
  1127. txmax = bus->tx_seq + 2;
  1128. }
  1129. bus->tx_max = txmax;
  1130. /* Remove superframe header, remember offset */
  1131. skb_pull(pfirst, doff);
  1132. sfdoff = doff;
  1133. /* Validate all the subframe headers */
  1134. for (num = 0, pnext = pfirst; pnext && !errcode;
  1135. num++, pnext = pnext->next) {
  1136. dptr = (u8 *) (pnext->data);
  1137. dlen = (u16) (pnext->len);
  1138. sublen = get_unaligned_le16(dptr);
  1139. check = get_unaligned_le16(dptr + sizeof(u16));
  1140. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1141. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1142. #ifdef BCMDBG
  1143. if (BRCMF_GLOM_ON()) {
  1144. printk(KERN_DEBUG "subframe:\n");
  1145. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1146. dptr, 32);
  1147. }
  1148. #endif
  1149. if ((u16)~(sublen ^ check)) {
  1150. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1151. num, sublen, check);
  1152. errcode = -1;
  1153. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1154. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1155. num, sublen, dlen);
  1156. errcode = -1;
  1157. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1158. (chan != SDPCM_EVENT_CHANNEL)) {
  1159. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1160. num, chan);
  1161. errcode = -1;
  1162. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1163. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1164. num, doff, sublen, SDPCM_HDRLEN);
  1165. errcode = -1;
  1166. }
  1167. }
  1168. if (errcode) {
  1169. /* Terminate frame on error, request
  1170. a couple retries */
  1171. if (bus->glomerr++ < 3) {
  1172. /* Restore superframe header space */
  1173. skb_push(pfirst, sfdoff);
  1174. brcmf_sdbrcm_rxfail(bus, true, true);
  1175. } else {
  1176. bus->glomerr = 0;
  1177. brcmf_sdbrcm_rxfail(bus, true, false);
  1178. bus->rxglomfail++;
  1179. brcmf_sdbrcm_free_glom(bus);
  1180. }
  1181. bus->nextlen = 0;
  1182. return 0;
  1183. }
  1184. /* Basic SD framing looks ok - process each packet (header) */
  1185. save_pfirst = pfirst;
  1186. plast = NULL;
  1187. for (num = 0; pfirst; rxseq++, pfirst = pnext) {
  1188. pnext = pfirst->next;
  1189. pfirst->next = NULL;
  1190. dptr = (u8 *) (pfirst->data);
  1191. sublen = get_unaligned_le16(dptr);
  1192. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1193. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1194. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1195. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1196. num, pfirst, pfirst->data,
  1197. pfirst->len, sublen, chan, seq);
  1198. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1199. chan == SDPCM_EVENT_CHANNEL */
  1200. if (rxseq != seq) {
  1201. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1202. seq, rxseq);
  1203. bus->rx_badseq++;
  1204. rxseq = seq;
  1205. }
  1206. #ifdef BCMDBG
  1207. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1208. printk(KERN_DEBUG "Rx Subframe Data:\n");
  1209. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1210. dptr, dlen);
  1211. }
  1212. #endif
  1213. __skb_trim(pfirst, sublen);
  1214. skb_pull(pfirst, doff);
  1215. if (pfirst->len == 0) {
  1216. brcmu_pkt_buf_free_skb(pfirst);
  1217. if (plast)
  1218. plast->next = pnext;
  1219. else
  1220. save_pfirst = pnext;
  1221. continue;
  1222. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
  1223. pfirst) != 0) {
  1224. brcmf_dbg(ERROR, "rx protocol error\n");
  1225. bus->drvr->rx_errors++;
  1226. brcmu_pkt_buf_free_skb(pfirst);
  1227. if (plast)
  1228. plast->next = pnext;
  1229. else
  1230. save_pfirst = pnext;
  1231. continue;
  1232. }
  1233. /* this packet will go up, link back into
  1234. chain and count it */
  1235. pfirst->next = pnext;
  1236. plast = pfirst;
  1237. num++;
  1238. #ifdef BCMDBG
  1239. if (BRCMF_GLOM_ON()) {
  1240. brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1241. num, pfirst, pfirst->data,
  1242. pfirst->len, pfirst->next,
  1243. pfirst->prev);
  1244. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1245. pfirst->data,
  1246. min_t(int, pfirst->len, 32));
  1247. }
  1248. #endif /* BCMDBG */
  1249. }
  1250. if (num) {
  1251. up(&bus->sdsem);
  1252. brcmf_rx_frame(bus->drvr, ifidx, save_pfirst, num);
  1253. down(&bus->sdsem);
  1254. }
  1255. bus->rxglomframes++;
  1256. bus->rxglompkts += num;
  1257. }
  1258. return num;
  1259. }
  1260. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
  1261. bool *pending)
  1262. {
  1263. DECLARE_WAITQUEUE(wait, current);
  1264. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1265. /* Wait until control frame is available */
  1266. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1267. set_current_state(TASK_INTERRUPTIBLE);
  1268. while (!(*condition) && (!signal_pending(current) && timeout))
  1269. timeout = schedule_timeout(timeout);
  1270. if (signal_pending(current))
  1271. *pending = true;
  1272. set_current_state(TASK_RUNNING);
  1273. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1274. return timeout;
  1275. }
  1276. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
  1277. {
  1278. if (waitqueue_active(&bus->dcmd_resp_wait))
  1279. wake_up_interruptible(&bus->dcmd_resp_wait);
  1280. return 0;
  1281. }
  1282. static void
  1283. brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
  1284. {
  1285. uint rdlen, pad;
  1286. int sdret;
  1287. brcmf_dbg(TRACE, "Enter\n");
  1288. /* Set rxctl for frame (w/optional alignment) */
  1289. bus->rxctl = bus->rxbuf;
  1290. bus->rxctl += BRCMF_FIRSTREAD;
  1291. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1292. if (pad)
  1293. bus->rxctl += (BRCMF_SDALIGN - pad);
  1294. bus->rxctl -= BRCMF_FIRSTREAD;
  1295. /* Copy the already-read portion over */
  1296. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1297. if (len <= BRCMF_FIRSTREAD)
  1298. goto gotpkt;
  1299. /* Raise rdlen to next SDIO block to avoid tail command */
  1300. rdlen = len - BRCMF_FIRSTREAD;
  1301. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1302. pad = bus->blocksize - (rdlen % bus->blocksize);
  1303. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1304. ((len + pad) < bus->drvr->maxctl))
  1305. rdlen += pad;
  1306. } else if (rdlen % BRCMF_SDALIGN) {
  1307. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1308. }
  1309. /* Satisfy length-alignment requirements */
  1310. if (rdlen & (ALIGNMENT - 1))
  1311. rdlen = roundup(rdlen, ALIGNMENT);
  1312. /* Drop if the read is too big or it exceeds our maximum */
  1313. if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
  1314. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1315. rdlen, bus->drvr->maxctl);
  1316. bus->drvr->rx_errors++;
  1317. brcmf_sdbrcm_rxfail(bus, false, false);
  1318. goto done;
  1319. }
  1320. if ((len - doff) > bus->drvr->maxctl) {
  1321. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1322. len, len - doff, bus->drvr->maxctl);
  1323. bus->drvr->rx_errors++;
  1324. bus->rx_toolong++;
  1325. brcmf_sdbrcm_rxfail(bus, false, false);
  1326. goto done;
  1327. }
  1328. /* Read remainder of frame body into the rxctl buffer */
  1329. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1330. bus->sdiodev->sbwad,
  1331. SDIO_FUNC_2,
  1332. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
  1333. NULL);
  1334. bus->f2rxdata++;
  1335. /* Control frame failures need retransmission */
  1336. if (sdret < 0) {
  1337. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1338. rdlen, sdret);
  1339. bus->rxc_errors++;
  1340. brcmf_sdbrcm_rxfail(bus, true, true);
  1341. goto done;
  1342. }
  1343. gotpkt:
  1344. #ifdef BCMDBG
  1345. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  1346. printk(KERN_DEBUG "RxCtrl:\n");
  1347. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
  1348. }
  1349. #endif
  1350. /* Point to valid data and indicate its length */
  1351. bus->rxctl += doff;
  1352. bus->rxlen = len - doff;
  1353. done:
  1354. /* Awake any waiters */
  1355. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1356. }
  1357. /* Pad read to blocksize for efficiency */
  1358. static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
  1359. {
  1360. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1361. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1362. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1363. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1364. *rdlen += *pad;
  1365. } else if (*rdlen % BRCMF_SDALIGN) {
  1366. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1367. }
  1368. }
  1369. static void
  1370. brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
  1371. struct sk_buff **pkt, u8 **rxbuf)
  1372. {
  1373. int sdret; /* Return code from calls */
  1374. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1375. if (*pkt == NULL)
  1376. return;
  1377. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1378. *rxbuf = (u8 *) ((*pkt)->data);
  1379. /* Read the entire frame */
  1380. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1381. SDIO_FUNC_2, F2SYNC,
  1382. *rxbuf, rdlen, *pkt);
  1383. bus->f2rxdata++;
  1384. if (sdret < 0) {
  1385. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1386. rdlen, sdret);
  1387. brcmu_pkt_buf_free_skb(*pkt);
  1388. bus->drvr->rx_errors++;
  1389. /* Force retry w/normal header read.
  1390. * Don't attempt NAK for
  1391. * gSPI
  1392. */
  1393. brcmf_sdbrcm_rxfail(bus, true, true);
  1394. *pkt = NULL;
  1395. }
  1396. }
  1397. /* Checks the header */
  1398. static int
  1399. brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
  1400. u8 rxseq, u16 nextlen, u16 *len)
  1401. {
  1402. u16 check;
  1403. bool len_consistent; /* Result of comparing readahead len and
  1404. len from hw-hdr */
  1405. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1406. /* Extract hardware header fields */
  1407. *len = get_unaligned_le16(bus->rxhdr);
  1408. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1409. /* All zeros means readahead info was bad */
  1410. if (!(*len | check)) {
  1411. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1412. goto fail;
  1413. }
  1414. /* Validate check bytes */
  1415. if ((u16)~(*len ^ check)) {
  1416. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1417. nextlen, *len, check);
  1418. bus->rx_badhdr++;
  1419. brcmf_sdbrcm_rxfail(bus, false, false);
  1420. goto fail;
  1421. }
  1422. /* Validate frame length */
  1423. if (*len < SDPCM_HDRLEN) {
  1424. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1425. *len);
  1426. goto fail;
  1427. }
  1428. /* Check for consistency with readahead info */
  1429. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1430. if (len_consistent) {
  1431. /* Mismatch, force retry w/normal
  1432. header (may be >4K) */
  1433. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1434. nextlen, *len, roundup(*len, 16),
  1435. rxseq);
  1436. brcmf_sdbrcm_rxfail(bus, true, true);
  1437. goto fail;
  1438. }
  1439. return 0;
  1440. fail:
  1441. brcmf_sdbrcm_pktfree2(bus, pkt);
  1442. return -EINVAL;
  1443. }
  1444. /* Return true if there may be more frames to read */
  1445. static uint
  1446. brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
  1447. {
  1448. u16 len, check; /* Extracted hardware header fields */
  1449. u8 chan, seq, doff; /* Extracted software header fields */
  1450. u8 fcbits; /* Extracted fcbits from software header */
  1451. struct sk_buff *pkt; /* Packet for event or data frames */
  1452. u16 pad; /* Number of pad bytes to read */
  1453. u16 rdlen; /* Total number of bytes to read */
  1454. u8 rxseq; /* Next sequence number to expect */
  1455. uint rxleft = 0; /* Remaining number of frames allowed */
  1456. int sdret; /* Return code from calls */
  1457. u8 txmax; /* Maximum tx sequence offered */
  1458. u8 *rxbuf;
  1459. int ifidx = 0;
  1460. uint rxcount = 0; /* Total frames read */
  1461. brcmf_dbg(TRACE, "Enter\n");
  1462. /* Not finished unless we encounter no more frames indication */
  1463. *finished = false;
  1464. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1465. !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
  1466. rxseq++, rxleft--) {
  1467. /* Handle glomming separately */
  1468. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1469. u8 cnt;
  1470. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1471. bus->glomd, skb_peek(&bus->glom));
  1472. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1473. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1474. rxseq += cnt - 1;
  1475. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1476. continue;
  1477. }
  1478. /* Try doing single read if we can */
  1479. if (bus->nextlen) {
  1480. u16 nextlen = bus->nextlen;
  1481. bus->nextlen = 0;
  1482. rdlen = len = nextlen << 4;
  1483. brcmf_pad(bus, &pad, &rdlen);
  1484. /*
  1485. * After the frame is received we have to
  1486. * distinguish whether it is data
  1487. * or non-data frame.
  1488. */
  1489. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1490. if (pkt == NULL) {
  1491. /* Give up on data, request rtx of events */
  1492. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1493. len, rdlen, rxseq);
  1494. continue;
  1495. }
  1496. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1497. &len) < 0)
  1498. continue;
  1499. /* Extract software header fields */
  1500. chan = SDPCM_PACKET_CHANNEL(
  1501. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1502. seq = SDPCM_PACKET_SEQUENCE(
  1503. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1504. doff = SDPCM_DOFFSET_VALUE(
  1505. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1506. txmax = SDPCM_WINDOW_VALUE(
  1507. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1508. bus->nextlen =
  1509. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1510. SDPCM_NEXTLEN_OFFSET];
  1511. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1512. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1513. bus->nextlen, seq);
  1514. bus->nextlen = 0;
  1515. }
  1516. bus->drvr->rx_readahead_cnt++;
  1517. /* Handle Flow Control */
  1518. fcbits = SDPCM_FCMASK_VALUE(
  1519. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1520. if (bus->flowcontrol != fcbits) {
  1521. if (~bus->flowcontrol & fcbits)
  1522. bus->fc_xoff++;
  1523. if (bus->flowcontrol & ~fcbits)
  1524. bus->fc_xon++;
  1525. bus->fc_rcvd++;
  1526. bus->flowcontrol = fcbits;
  1527. }
  1528. /* Check and update sequence number */
  1529. if (rxseq != seq) {
  1530. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1531. seq, rxseq);
  1532. bus->rx_badseq++;
  1533. rxseq = seq;
  1534. }
  1535. /* Check window for sanity */
  1536. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1537. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1538. txmax, bus->tx_seq);
  1539. txmax = bus->tx_seq + 2;
  1540. }
  1541. bus->tx_max = txmax;
  1542. #ifdef BCMDBG
  1543. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1544. printk(KERN_DEBUG "Rx Data:\n");
  1545. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1546. rxbuf, len);
  1547. } else if (BRCMF_HDRS_ON()) {
  1548. printk(KERN_DEBUG "RxHdr:\n");
  1549. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1550. bus->rxhdr, SDPCM_HDRLEN);
  1551. }
  1552. #endif
  1553. if (chan == SDPCM_CONTROL_CHANNEL) {
  1554. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1555. seq);
  1556. /* Force retry w/normal header read */
  1557. bus->nextlen = 0;
  1558. brcmf_sdbrcm_rxfail(bus, false, true);
  1559. brcmf_sdbrcm_pktfree2(bus, pkt);
  1560. continue;
  1561. }
  1562. /* Validate data offset */
  1563. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1564. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1565. doff, len, SDPCM_HDRLEN);
  1566. brcmf_sdbrcm_rxfail(bus, false, false);
  1567. brcmf_sdbrcm_pktfree2(bus, pkt);
  1568. continue;
  1569. }
  1570. /* All done with this one -- now deliver the packet */
  1571. goto deliver;
  1572. }
  1573. /* Read frame header (hardware and software) */
  1574. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1575. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1576. BRCMF_FIRSTREAD, NULL);
  1577. bus->f2rxhdrs++;
  1578. if (sdret < 0) {
  1579. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1580. bus->rx_hdrfail++;
  1581. brcmf_sdbrcm_rxfail(bus, true, true);
  1582. continue;
  1583. }
  1584. #ifdef BCMDBG
  1585. if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
  1586. printk(KERN_DEBUG "RxHdr:\n");
  1587. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1588. bus->rxhdr, SDPCM_HDRLEN);
  1589. }
  1590. #endif
  1591. /* Extract hardware header fields */
  1592. len = get_unaligned_le16(bus->rxhdr);
  1593. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1594. /* All zeros means no more frames */
  1595. if (!(len | check)) {
  1596. *finished = true;
  1597. break;
  1598. }
  1599. /* Validate check bytes */
  1600. if ((u16) ~(len ^ check)) {
  1601. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1602. len, check);
  1603. bus->rx_badhdr++;
  1604. brcmf_sdbrcm_rxfail(bus, false, false);
  1605. continue;
  1606. }
  1607. /* Validate frame length */
  1608. if (len < SDPCM_HDRLEN) {
  1609. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1610. continue;
  1611. }
  1612. /* Extract software header fields */
  1613. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1614. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1615. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1616. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1617. /* Validate data offset */
  1618. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1619. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1620. doff, len, SDPCM_HDRLEN, seq);
  1621. bus->rx_badhdr++;
  1622. brcmf_sdbrcm_rxfail(bus, false, false);
  1623. continue;
  1624. }
  1625. /* Save the readahead length if there is one */
  1626. bus->nextlen =
  1627. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1628. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1629. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1630. bus->nextlen, seq);
  1631. bus->nextlen = 0;
  1632. }
  1633. /* Handle Flow Control */
  1634. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1635. if (bus->flowcontrol != fcbits) {
  1636. if (~bus->flowcontrol & fcbits)
  1637. bus->fc_xoff++;
  1638. if (bus->flowcontrol & ~fcbits)
  1639. bus->fc_xon++;
  1640. bus->fc_rcvd++;
  1641. bus->flowcontrol = fcbits;
  1642. }
  1643. /* Check and update sequence number */
  1644. if (rxseq != seq) {
  1645. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1646. bus->rx_badseq++;
  1647. rxseq = seq;
  1648. }
  1649. /* Check window for sanity */
  1650. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1651. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1652. txmax, bus->tx_seq);
  1653. txmax = bus->tx_seq + 2;
  1654. }
  1655. bus->tx_max = txmax;
  1656. /* Call a separate function for control frames */
  1657. if (chan == SDPCM_CONTROL_CHANNEL) {
  1658. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1659. continue;
  1660. }
  1661. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1662. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1663. SDPCM_GLOM_CHANNEL */
  1664. /* Length to read */
  1665. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1666. /* May pad read to blocksize for efficiency */
  1667. if (bus->roundup && bus->blocksize &&
  1668. (rdlen > bus->blocksize)) {
  1669. pad = bus->blocksize - (rdlen % bus->blocksize);
  1670. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1671. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1672. rdlen += pad;
  1673. } else if (rdlen % BRCMF_SDALIGN) {
  1674. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1675. }
  1676. /* Satisfy length-alignment requirements */
  1677. if (rdlen & (ALIGNMENT - 1))
  1678. rdlen = roundup(rdlen, ALIGNMENT);
  1679. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1680. /* Too long -- skip this frame */
  1681. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1682. len, rdlen);
  1683. bus->drvr->rx_errors++;
  1684. bus->rx_toolong++;
  1685. brcmf_sdbrcm_rxfail(bus, false, false);
  1686. continue;
  1687. }
  1688. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1689. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1690. if (!pkt) {
  1691. /* Give up on data, request rtx of events */
  1692. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1693. rdlen, chan);
  1694. bus->drvr->rx_dropped++;
  1695. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1696. continue;
  1697. }
  1698. /* Leave room for what we already read, and align remainder */
  1699. skb_pull(pkt, BRCMF_FIRSTREAD);
  1700. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1701. /* Read the remaining frame data */
  1702. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1703. SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
  1704. rdlen, pkt);
  1705. bus->f2rxdata++;
  1706. if (sdret < 0) {
  1707. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1708. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1709. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1710. : "test")), sdret);
  1711. brcmu_pkt_buf_free_skb(pkt);
  1712. bus->drvr->rx_errors++;
  1713. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1714. continue;
  1715. }
  1716. /* Copy the already-read portion */
  1717. skb_push(pkt, BRCMF_FIRSTREAD);
  1718. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1719. #ifdef BCMDBG
  1720. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1721. printk(KERN_DEBUG "Rx Data:\n");
  1722. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1723. pkt->data, len);
  1724. }
  1725. #endif
  1726. deliver:
  1727. /* Save superframe descriptor and allocate packet frame */
  1728. if (chan == SDPCM_GLOM_CHANNEL) {
  1729. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1730. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1731. len);
  1732. #ifdef BCMDBG
  1733. if (BRCMF_GLOM_ON()) {
  1734. printk(KERN_DEBUG "Glom Data:\n");
  1735. print_hex_dump_bytes("",
  1736. DUMP_PREFIX_OFFSET,
  1737. pkt->data, len);
  1738. }
  1739. #endif
  1740. __skb_trim(pkt, len);
  1741. skb_pull(pkt, SDPCM_HDRLEN);
  1742. bus->glomd = pkt;
  1743. } else {
  1744. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1745. "descriptor!\n", __func__);
  1746. brcmf_sdbrcm_rxfail(bus, false, false);
  1747. }
  1748. continue;
  1749. }
  1750. /* Fill in packet len and prio, deliver upward */
  1751. __skb_trim(pkt, len);
  1752. skb_pull(pkt, doff);
  1753. if (pkt->len == 0) {
  1754. brcmu_pkt_buf_free_skb(pkt);
  1755. continue;
  1756. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
  1757. brcmf_dbg(ERROR, "rx protocol error\n");
  1758. brcmu_pkt_buf_free_skb(pkt);
  1759. bus->drvr->rx_errors++;
  1760. continue;
  1761. }
  1762. /* Unlock during rx call */
  1763. up(&bus->sdsem);
  1764. brcmf_rx_frame(bus->drvr, ifidx, pkt, 1);
  1765. down(&bus->sdsem);
  1766. }
  1767. rxcount = maxframes - rxleft;
  1768. #ifdef BCMDBG
  1769. /* Message if we hit the limit */
  1770. if (!rxleft)
  1771. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1772. maxframes);
  1773. else
  1774. #endif /* BCMDBG */
  1775. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1776. /* Back off rxseq if awaiting rtx, update rx_seq */
  1777. if (bus->rxskip)
  1778. rxseq--;
  1779. bus->rx_seq = rxseq;
  1780. return rxcount;
  1781. }
  1782. static int
  1783. brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
  1784. u8 *buf, uint nbytes, struct sk_buff *pkt)
  1785. {
  1786. return brcmf_sdcard_send_buf
  1787. (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
  1788. }
  1789. static void
  1790. brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
  1791. {
  1792. up(&bus->sdsem);
  1793. wait_event_interruptible_timeout(bus->ctrl_wait,
  1794. (*lockvar == false), HZ * 2);
  1795. down(&bus->sdsem);
  1796. return;
  1797. }
  1798. static void
  1799. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
  1800. {
  1801. if (waitqueue_active(&bus->ctrl_wait))
  1802. wake_up_interruptible(&bus->ctrl_wait);
  1803. return;
  1804. }
  1805. /* Writes a HW/SW header into the packet and sends it. */
  1806. /* Assumes: (a) header space already there, (b) caller holds lock */
  1807. static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
  1808. uint chan, bool free_pkt)
  1809. {
  1810. int ret;
  1811. u8 *frame;
  1812. u16 len, pad = 0;
  1813. u32 swheader;
  1814. struct sk_buff *new;
  1815. int i;
  1816. brcmf_dbg(TRACE, "Enter\n");
  1817. frame = (u8 *) (pkt->data);
  1818. /* Add alignment padding, allocate new packet if needed */
  1819. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1820. if (pad) {
  1821. if (skb_headroom(pkt) < pad) {
  1822. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1823. skb_headroom(pkt), pad);
  1824. bus->drvr->tx_realloc++;
  1825. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1826. if (!new) {
  1827. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1828. pkt->len + BRCMF_SDALIGN);
  1829. ret = -ENOMEM;
  1830. goto done;
  1831. }
  1832. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1833. memcpy(new->data, pkt->data, pkt->len);
  1834. if (free_pkt)
  1835. brcmu_pkt_buf_free_skb(pkt);
  1836. /* free the pkt if canned one is not used */
  1837. free_pkt = true;
  1838. pkt = new;
  1839. frame = (u8 *) (pkt->data);
  1840. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1841. pad = 0;
  1842. } else {
  1843. skb_push(pkt, pad);
  1844. frame = (u8 *) (pkt->data);
  1845. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1846. memset(frame, 0, pad + SDPCM_HDRLEN);
  1847. }
  1848. }
  1849. /* precondition: pad < BRCMF_SDALIGN */
  1850. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1851. len = (u16) (pkt->len);
  1852. *(__le16 *) frame = cpu_to_le16(len);
  1853. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1854. /* Software tag: channel, sequence number, data offset */
  1855. swheader =
  1856. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1857. (((pad +
  1858. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1859. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1860. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1861. #ifdef BCMDBG
  1862. tx_packets[pkt->priority]++;
  1863. if (BRCMF_BYTES_ON() &&
  1864. (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
  1865. (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
  1866. printk(KERN_DEBUG "Tx Frame:\n");
  1867. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
  1868. } else if (BRCMF_HDRS_ON()) {
  1869. printk(KERN_DEBUG "TxHdr:\n");
  1870. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1871. frame, min_t(u16, len, 16));
  1872. }
  1873. #endif
  1874. /* Raise len to next SDIO block to eliminate tail command */
  1875. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1876. u16 pad = bus->blocksize - (len % bus->blocksize);
  1877. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1878. len += pad;
  1879. } else if (len % BRCMF_SDALIGN) {
  1880. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1881. }
  1882. /* Some controllers have trouble with odd bytes -- round to even */
  1883. if (len & (ALIGNMENT - 1))
  1884. len = roundup(len, ALIGNMENT);
  1885. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  1886. SDIO_FUNC_2, F2SYNC, frame,
  1887. len, pkt);
  1888. bus->f2txdata++;
  1889. if (ret < 0) {
  1890. /* On failure, abort the command and terminate the frame */
  1891. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1892. ret);
  1893. bus->tx_sderrs++;
  1894. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1895. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1896. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1897. NULL);
  1898. bus->f1regdata++;
  1899. for (i = 0; i < 3; i++) {
  1900. u8 hi, lo;
  1901. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1902. SDIO_FUNC_1,
  1903. SBSDIO_FUNC1_WFRAMEBCHI,
  1904. NULL);
  1905. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1906. SDIO_FUNC_1,
  1907. SBSDIO_FUNC1_WFRAMEBCLO,
  1908. NULL);
  1909. bus->f1regdata += 2;
  1910. if ((hi == 0) && (lo == 0))
  1911. break;
  1912. }
  1913. }
  1914. if (ret == 0)
  1915. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1916. done:
  1917. /* restore pkt buffer pointer before calling tx complete routine */
  1918. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1919. up(&bus->sdsem);
  1920. brcmf_txcomplete(bus->drvr, pkt, ret != 0);
  1921. down(&bus->sdsem);
  1922. if (free_pkt)
  1923. brcmu_pkt_buf_free_skb(pkt);
  1924. return ret;
  1925. }
  1926. static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
  1927. {
  1928. struct sk_buff *pkt;
  1929. u32 intstatus = 0;
  1930. uint retries = 0;
  1931. int ret = 0, prec_out;
  1932. uint cnt = 0;
  1933. uint datalen;
  1934. u8 tx_prec_map;
  1935. struct brcmf_pub *drvr = bus->drvr;
  1936. brcmf_dbg(TRACE, "Enter\n");
  1937. tx_prec_map = ~bus->flowcontrol;
  1938. /* Send frames until the limit or some other event */
  1939. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1940. spin_lock_bh(&bus->txqlock);
  1941. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1942. if (pkt == NULL) {
  1943. spin_unlock_bh(&bus->txqlock);
  1944. break;
  1945. }
  1946. spin_unlock_bh(&bus->txqlock);
  1947. datalen = pkt->len - SDPCM_HDRLEN;
  1948. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1949. if (ret)
  1950. bus->drvr->tx_errors++;
  1951. else
  1952. bus->drvr->dstats.tx_bytes += datalen;
  1953. /* In poll mode, need to check for other events */
  1954. if (!bus->intr && cnt) {
  1955. /* Check device status, signal pending interrupt */
  1956. r_sdreg32(bus, &intstatus,
  1957. offsetof(struct sdpcmd_regs, intstatus),
  1958. &retries);
  1959. bus->f2txdata++;
  1960. if (brcmf_sdcard_regfail(bus->sdiodev))
  1961. break;
  1962. if (intstatus & bus->hostintmask)
  1963. bus->ipend = true;
  1964. }
  1965. }
  1966. /* Deflow-control stack if needed */
  1967. if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
  1968. drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
  1969. brcmf_txflowcontrol(drvr, 0, OFF);
  1970. return cnt;
  1971. }
  1972. static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
  1973. {
  1974. u32 intstatus, newstatus = 0;
  1975. uint retries = 0;
  1976. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1977. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1978. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1979. bool rxdone = true; /* Flag for no more read data */
  1980. bool resched = false; /* Flag indicating resched wanted */
  1981. brcmf_dbg(TRACE, "Enter\n");
  1982. /* Start with leftover status bits */
  1983. intstatus = bus->intstatus;
  1984. down(&bus->sdsem);
  1985. /* If waiting for HTAVAIL, check status */
  1986. if (bus->clkstate == CLK_PENDING) {
  1987. int err;
  1988. u8 clkctl, devctl = 0;
  1989. #ifdef BCMDBG
  1990. /* Check for inconsistent device control */
  1991. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1992. SBSDIO_DEVICE_CTL, &err);
  1993. if (err) {
  1994. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1995. bus->drvr->busstate = BRCMF_BUS_DOWN;
  1996. }
  1997. #endif /* BCMDBG */
  1998. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1999. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2000. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2001. if (err) {
  2002. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2003. err);
  2004. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2005. }
  2006. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2007. devctl, clkctl);
  2008. if (SBSDIO_HTAV(clkctl)) {
  2009. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2010. SDIO_FUNC_1,
  2011. SBSDIO_DEVICE_CTL, &err);
  2012. if (err) {
  2013. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2014. err);
  2015. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2016. }
  2017. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2018. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2019. SBSDIO_DEVICE_CTL, devctl, &err);
  2020. if (err) {
  2021. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2022. err);
  2023. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2024. }
  2025. bus->clkstate = CLK_AVAIL;
  2026. } else {
  2027. goto clkwait;
  2028. }
  2029. }
  2030. bus_wake(bus);
  2031. /* Make sure backplane clock is on */
  2032. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2033. if (bus->clkstate == CLK_PENDING)
  2034. goto clkwait;
  2035. /* Pending interrupt indicates new device status */
  2036. if (bus->ipend) {
  2037. bus->ipend = false;
  2038. r_sdreg32(bus, &newstatus,
  2039. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2040. bus->f1regdata++;
  2041. if (brcmf_sdcard_regfail(bus->sdiodev))
  2042. newstatus = 0;
  2043. newstatus &= bus->hostintmask;
  2044. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2045. if (newstatus) {
  2046. w_sdreg32(bus, newstatus,
  2047. offsetof(struct sdpcmd_regs, intstatus),
  2048. &retries);
  2049. bus->f1regdata++;
  2050. }
  2051. }
  2052. /* Merge new bits with previous */
  2053. intstatus |= newstatus;
  2054. bus->intstatus = 0;
  2055. /* Handle flow-control change: read new state in case our ack
  2056. * crossed another change interrupt. If change still set, assume
  2057. * FC ON for safety, let next loop through do the debounce.
  2058. */
  2059. if (intstatus & I_HMB_FC_CHANGE) {
  2060. intstatus &= ~I_HMB_FC_CHANGE;
  2061. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2062. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2063. r_sdreg32(bus, &newstatus,
  2064. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2065. bus->f1regdata += 2;
  2066. bus->fcstate =
  2067. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2068. intstatus |= (newstatus & bus->hostintmask);
  2069. }
  2070. /* Handle host mailbox indication */
  2071. if (intstatus & I_HMB_HOST_INT) {
  2072. intstatus &= ~I_HMB_HOST_INT;
  2073. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2074. }
  2075. /* Generally don't ask for these, can get CRC errors... */
  2076. if (intstatus & I_WR_OOSYNC) {
  2077. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2078. intstatus &= ~I_WR_OOSYNC;
  2079. }
  2080. if (intstatus & I_RD_OOSYNC) {
  2081. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2082. intstatus &= ~I_RD_OOSYNC;
  2083. }
  2084. if (intstatus & I_SBINT) {
  2085. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2086. intstatus &= ~I_SBINT;
  2087. }
  2088. /* Would be active due to wake-wlan in gSPI */
  2089. if (intstatus & I_CHIPACTIVE) {
  2090. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2091. intstatus &= ~I_CHIPACTIVE;
  2092. }
  2093. /* Ignore frame indications if rxskip is set */
  2094. if (bus->rxskip)
  2095. intstatus &= ~I_HMB_FRAME_IND;
  2096. /* On frame indication, read available frames */
  2097. if (PKT_AVAILABLE()) {
  2098. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2099. if (rxdone || bus->rxskip)
  2100. intstatus &= ~I_HMB_FRAME_IND;
  2101. rxlimit -= min(framecnt, rxlimit);
  2102. }
  2103. /* Keep still-pending events for next scheduling */
  2104. bus->intstatus = intstatus;
  2105. clkwait:
  2106. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2107. (bus->clkstate == CLK_AVAIL)) {
  2108. int ret, i;
  2109. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2110. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2111. (u32) bus->ctrl_frame_len, NULL);
  2112. if (ret < 0) {
  2113. /* On failure, abort the command and
  2114. terminate the frame */
  2115. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2116. ret);
  2117. bus->tx_sderrs++;
  2118. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2119. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2120. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2121. NULL);
  2122. bus->f1regdata++;
  2123. for (i = 0; i < 3; i++) {
  2124. u8 hi, lo;
  2125. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2126. SDIO_FUNC_1,
  2127. SBSDIO_FUNC1_WFRAMEBCHI,
  2128. NULL);
  2129. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2130. SDIO_FUNC_1,
  2131. SBSDIO_FUNC1_WFRAMEBCLO,
  2132. NULL);
  2133. bus->f1regdata += 2;
  2134. if ((hi == 0) && (lo == 0))
  2135. break;
  2136. }
  2137. }
  2138. if (ret == 0)
  2139. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2140. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2141. bus->ctrl_frame_stat = false;
  2142. brcmf_sdbrcm_wait_event_wakeup(bus);
  2143. }
  2144. /* Send queued frames (limit 1 if rx may still be pending) */
  2145. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2146. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2147. && data_ok(bus)) {
  2148. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2149. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2150. txlimit -= framecnt;
  2151. }
  2152. /* Resched if events or tx frames are pending,
  2153. else await next interrupt */
  2154. /* On failed register access, all bets are off:
  2155. no resched or interrupts */
  2156. if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
  2157. brcmf_sdcard_regfail(bus->sdiodev)) {
  2158. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2159. brcmf_sdcard_regfail(bus->sdiodev));
  2160. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2161. bus->intstatus = 0;
  2162. } else if (bus->clkstate == CLK_PENDING) {
  2163. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2164. resched = true;
  2165. } else if (bus->intstatus || bus->ipend ||
  2166. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2167. && data_ok(bus)) || PKT_AVAILABLE()) {
  2168. resched = true;
  2169. }
  2170. bus->dpc_sched = resched;
  2171. /* If we're done for now, turn off clock request. */
  2172. if ((bus->clkstate != CLK_PENDING)
  2173. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2174. bus->activity = false;
  2175. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2176. }
  2177. up(&bus->sdsem);
  2178. return resched;
  2179. }
  2180. static int brcmf_sdbrcm_dpc_thread(void *data)
  2181. {
  2182. struct brcmf_bus *bus = (struct brcmf_bus *) data;
  2183. allow_signal(SIGTERM);
  2184. /* Run until signal received */
  2185. while (1) {
  2186. if (kthread_should_stop())
  2187. break;
  2188. if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
  2189. /* Call bus dpc unless it indicated down
  2190. (then clean stop) */
  2191. if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
  2192. if (brcmf_sdbrcm_dpc(bus))
  2193. complete(&bus->dpc_wait);
  2194. } else {
  2195. /* after stopping the bus, exit thread */
  2196. brcmf_sdbrcm_bus_stop(bus);
  2197. bus->dpc_tsk = NULL;
  2198. break;
  2199. }
  2200. } else
  2201. break;
  2202. }
  2203. return 0;
  2204. }
  2205. int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
  2206. {
  2207. int ret = -EBADE;
  2208. uint datalen, prec;
  2209. brcmf_dbg(TRACE, "Enter\n");
  2210. datalen = pkt->len;
  2211. /* Add space for the header */
  2212. skb_push(pkt, SDPCM_HDRLEN);
  2213. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2214. prec = prio2prec((pkt->priority & PRIOMASK));
  2215. /* Check for existing queue, current flow-control,
  2216. pending event, or pending clock */
  2217. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2218. bus->fcqueued++;
  2219. /* Priority based enq */
  2220. spin_lock_bh(&bus->txqlock);
  2221. if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
  2222. skb_pull(pkt, SDPCM_HDRLEN);
  2223. brcmf_txcomplete(bus->drvr, pkt, false);
  2224. brcmu_pkt_buf_free_skb(pkt);
  2225. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2226. ret = -ENOSR;
  2227. } else {
  2228. ret = 0;
  2229. }
  2230. spin_unlock_bh(&bus->txqlock);
  2231. if (pktq_len(&bus->txq) >= TXHI)
  2232. brcmf_txflowcontrol(bus->drvr, 0, ON);
  2233. #ifdef BCMDBG
  2234. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2235. qcount[prec] = pktq_plen(&bus->txq, prec);
  2236. #endif
  2237. /* Schedule DPC if needed to send queued packet(s) */
  2238. if (!bus->dpc_sched) {
  2239. bus->dpc_sched = true;
  2240. if (bus->dpc_tsk)
  2241. complete(&bus->dpc_wait);
  2242. }
  2243. return ret;
  2244. }
  2245. static int
  2246. brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
  2247. uint size)
  2248. {
  2249. int bcmerror = 0;
  2250. u32 sdaddr;
  2251. uint dsize;
  2252. /* Determine initial transfer parameters */
  2253. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2254. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2255. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2256. else
  2257. dsize = size;
  2258. /* Set the backplane window to include the start address */
  2259. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2260. if (bcmerror) {
  2261. brcmf_dbg(ERROR, "window change failed\n");
  2262. goto xfer_done;
  2263. }
  2264. /* Do the transfer(s) */
  2265. while (size) {
  2266. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2267. write ? "write" : "read", dsize,
  2268. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2269. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2270. sdaddr, data, dsize);
  2271. if (bcmerror) {
  2272. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2273. break;
  2274. }
  2275. /* Adjust for next transfer (if any) */
  2276. size -= dsize;
  2277. if (size) {
  2278. data += dsize;
  2279. address += dsize;
  2280. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2281. address);
  2282. if (bcmerror) {
  2283. brcmf_dbg(ERROR, "window change failed\n");
  2284. break;
  2285. }
  2286. sdaddr = 0;
  2287. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2288. }
  2289. }
  2290. xfer_done:
  2291. /* Return the window to backplane enumeration space for core access */
  2292. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2293. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2294. bus->sdiodev->sbwad);
  2295. return bcmerror;
  2296. }
  2297. #ifdef BCMDBG
  2298. #define CONSOLE_LINE_MAX 192
  2299. static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
  2300. {
  2301. struct brcmf_console *c = &bus->console;
  2302. u8 line[CONSOLE_LINE_MAX], ch;
  2303. u32 n, idx, addr;
  2304. int rv;
  2305. /* Don't do anything until FWREADY updates console address */
  2306. if (bus->console_addr == 0)
  2307. return 0;
  2308. /* Read console log struct */
  2309. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2310. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2311. sizeof(c->log_le));
  2312. if (rv < 0)
  2313. return rv;
  2314. /* Allocate console buffer (one time only) */
  2315. if (c->buf == NULL) {
  2316. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2317. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2318. if (c->buf == NULL)
  2319. return -ENOMEM;
  2320. }
  2321. idx = le32_to_cpu(c->log_le.idx);
  2322. /* Protect against corrupt value */
  2323. if (idx > c->bufsize)
  2324. return -EBADE;
  2325. /* Skip reading the console buffer if the index pointer
  2326. has not moved */
  2327. if (idx == c->last)
  2328. return 0;
  2329. /* Read the console buffer */
  2330. addr = le32_to_cpu(c->log_le.buf);
  2331. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2332. if (rv < 0)
  2333. return rv;
  2334. while (c->last != idx) {
  2335. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2336. if (c->last == idx) {
  2337. /* This would output a partial line.
  2338. * Instead, back up
  2339. * the buffer pointer and output this
  2340. * line next time around.
  2341. */
  2342. if (c->last >= n)
  2343. c->last -= n;
  2344. else
  2345. c->last = c->bufsize - n;
  2346. goto break2;
  2347. }
  2348. ch = c->buf[c->last];
  2349. c->last = (c->last + 1) % c->bufsize;
  2350. if (ch == '\n')
  2351. break;
  2352. line[n] = ch;
  2353. }
  2354. if (n > 0) {
  2355. if (line[n - 1] == '\r')
  2356. n--;
  2357. line[n] = 0;
  2358. printk(KERN_DEBUG "CONSOLE: %s\n", line);
  2359. }
  2360. }
  2361. break2:
  2362. return 0;
  2363. }
  2364. #endif /* BCMDBG */
  2365. static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
  2366. {
  2367. int i;
  2368. int ret;
  2369. bus->ctrl_frame_stat = false;
  2370. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2371. SDIO_FUNC_2, F2SYNC, frame, len, NULL);
  2372. if (ret < 0) {
  2373. /* On failure, abort the command and terminate the frame */
  2374. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2375. ret);
  2376. bus->tx_sderrs++;
  2377. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2378. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2379. SBSDIO_FUNC1_FRAMECTRL,
  2380. SFC_WF_TERM, NULL);
  2381. bus->f1regdata++;
  2382. for (i = 0; i < 3; i++) {
  2383. u8 hi, lo;
  2384. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2385. SBSDIO_FUNC1_WFRAMEBCHI,
  2386. NULL);
  2387. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2388. SBSDIO_FUNC1_WFRAMEBCLO,
  2389. NULL);
  2390. bus->f1regdata += 2;
  2391. if (hi == 0 && lo == 0)
  2392. break;
  2393. }
  2394. return ret;
  2395. }
  2396. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2397. return ret;
  2398. }
  2399. int
  2400. brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2401. {
  2402. u8 *frame;
  2403. u16 len;
  2404. u32 swheader;
  2405. uint retries = 0;
  2406. u8 doff = 0;
  2407. int ret = -1;
  2408. brcmf_dbg(TRACE, "Enter\n");
  2409. /* Back the pointer to make a room for bus header */
  2410. frame = msg - SDPCM_HDRLEN;
  2411. len = (msglen += SDPCM_HDRLEN);
  2412. /* Add alignment padding (optional for ctl frames) */
  2413. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2414. if (doff) {
  2415. frame -= doff;
  2416. len += doff;
  2417. msglen += doff;
  2418. memset(frame, 0, doff + SDPCM_HDRLEN);
  2419. }
  2420. /* precondition: doff < BRCMF_SDALIGN */
  2421. doff += SDPCM_HDRLEN;
  2422. /* Round send length to next SDIO block */
  2423. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2424. u16 pad = bus->blocksize - (len % bus->blocksize);
  2425. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2426. len += pad;
  2427. } else if (len % BRCMF_SDALIGN) {
  2428. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2429. }
  2430. /* Satisfy length-alignment requirements */
  2431. if (len & (ALIGNMENT - 1))
  2432. len = roundup(len, ALIGNMENT);
  2433. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2434. /* Need to lock here to protect txseq and SDIO tx calls */
  2435. down(&bus->sdsem);
  2436. bus_wake(bus);
  2437. /* Make sure backplane clock is on */
  2438. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2439. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2440. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2441. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2442. /* Software tag: channel, sequence number, data offset */
  2443. swheader =
  2444. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2445. SDPCM_CHANNEL_MASK)
  2446. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2447. SDPCM_DOFFSET_MASK);
  2448. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2449. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2450. if (!data_ok(bus)) {
  2451. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2452. bus->tx_max, bus->tx_seq);
  2453. bus->ctrl_frame_stat = true;
  2454. /* Send from dpc */
  2455. bus->ctrl_frame_buf = frame;
  2456. bus->ctrl_frame_len = len;
  2457. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2458. if (bus->ctrl_frame_stat == false) {
  2459. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2460. ret = 0;
  2461. } else {
  2462. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2463. ret = -1;
  2464. }
  2465. }
  2466. if (ret == -1) {
  2467. #ifdef BCMDBG
  2468. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  2469. printk(KERN_DEBUG "Tx Frame:\n");
  2470. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2471. frame, len);
  2472. } else if (BRCMF_HDRS_ON()) {
  2473. printk(KERN_DEBUG "TxHdr:\n");
  2474. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2475. frame, min_t(u16, len, 16));
  2476. }
  2477. #endif
  2478. do {
  2479. ret = brcmf_tx_frame(bus, frame, len);
  2480. } while (ret < 0 && retries++ < TXRETRIES);
  2481. }
  2482. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2483. bus->activity = false;
  2484. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2485. }
  2486. up(&bus->sdsem);
  2487. if (ret)
  2488. bus->drvr->tx_ctlerrs++;
  2489. else
  2490. bus->drvr->tx_ctlpkts++;
  2491. return ret ? -EIO : 0;
  2492. }
  2493. int
  2494. brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2495. {
  2496. int timeleft;
  2497. uint rxlen = 0;
  2498. bool pending;
  2499. brcmf_dbg(TRACE, "Enter\n");
  2500. /* Wait until control frame is available */
  2501. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2502. down(&bus->sdsem);
  2503. rxlen = bus->rxlen;
  2504. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2505. bus->rxlen = 0;
  2506. up(&bus->sdsem);
  2507. if (rxlen) {
  2508. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2509. rxlen, msglen);
  2510. } else if (timeleft == 0) {
  2511. brcmf_dbg(ERROR, "resumed on timeout\n");
  2512. } else if (pending == true) {
  2513. brcmf_dbg(CTL, "cancelled\n");
  2514. return -ERESTARTSYS;
  2515. } else {
  2516. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2517. }
  2518. if (rxlen)
  2519. bus->drvr->rx_ctlpkts++;
  2520. else
  2521. bus->drvr->rx_ctlerrs++;
  2522. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2523. }
  2524. static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
  2525. {
  2526. int bcmerror = 0;
  2527. brcmf_dbg(TRACE, "Enter\n");
  2528. /* Basic sanity checks */
  2529. if (bus->drvr->up) {
  2530. bcmerror = -EISCONN;
  2531. goto err;
  2532. }
  2533. if (!len) {
  2534. bcmerror = -EOVERFLOW;
  2535. goto err;
  2536. }
  2537. /* Free the old ones and replace with passed variables */
  2538. kfree(bus->vars);
  2539. bus->vars = kmalloc(len, GFP_ATOMIC);
  2540. bus->varsz = bus->vars ? len : 0;
  2541. if (bus->vars == NULL) {
  2542. bcmerror = -ENOMEM;
  2543. goto err;
  2544. }
  2545. /* Copy the passed variables, which should include the
  2546. terminating double-null */
  2547. memcpy(bus->vars, arg, bus->varsz);
  2548. err:
  2549. return bcmerror;
  2550. }
  2551. static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
  2552. {
  2553. int bcmerror = 0;
  2554. u32 varsize;
  2555. u32 varaddr;
  2556. u8 *vbuffer;
  2557. u32 varsizew;
  2558. __le32 varsizew_le;
  2559. #ifdef BCMDBG
  2560. char *nvram_ularray;
  2561. #endif /* BCMDBG */
  2562. /* Even if there are no vars are to be written, we still
  2563. need to set the ramsize. */
  2564. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2565. varaddr = (bus->ramsize - 4) - varsize;
  2566. if (bus->vars) {
  2567. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2568. if (!vbuffer)
  2569. return -ENOMEM;
  2570. memcpy(vbuffer, bus->vars, bus->varsz);
  2571. /* Write the vars list */
  2572. bcmerror =
  2573. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2574. #ifdef BCMDBG
  2575. /* Verify NVRAM bytes */
  2576. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2577. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2578. if (!nvram_ularray)
  2579. return -ENOMEM;
  2580. /* Upload image to verify downloaded contents. */
  2581. memset(nvram_ularray, 0xaa, varsize);
  2582. /* Read the vars list to temp buffer for comparison */
  2583. bcmerror =
  2584. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2585. varsize);
  2586. if (bcmerror) {
  2587. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2588. bcmerror, varsize, varaddr);
  2589. }
  2590. /* Compare the org NVRAM with the one read from RAM */
  2591. if (memcmp(vbuffer, nvram_ularray, varsize))
  2592. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2593. else
  2594. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2595. kfree(nvram_ularray);
  2596. #endif /* BCMDBG */
  2597. kfree(vbuffer);
  2598. }
  2599. /* adjust to the user specified RAM */
  2600. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2601. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2602. varaddr, varsize);
  2603. varsize = ((bus->ramsize - 4) - varaddr);
  2604. /*
  2605. * Determine the length token:
  2606. * Varsize, converted to words, in lower 16-bits, checksum
  2607. * in upper 16-bits.
  2608. */
  2609. if (bcmerror) {
  2610. varsizew = 0;
  2611. varsizew_le = cpu_to_le32(0);
  2612. } else {
  2613. varsizew = varsize / 4;
  2614. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2615. varsizew_le = cpu_to_le32(varsizew);
  2616. }
  2617. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2618. varsize, varsizew);
  2619. /* Write the length token to the last word */
  2620. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2621. (u8 *)&varsizew_le, 4);
  2622. return bcmerror;
  2623. }
  2624. static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
  2625. {
  2626. uint retries;
  2627. int bcmerror = 0;
  2628. struct chip_info *ci = bus->ci;
  2629. /* To enter download state, disable ARM and reset SOCRAM.
  2630. * To exit download state, simply reset ARM (default is RAM boot).
  2631. */
  2632. if (enter) {
  2633. bus->alp_only = true;
  2634. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2635. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2636. /* Clear the top bit of memory */
  2637. if (bus->ramsize) {
  2638. u32 zeros = 0;
  2639. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2640. (u8 *)&zeros, 4);
  2641. }
  2642. } else {
  2643. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2644. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2645. bcmerror = -EBADE;
  2646. goto fail;
  2647. }
  2648. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2649. if (bcmerror) {
  2650. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2651. bcmerror = 0;
  2652. }
  2653. w_sdreg32(bus, 0xFFFFFFFF,
  2654. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2655. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2656. /* Allow HT Clock now that the ARM is running. */
  2657. bus->alp_only = false;
  2658. bus->drvr->busstate = BRCMF_BUS_LOAD;
  2659. }
  2660. fail:
  2661. return bcmerror;
  2662. }
  2663. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
  2664. {
  2665. if (bus->firmware->size < bus->fw_ptr + len)
  2666. len = bus->firmware->size - bus->fw_ptr;
  2667. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2668. bus->fw_ptr += len;
  2669. return len;
  2670. }
  2671. MODULE_FIRMWARE(BCM4329_FW_NAME);
  2672. MODULE_FIRMWARE(BCM4329_NV_NAME);
  2673. static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
  2674. {
  2675. int offset = 0;
  2676. uint len;
  2677. u8 *memblock = NULL, *memptr;
  2678. int ret;
  2679. brcmf_dbg(INFO, "Enter\n");
  2680. bus->fw_name = BCM4329_FW_NAME;
  2681. ret = request_firmware(&bus->firmware, bus->fw_name,
  2682. &bus->sdiodev->func[2]->dev);
  2683. if (ret) {
  2684. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2685. return ret;
  2686. }
  2687. bus->fw_ptr = 0;
  2688. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2689. if (memblock == NULL) {
  2690. ret = -ENOMEM;
  2691. goto err;
  2692. }
  2693. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2694. memptr += (BRCMF_SDALIGN -
  2695. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2696. /* Download image */
  2697. while ((len =
  2698. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2699. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2700. if (ret) {
  2701. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2702. ret, MEMBLOCK, offset);
  2703. goto err;
  2704. }
  2705. offset += MEMBLOCK;
  2706. }
  2707. err:
  2708. kfree(memblock);
  2709. release_firmware(bus->firmware);
  2710. bus->fw_ptr = 0;
  2711. return ret;
  2712. }
  2713. /*
  2714. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2715. * and ending in a NUL.
  2716. * Removes carriage returns, empty lines, comment lines, and converts
  2717. * newlines to NULs.
  2718. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2719. * by two NULs.
  2720. */
  2721. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2722. {
  2723. char *dp;
  2724. bool findNewline;
  2725. int column;
  2726. uint buf_len, n;
  2727. dp = varbuf;
  2728. findNewline = false;
  2729. column = 0;
  2730. for (n = 0; n < len; n++) {
  2731. if (varbuf[n] == 0)
  2732. break;
  2733. if (varbuf[n] == '\r')
  2734. continue;
  2735. if (findNewline && varbuf[n] != '\n')
  2736. continue;
  2737. findNewline = false;
  2738. if (varbuf[n] == '#') {
  2739. findNewline = true;
  2740. continue;
  2741. }
  2742. if (varbuf[n] == '\n') {
  2743. if (column == 0)
  2744. continue;
  2745. *dp++ = 0;
  2746. column = 0;
  2747. continue;
  2748. }
  2749. *dp++ = varbuf[n];
  2750. column++;
  2751. }
  2752. buf_len = dp - varbuf;
  2753. while (dp < varbuf + n)
  2754. *dp++ = 0;
  2755. return buf_len;
  2756. }
  2757. static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
  2758. {
  2759. uint len;
  2760. char *memblock = NULL;
  2761. char *bufp;
  2762. int ret;
  2763. bus->nv_name = BCM4329_NV_NAME;
  2764. ret = request_firmware(&bus->firmware, bus->nv_name,
  2765. &bus->sdiodev->func[2]->dev);
  2766. if (ret) {
  2767. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2768. return ret;
  2769. }
  2770. bus->fw_ptr = 0;
  2771. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2772. if (memblock == NULL) {
  2773. ret = -ENOMEM;
  2774. goto err;
  2775. }
  2776. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2777. if (len > 0 && len < MEMBLOCK) {
  2778. bufp = (char *)memblock;
  2779. bufp[len] = 0;
  2780. len = brcmf_process_nvram_vars(bufp, len);
  2781. bufp += len;
  2782. *bufp++ = 0;
  2783. if (len)
  2784. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2785. if (ret)
  2786. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2787. } else {
  2788. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2789. ret = -EIO;
  2790. }
  2791. err:
  2792. kfree(memblock);
  2793. release_firmware(bus->firmware);
  2794. bus->fw_ptr = 0;
  2795. return ret;
  2796. }
  2797. static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2798. {
  2799. int bcmerror = -1;
  2800. /* Keep arm in reset */
  2801. if (brcmf_sdbrcm_download_state(bus, true)) {
  2802. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2803. goto err;
  2804. }
  2805. /* External image takes precedence if specified */
  2806. if (brcmf_sdbrcm_download_code_file(bus)) {
  2807. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2808. goto err;
  2809. }
  2810. /* External nvram takes precedence if specified */
  2811. if (brcmf_sdbrcm_download_nvram(bus))
  2812. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2813. /* Take arm out of reset */
  2814. if (brcmf_sdbrcm_download_state(bus, false)) {
  2815. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2816. goto err;
  2817. }
  2818. bcmerror = 0;
  2819. err:
  2820. return bcmerror;
  2821. }
  2822. static bool
  2823. brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2824. {
  2825. bool ret;
  2826. /* Download the firmware */
  2827. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2828. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2829. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2830. return ret;
  2831. }
  2832. void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
  2833. {
  2834. u32 local_hostintmask;
  2835. u8 saveclk;
  2836. uint retries;
  2837. int err;
  2838. brcmf_dbg(TRACE, "Enter\n");
  2839. if (bus->watchdog_tsk) {
  2840. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2841. kthread_stop(bus->watchdog_tsk);
  2842. bus->watchdog_tsk = NULL;
  2843. }
  2844. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  2845. send_sig(SIGTERM, bus->dpc_tsk, 1);
  2846. kthread_stop(bus->dpc_tsk);
  2847. bus->dpc_tsk = NULL;
  2848. }
  2849. down(&bus->sdsem);
  2850. bus_wake(bus);
  2851. /* Enable clock for device interrupts */
  2852. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2853. /* Disable and clear interrupts at the chip level also */
  2854. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2855. local_hostintmask = bus->hostintmask;
  2856. bus->hostintmask = 0;
  2857. /* Change our idea of bus state */
  2858. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2859. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2860. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2861. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2862. if (!err) {
  2863. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2864. SBSDIO_FUNC1_CHIPCLKCSR,
  2865. (saveclk | SBSDIO_FORCE_HT), &err);
  2866. }
  2867. if (err)
  2868. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2869. /* Turn off the bus (F2), free any pending packets */
  2870. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2871. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2872. SDIO_FUNC_ENABLE_1, NULL);
  2873. /* Clear any pending interrupts now that F2 is disabled */
  2874. w_sdreg32(bus, local_hostintmask,
  2875. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2876. /* Turn off the backplane clock (only) */
  2877. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2878. /* Clear the data packet queues */
  2879. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2880. /* Clear any held glomming stuff */
  2881. if (bus->glomd)
  2882. brcmu_pkt_buf_free_skb(bus->glomd);
  2883. brcmf_sdbrcm_free_glom(bus);
  2884. /* Clear rx control and wake any waiters */
  2885. bus->rxlen = 0;
  2886. brcmf_sdbrcm_dcmd_resp_wake(bus);
  2887. /* Reset some F2 state stuff */
  2888. bus->rxskip = false;
  2889. bus->tx_seq = bus->rx_seq = 0;
  2890. up(&bus->sdsem);
  2891. }
  2892. int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
  2893. {
  2894. struct brcmf_bus *bus = drvr->bus;
  2895. unsigned long timeout;
  2896. uint retries = 0;
  2897. u8 ready, enable;
  2898. int err, ret = 0;
  2899. u8 saveclk;
  2900. brcmf_dbg(TRACE, "Enter\n");
  2901. /* try to download image and nvram to the dongle */
  2902. if (drvr->busstate == BRCMF_BUS_DOWN) {
  2903. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2904. return -1;
  2905. }
  2906. if (!bus->drvr)
  2907. return 0;
  2908. /* Start the watchdog timer */
  2909. bus->drvr->tickcnt = 0;
  2910. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2911. down(&bus->sdsem);
  2912. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2913. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2914. if (bus->clkstate != CLK_AVAIL)
  2915. goto exit;
  2916. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2917. saveclk =
  2918. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2919. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2920. if (!err) {
  2921. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2922. SBSDIO_FUNC1_CHIPCLKCSR,
  2923. (saveclk | SBSDIO_FORCE_HT), &err);
  2924. }
  2925. if (err) {
  2926. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2927. goto exit;
  2928. }
  2929. /* Enable function 2 (frame transfers) */
  2930. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2931. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2932. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2933. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2934. enable, NULL);
  2935. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2936. ready = 0;
  2937. while (enable != ready) {
  2938. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2939. SDIO_CCCR_IORx, NULL);
  2940. if (time_after(jiffies, timeout))
  2941. break;
  2942. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2943. /* prevent busy waiting if it takes too long */
  2944. msleep_interruptible(20);
  2945. }
  2946. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2947. /* If F2 successfully enabled, set core and enable interrupts */
  2948. if (ready == enable) {
  2949. /* Set up the interrupt mask and enable interrupts */
  2950. bus->hostintmask = HOSTINTMASK;
  2951. w_sdreg32(bus, bus->hostintmask,
  2952. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2953. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2954. SBSDIO_WATERMARK, 8, &err);
  2955. /* Set bus state according to enable result */
  2956. drvr->busstate = BRCMF_BUS_DATA;
  2957. }
  2958. else {
  2959. /* Disable F2 again */
  2960. enable = SDIO_FUNC_ENABLE_1;
  2961. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  2962. SDIO_CCCR_IOEx, enable, NULL);
  2963. }
  2964. /* Restore previous clock setting */
  2965. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2966. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2967. /* If we didn't come up, turn off backplane clock */
  2968. if (drvr->busstate != BRCMF_BUS_DATA)
  2969. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2970. exit:
  2971. up(&bus->sdsem);
  2972. return ret;
  2973. }
  2974. void brcmf_sdbrcm_isr(void *arg)
  2975. {
  2976. struct brcmf_bus *bus = (struct brcmf_bus *) arg;
  2977. brcmf_dbg(TRACE, "Enter\n");
  2978. if (!bus) {
  2979. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2980. return;
  2981. }
  2982. if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
  2983. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2984. return;
  2985. }
  2986. /* Count the interrupt call */
  2987. bus->intrcount++;
  2988. bus->ipend = true;
  2989. /* Shouldn't get this interrupt if we're sleeping? */
  2990. if (bus->sleeping) {
  2991. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2992. return;
  2993. }
  2994. /* Disable additional interrupts (is this needed now)? */
  2995. if (!bus->intr)
  2996. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2997. bus->dpc_sched = true;
  2998. if (bus->dpc_tsk)
  2999. complete(&bus->dpc_wait);
  3000. }
  3001. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
  3002. {
  3003. struct brcmf_bus *bus;
  3004. brcmf_dbg(TIMER, "Enter\n");
  3005. bus = drvr->bus;
  3006. /* Ignore the timer if simulating bus down */
  3007. if (bus->sleeping)
  3008. return false;
  3009. down(&bus->sdsem);
  3010. /* Poll period: check device if appropriate. */
  3011. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3012. u32 intstatus = 0;
  3013. /* Reset poll tick */
  3014. bus->polltick = 0;
  3015. /* Check device if no interrupts */
  3016. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3017. if (!bus->dpc_sched) {
  3018. u8 devpend;
  3019. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3020. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3021. NULL);
  3022. intstatus =
  3023. devpend & (INTR_STATUS_FUNC1 |
  3024. INTR_STATUS_FUNC2);
  3025. }
  3026. /* If there is something, make like the ISR and
  3027. schedule the DPC */
  3028. if (intstatus) {
  3029. bus->pollcnt++;
  3030. bus->ipend = true;
  3031. bus->dpc_sched = true;
  3032. if (bus->dpc_tsk)
  3033. complete(&bus->dpc_wait);
  3034. }
  3035. }
  3036. /* Update interrupt tracking */
  3037. bus->lastintrs = bus->intrcount;
  3038. }
  3039. #ifdef BCMDBG
  3040. /* Poll for console output periodically */
  3041. if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
  3042. bus->console.count += BRCMF_WD_POLL_MS;
  3043. if (bus->console.count >= bus->console_interval) {
  3044. bus->console.count -= bus->console_interval;
  3045. /* Make sure backplane clock is on */
  3046. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3047. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3048. /* stop on error */
  3049. bus->console_interval = 0;
  3050. }
  3051. }
  3052. #endif /* BCMDBG */
  3053. /* On idle timeout clear activity flag and/or turn off clock */
  3054. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3055. if (++bus->idlecount >= bus->idletime) {
  3056. bus->idlecount = 0;
  3057. if (bus->activity) {
  3058. bus->activity = false;
  3059. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3060. } else {
  3061. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3062. }
  3063. }
  3064. }
  3065. up(&bus->sdsem);
  3066. return bus->ipend;
  3067. }
  3068. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3069. {
  3070. if (chipid == BCM4329_CHIP_ID)
  3071. return true;
  3072. return false;
  3073. }
  3074. static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
  3075. {
  3076. brcmf_dbg(TRACE, "Enter\n");
  3077. kfree(bus->rxbuf);
  3078. bus->rxctl = bus->rxbuf = NULL;
  3079. bus->rxlen = 0;
  3080. kfree(bus->databuf);
  3081. bus->databuf = NULL;
  3082. }
  3083. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
  3084. {
  3085. brcmf_dbg(TRACE, "Enter\n");
  3086. if (bus->drvr->maxctl) {
  3087. bus->rxblen =
  3088. roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
  3089. ALIGNMENT) + BRCMF_SDALIGN;
  3090. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3091. if (!(bus->rxbuf))
  3092. goto fail;
  3093. }
  3094. /* Allocate buffer to receive glomed packet */
  3095. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3096. if (!(bus->databuf)) {
  3097. /* release rxbuf which was already located as above */
  3098. if (!bus->rxblen)
  3099. kfree(bus->rxbuf);
  3100. goto fail;
  3101. }
  3102. /* Align the buffer */
  3103. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3104. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3105. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3106. else
  3107. bus->dataptr = bus->databuf;
  3108. return true;
  3109. fail:
  3110. return false;
  3111. }
  3112. static bool
  3113. brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
  3114. {
  3115. u8 clkctl = 0;
  3116. int err = 0;
  3117. int reg_addr;
  3118. u32 reg_val;
  3119. u8 idx;
  3120. bus->alp_only = true;
  3121. /* Return the window to backplane enumeration space for core access */
  3122. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3123. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3124. #ifdef BCMDBG
  3125. printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
  3126. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3127. #endif /* BCMDBG */
  3128. /*
  3129. * Force PLL off until brcmf_sdio_chip_attach()
  3130. * programs PLL control regs
  3131. */
  3132. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3133. SBSDIO_FUNC1_CHIPCLKCSR,
  3134. BRCMF_INIT_CLKCTL1, &err);
  3135. if (!err)
  3136. clkctl =
  3137. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3138. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3139. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3140. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3141. err, BRCMF_INIT_CLKCTL1, clkctl);
  3142. goto fail;
  3143. }
  3144. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3145. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3146. goto fail;
  3147. }
  3148. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3149. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3150. goto fail;
  3151. }
  3152. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3153. SDIO_DRIVE_STRENGTH);
  3154. /* Get info on the SOCRAM cores... */
  3155. bus->ramsize = bus->ci->ramsize;
  3156. if (!(bus->ramsize)) {
  3157. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3158. goto fail;
  3159. }
  3160. /* Set core control so an SDIO reset does a backplane reset */
  3161. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3162. reg_addr = bus->ci->c_inf[idx].base +
  3163. offsetof(struct sdpcmd_regs, corecontrol);
  3164. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3165. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3166. reg_val | CC_BPRESEN);
  3167. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3168. /* Locate an appropriately-aligned portion of hdrbuf */
  3169. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3170. BRCMF_SDALIGN);
  3171. /* Set the poll and/or interrupt flags */
  3172. bus->intr = true;
  3173. bus->poll = false;
  3174. if (bus->poll)
  3175. bus->pollrate = 1;
  3176. return true;
  3177. fail:
  3178. return false;
  3179. }
  3180. static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
  3181. {
  3182. brcmf_dbg(TRACE, "Enter\n");
  3183. /* Disable F2 to clear any intermediate frame state on the dongle */
  3184. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3185. SDIO_FUNC_ENABLE_1, NULL);
  3186. bus->drvr->busstate = BRCMF_BUS_DOWN;
  3187. bus->sleeping = false;
  3188. bus->rxflow = false;
  3189. /* Done with backplane-dependent accesses, can drop clock... */
  3190. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3191. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3192. /* ...and initialize clock/power states */
  3193. bus->clkstate = CLK_SDONLY;
  3194. bus->idletime = BRCMF_IDLE_INTERVAL;
  3195. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3196. /* Query the F2 block size, set roundup accordingly */
  3197. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3198. bus->roundup = min(max_roundup, bus->blocksize);
  3199. /* bus module does not support packet chaining */
  3200. bus->use_rxchain = false;
  3201. bus->sd_rxchain = false;
  3202. return true;
  3203. }
  3204. static int
  3205. brcmf_sdbrcm_watchdog_thread(void *data)
  3206. {
  3207. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3208. allow_signal(SIGTERM);
  3209. /* Run until signal received */
  3210. while (1) {
  3211. if (kthread_should_stop())
  3212. break;
  3213. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3214. brcmf_sdbrcm_bus_watchdog(bus->drvr);
  3215. /* Count the tick for reference */
  3216. bus->drvr->tickcnt++;
  3217. } else
  3218. break;
  3219. }
  3220. return 0;
  3221. }
  3222. static void
  3223. brcmf_sdbrcm_watchdog(unsigned long data)
  3224. {
  3225. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3226. if (bus->watchdog_tsk) {
  3227. complete(&bus->watchdog_wait);
  3228. /* Reschedule the watchdog */
  3229. if (bus->wd_timer_valid)
  3230. mod_timer(&bus->timer,
  3231. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3232. }
  3233. }
  3234. static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
  3235. {
  3236. brcmf_dbg(TRACE, "Enter\n");
  3237. if (bus->ci) {
  3238. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3239. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3240. brcmf_sdio_chip_detach(&bus->ci);
  3241. if (bus->vars && bus->varsz)
  3242. kfree(bus->vars);
  3243. bus->vars = NULL;
  3244. }
  3245. brcmf_dbg(TRACE, "Disconnected\n");
  3246. }
  3247. /* Detach and free everything */
  3248. static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
  3249. {
  3250. brcmf_dbg(TRACE, "Enter\n");
  3251. if (bus) {
  3252. /* De-register interrupt handler */
  3253. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3254. if (bus->drvr) {
  3255. brcmf_detach(bus->drvr);
  3256. brcmf_sdbrcm_release_dongle(bus);
  3257. bus->drvr = NULL;
  3258. }
  3259. brcmf_sdbrcm_release_malloc(bus);
  3260. kfree(bus);
  3261. }
  3262. brcmf_dbg(TRACE, "Disconnected\n");
  3263. }
  3264. void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
  3265. u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3266. {
  3267. int ret;
  3268. struct brcmf_bus *bus;
  3269. /* Init global variables at run-time, not as part of the declaration.
  3270. * This is required to support init/de-init of the driver.
  3271. * Initialization
  3272. * of globals as part of the declaration results in non-deterministic
  3273. * behavior since the value of the globals may be different on the
  3274. * first time that the driver is initialized vs subsequent
  3275. * initializations.
  3276. */
  3277. brcmf_c_init();
  3278. brcmf_dbg(TRACE, "Enter\n");
  3279. /* We make an assumption about address window mappings:
  3280. * regsva == SI_ENUM_BASE*/
  3281. /* Allocate private bus interface state */
  3282. bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
  3283. if (!bus)
  3284. goto fail;
  3285. bus->sdiodev = sdiodev;
  3286. sdiodev->bus = bus;
  3287. skb_queue_head_init(&bus->glom);
  3288. bus->txbound = BRCMF_TXBOUND;
  3289. bus->rxbound = BRCMF_RXBOUND;
  3290. bus->txminmax = BRCMF_TXMINMAX;
  3291. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3292. bus->usebufpool = false; /* Use bufpool if allocated,
  3293. else use locally malloced rxbuf */
  3294. /* attempt to attach to the dongle */
  3295. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3296. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3297. goto fail;
  3298. }
  3299. spin_lock_init(&bus->txqlock);
  3300. init_waitqueue_head(&bus->ctrl_wait);
  3301. init_waitqueue_head(&bus->dcmd_resp_wait);
  3302. /* Set up the watchdog timer */
  3303. init_timer(&bus->timer);
  3304. bus->timer.data = (unsigned long)bus;
  3305. bus->timer.function = brcmf_sdbrcm_watchdog;
  3306. /* Initialize thread based operation and lock */
  3307. sema_init(&bus->sdsem, 1);
  3308. /* Initialize watchdog thread */
  3309. init_completion(&bus->watchdog_wait);
  3310. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3311. bus, "brcmf_watchdog");
  3312. if (IS_ERR(bus->watchdog_tsk)) {
  3313. printk(KERN_WARNING
  3314. "brcmf_watchdog thread failed to start\n");
  3315. bus->watchdog_tsk = NULL;
  3316. }
  3317. /* Initialize DPC thread */
  3318. init_completion(&bus->dpc_wait);
  3319. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3320. bus, "brcmf_dpc");
  3321. if (IS_ERR(bus->dpc_tsk)) {
  3322. printk(KERN_WARNING
  3323. "brcmf_dpc thread failed to start\n");
  3324. bus->dpc_tsk = NULL;
  3325. }
  3326. /* Attach to the brcmf/OS/network interface */
  3327. bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
  3328. if (!bus->drvr) {
  3329. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3330. goto fail;
  3331. }
  3332. /* Allocate buffers */
  3333. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3334. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3335. goto fail;
  3336. }
  3337. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3338. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3339. goto fail;
  3340. }
  3341. /* Register interrupt callback, but mask it (not operational yet). */
  3342. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3343. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3344. if (ret != 0) {
  3345. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3346. goto fail;
  3347. }
  3348. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3349. brcmf_dbg(INFO, "completed!!\n");
  3350. /* if firmware path present try to download and bring up bus */
  3351. ret = brcmf_bus_start(bus->drvr);
  3352. if (ret != 0) {
  3353. if (ret == -ENOLINK) {
  3354. brcmf_dbg(ERROR, "dongle is not responding\n");
  3355. goto fail;
  3356. }
  3357. }
  3358. /* add interface and open for business */
  3359. if (brcmf_add_if((struct brcmf_info *)bus->drvr, 0, "wlan%d", NULL)) {
  3360. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3361. goto fail;
  3362. }
  3363. return bus;
  3364. fail:
  3365. brcmf_sdbrcm_release(bus);
  3366. return NULL;
  3367. }
  3368. void brcmf_sdbrcm_disconnect(void *ptr)
  3369. {
  3370. struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
  3371. brcmf_dbg(TRACE, "Enter\n");
  3372. if (bus)
  3373. brcmf_sdbrcm_release(bus);
  3374. brcmf_dbg(TRACE, "Disconnected\n");
  3375. }
  3376. struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
  3377. {
  3378. return &bus->sdiodev->func[2]->dev;
  3379. }
  3380. void
  3381. brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
  3382. {
  3383. /* Totally stop the timer */
  3384. if (!wdtick && bus->wd_timer_valid == true) {
  3385. del_timer_sync(&bus->timer);
  3386. bus->wd_timer_valid = false;
  3387. bus->save_ms = wdtick;
  3388. return;
  3389. }
  3390. /* don't start the wd until fw is loaded */
  3391. if (bus->drvr->busstate == BRCMF_BUS_DOWN)
  3392. return;
  3393. if (wdtick) {
  3394. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3395. if (bus->wd_timer_valid == true)
  3396. /* Stop timer and restart at new value */
  3397. del_timer_sync(&bus->timer);
  3398. /* Create timer again when watchdog period is
  3399. dynamically changed or in the first instance
  3400. */
  3401. bus->timer.expires =
  3402. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3403. add_timer(&bus->timer);
  3404. } else {
  3405. /* Re arm the timer, at last watchdog period */
  3406. mod_timer(&bus->timer,
  3407. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3408. }
  3409. bus->wd_timer_valid = true;
  3410. bus->save_ms = wdtick;
  3411. }
  3412. }