main.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/delay.h>
  18. #include "ath9k.h"
  19. #include "btcoex.h"
  20. static u8 parse_mpdudensity(u8 mpdudensity)
  21. {
  22. /*
  23. * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
  24. * 0 for no restriction
  25. * 1 for 1/4 us
  26. * 2 for 1/2 us
  27. * 3 for 1 us
  28. * 4 for 2 us
  29. * 5 for 4 us
  30. * 6 for 8 us
  31. * 7 for 16 us
  32. */
  33. switch (mpdudensity) {
  34. case 0:
  35. return 0;
  36. case 1:
  37. case 2:
  38. case 3:
  39. /* Our lower layer calculations limit our precision to
  40. 1 microsecond */
  41. return 1;
  42. case 4:
  43. return 2;
  44. case 5:
  45. return 4;
  46. case 6:
  47. return 8;
  48. case 7:
  49. return 16;
  50. default:
  51. return 0;
  52. }
  53. }
  54. static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq)
  55. {
  56. bool pending = false;
  57. spin_lock_bh(&txq->axq_lock);
  58. if (txq->axq_depth || !list_empty(&txq->axq_acq))
  59. pending = true;
  60. spin_unlock_bh(&txq->axq_lock);
  61. return pending;
  62. }
  63. static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
  64. {
  65. unsigned long flags;
  66. bool ret;
  67. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  68. ret = ath9k_hw_setpower(sc->sc_ah, mode);
  69. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  70. return ret;
  71. }
  72. void ath9k_ps_wakeup(struct ath_softc *sc)
  73. {
  74. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  75. unsigned long flags;
  76. enum ath9k_power_mode power_mode;
  77. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  78. if (++sc->ps_usecount != 1)
  79. goto unlock;
  80. power_mode = sc->sc_ah->power_mode;
  81. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  82. /*
  83. * While the hardware is asleep, the cycle counters contain no
  84. * useful data. Better clear them now so that they don't mess up
  85. * survey data results.
  86. */
  87. if (power_mode != ATH9K_PM_AWAKE) {
  88. spin_lock(&common->cc_lock);
  89. ath_hw_cycle_counters_update(common);
  90. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  91. spin_unlock(&common->cc_lock);
  92. }
  93. unlock:
  94. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  95. }
  96. void ath9k_ps_restore(struct ath_softc *sc)
  97. {
  98. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  99. enum ath9k_power_mode mode;
  100. unsigned long flags;
  101. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  102. if (--sc->ps_usecount != 0)
  103. goto unlock;
  104. if (sc->ps_idle)
  105. mode = ATH9K_PM_FULL_SLEEP;
  106. else if (sc->ps_enabled &&
  107. !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
  108. PS_WAIT_FOR_CAB |
  109. PS_WAIT_FOR_PSPOLL_DATA |
  110. PS_WAIT_FOR_TX_ACK)))
  111. mode = ATH9K_PM_NETWORK_SLEEP;
  112. else
  113. goto unlock;
  114. spin_lock(&common->cc_lock);
  115. ath_hw_cycle_counters_update(common);
  116. spin_unlock(&common->cc_lock);
  117. ath9k_hw_setpower(sc->sc_ah, mode);
  118. unlock:
  119. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  120. }
  121. void ath_start_ani(struct ath_common *common)
  122. {
  123. struct ath_hw *ah = common->ah;
  124. unsigned long timestamp = jiffies_to_msecs(jiffies);
  125. struct ath_softc *sc = (struct ath_softc *) common->priv;
  126. if (!(sc->sc_flags & SC_OP_ANI_RUN))
  127. return;
  128. if (sc->sc_flags & SC_OP_OFFCHANNEL)
  129. return;
  130. common->ani.longcal_timer = timestamp;
  131. common->ani.shortcal_timer = timestamp;
  132. common->ani.checkani_timer = timestamp;
  133. mod_timer(&common->ani.timer,
  134. jiffies +
  135. msecs_to_jiffies((u32)ah->config.ani_poll_interval));
  136. }
  137. static void ath_update_survey_nf(struct ath_softc *sc, int channel)
  138. {
  139. struct ath_hw *ah = sc->sc_ah;
  140. struct ath9k_channel *chan = &ah->channels[channel];
  141. struct survey_info *survey = &sc->survey[channel];
  142. if (chan->noisefloor) {
  143. survey->filled |= SURVEY_INFO_NOISE_DBM;
  144. survey->noise = ath9k_hw_getchan_noise(ah, chan);
  145. }
  146. }
  147. /*
  148. * Updates the survey statistics and returns the busy time since last
  149. * update in %, if the measurement duration was long enough for the
  150. * result to be useful, -1 otherwise.
  151. */
  152. static int ath_update_survey_stats(struct ath_softc *sc)
  153. {
  154. struct ath_hw *ah = sc->sc_ah;
  155. struct ath_common *common = ath9k_hw_common(ah);
  156. int pos = ah->curchan - &ah->channels[0];
  157. struct survey_info *survey = &sc->survey[pos];
  158. struct ath_cycle_counters *cc = &common->cc_survey;
  159. unsigned int div = common->clockrate * 1000;
  160. int ret = 0;
  161. if (!ah->curchan)
  162. return -1;
  163. if (ah->power_mode == ATH9K_PM_AWAKE)
  164. ath_hw_cycle_counters_update(common);
  165. if (cc->cycles > 0) {
  166. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  167. SURVEY_INFO_CHANNEL_TIME_BUSY |
  168. SURVEY_INFO_CHANNEL_TIME_RX |
  169. SURVEY_INFO_CHANNEL_TIME_TX;
  170. survey->channel_time += cc->cycles / div;
  171. survey->channel_time_busy += cc->rx_busy / div;
  172. survey->channel_time_rx += cc->rx_frame / div;
  173. survey->channel_time_tx += cc->tx_frame / div;
  174. }
  175. if (cc->cycles < div)
  176. return -1;
  177. if (cc->cycles > 0)
  178. ret = cc->rx_busy * 100 / cc->cycles;
  179. memset(cc, 0, sizeof(*cc));
  180. ath_update_survey_nf(sc, pos);
  181. return ret;
  182. }
  183. static void __ath_cancel_work(struct ath_softc *sc)
  184. {
  185. cancel_work_sync(&sc->paprd_work);
  186. cancel_work_sync(&sc->hw_check_work);
  187. cancel_delayed_work_sync(&sc->tx_complete_work);
  188. cancel_delayed_work_sync(&sc->hw_pll_work);
  189. }
  190. static void ath_cancel_work(struct ath_softc *sc)
  191. {
  192. __ath_cancel_work(sc);
  193. cancel_work_sync(&sc->hw_reset_work);
  194. }
  195. static bool ath_prepare_reset(struct ath_softc *sc, bool retry_tx, bool flush)
  196. {
  197. struct ath_hw *ah = sc->sc_ah;
  198. struct ath_common *common = ath9k_hw_common(ah);
  199. bool ret;
  200. ieee80211_stop_queues(sc->hw);
  201. sc->hw_busy_count = 0;
  202. del_timer_sync(&common->ani.timer);
  203. ath9k_debug_samp_bb_mac(sc);
  204. ath9k_hw_disable_interrupts(ah);
  205. ret = ath_drain_all_txq(sc, retry_tx);
  206. if (!ath_stoprecv(sc))
  207. ret = false;
  208. if (!flush) {
  209. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  210. ath_rx_tasklet(sc, 1, true);
  211. ath_rx_tasklet(sc, 1, false);
  212. } else {
  213. ath_flushrecv(sc);
  214. }
  215. return ret;
  216. }
  217. static bool ath_complete_reset(struct ath_softc *sc, bool start)
  218. {
  219. struct ath_hw *ah = sc->sc_ah;
  220. struct ath_common *common = ath9k_hw_common(ah);
  221. if (ath_startrecv(sc) != 0) {
  222. ath_err(common, "Unable to restart recv logic\n");
  223. return false;
  224. }
  225. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  226. sc->config.txpowlimit, &sc->curtxpow);
  227. ath9k_hw_set_interrupts(ah);
  228. ath9k_hw_enable_interrupts(ah);
  229. if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) && start) {
  230. if (sc->sc_flags & SC_OP_BEACONS)
  231. ath_set_beacon(sc);
  232. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
  233. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/2);
  234. if (!common->disable_ani)
  235. ath_start_ani(common);
  236. }
  237. if (ath9k_hw_ops(ah)->antdiv_comb_conf_get && sc->ant_rx != 3) {
  238. struct ath_hw_antcomb_conf div_ant_conf;
  239. u8 lna_conf;
  240. ath9k_hw_antdiv_comb_conf_get(ah, &div_ant_conf);
  241. if (sc->ant_rx == 1)
  242. lna_conf = ATH_ANT_DIV_COMB_LNA1;
  243. else
  244. lna_conf = ATH_ANT_DIV_COMB_LNA2;
  245. div_ant_conf.main_lna_conf = lna_conf;
  246. div_ant_conf.alt_lna_conf = lna_conf;
  247. ath9k_hw_antdiv_comb_conf_set(ah, &div_ant_conf);
  248. }
  249. ieee80211_wake_queues(sc->hw);
  250. return true;
  251. }
  252. static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan,
  253. bool retry_tx)
  254. {
  255. struct ath_hw *ah = sc->sc_ah;
  256. struct ath_common *common = ath9k_hw_common(ah);
  257. struct ath9k_hw_cal_data *caldata = NULL;
  258. bool fastcc = true;
  259. bool flush = false;
  260. int r;
  261. __ath_cancel_work(sc);
  262. spin_lock_bh(&sc->sc_pcu_lock);
  263. if (!(sc->sc_flags & SC_OP_OFFCHANNEL)) {
  264. fastcc = false;
  265. caldata = &sc->caldata;
  266. }
  267. if (!hchan) {
  268. fastcc = false;
  269. flush = true;
  270. hchan = ah->curchan;
  271. }
  272. if (fastcc && !ath9k_hw_check_alive(ah))
  273. fastcc = false;
  274. if (!ath_prepare_reset(sc, retry_tx, flush))
  275. fastcc = false;
  276. ath_dbg(common, ATH_DBG_CONFIG,
  277. "Reset to %u MHz, HT40: %d fastcc: %d\n",
  278. hchan->channel, !!(hchan->channelFlags & (CHANNEL_HT40MINUS |
  279. CHANNEL_HT40PLUS)),
  280. fastcc);
  281. r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
  282. if (r) {
  283. ath_err(common,
  284. "Unable to reset channel, reset status %d\n", r);
  285. goto out;
  286. }
  287. if (!ath_complete_reset(sc, true))
  288. r = -EIO;
  289. out:
  290. spin_unlock_bh(&sc->sc_pcu_lock);
  291. return r;
  292. }
  293. /*
  294. * Set/change channels. If the channel is really being changed, it's done
  295. * by reseting the chip. To accomplish this we must first cleanup any pending
  296. * DMA, then restart stuff.
  297. */
  298. static int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  299. struct ath9k_channel *hchan)
  300. {
  301. int r;
  302. if (sc->sc_flags & SC_OP_INVALID)
  303. return -EIO;
  304. ath9k_ps_wakeup(sc);
  305. r = ath_reset_internal(sc, hchan, false);
  306. ath9k_ps_restore(sc);
  307. return r;
  308. }
  309. static void ath_paprd_activate(struct ath_softc *sc)
  310. {
  311. struct ath_hw *ah = sc->sc_ah;
  312. struct ath9k_hw_cal_data *caldata = ah->caldata;
  313. int chain;
  314. if (!caldata || !caldata->paprd_done)
  315. return;
  316. ath9k_ps_wakeup(sc);
  317. ar9003_paprd_enable(ah, false);
  318. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  319. if (!(ah->txchainmask & BIT(chain)))
  320. continue;
  321. ar9003_paprd_populate_single_table(ah, caldata, chain);
  322. }
  323. ar9003_paprd_enable(ah, true);
  324. ath9k_ps_restore(sc);
  325. }
  326. static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
  327. {
  328. struct ieee80211_hw *hw = sc->hw;
  329. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  330. struct ath_hw *ah = sc->sc_ah;
  331. struct ath_common *common = ath9k_hw_common(ah);
  332. struct ath_tx_control txctl;
  333. int time_left;
  334. memset(&txctl, 0, sizeof(txctl));
  335. txctl.txq = sc->tx.txq_map[WME_AC_BE];
  336. memset(tx_info, 0, sizeof(*tx_info));
  337. tx_info->band = hw->conf.channel->band;
  338. tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
  339. tx_info->control.rates[0].idx = 0;
  340. tx_info->control.rates[0].count = 1;
  341. tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
  342. tx_info->control.rates[1].idx = -1;
  343. init_completion(&sc->paprd_complete);
  344. txctl.paprd = BIT(chain);
  345. if (ath_tx_start(hw, skb, &txctl) != 0) {
  346. ath_dbg(common, ATH_DBG_CALIBRATE, "PAPRD TX failed\n");
  347. dev_kfree_skb_any(skb);
  348. return false;
  349. }
  350. time_left = wait_for_completion_timeout(&sc->paprd_complete,
  351. msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
  352. if (!time_left)
  353. ath_dbg(common, ATH_DBG_CALIBRATE,
  354. "Timeout waiting for paprd training on TX chain %d\n",
  355. chain);
  356. return !!time_left;
  357. }
  358. void ath_paprd_calibrate(struct work_struct *work)
  359. {
  360. struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
  361. struct ieee80211_hw *hw = sc->hw;
  362. struct ath_hw *ah = sc->sc_ah;
  363. struct ieee80211_hdr *hdr;
  364. struct sk_buff *skb = NULL;
  365. struct ath9k_hw_cal_data *caldata = ah->caldata;
  366. struct ath_common *common = ath9k_hw_common(ah);
  367. int ftype;
  368. int chain_ok = 0;
  369. int chain;
  370. int len = 1800;
  371. if (!caldata)
  372. return;
  373. ath9k_ps_wakeup(sc);
  374. if (ar9003_paprd_init_table(ah) < 0)
  375. goto fail_paprd;
  376. skb = alloc_skb(len, GFP_KERNEL);
  377. if (!skb)
  378. goto fail_paprd;
  379. skb_put(skb, len);
  380. memset(skb->data, 0, len);
  381. hdr = (struct ieee80211_hdr *)skb->data;
  382. ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
  383. hdr->frame_control = cpu_to_le16(ftype);
  384. hdr->duration_id = cpu_to_le16(10);
  385. memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
  386. memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
  387. memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
  388. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  389. if (!(ah->txchainmask & BIT(chain)))
  390. continue;
  391. chain_ok = 0;
  392. ath_dbg(common, ATH_DBG_CALIBRATE,
  393. "Sending PAPRD frame for thermal measurement "
  394. "on chain %d\n", chain);
  395. if (!ath_paprd_send_frame(sc, skb, chain))
  396. goto fail_paprd;
  397. ar9003_paprd_setup_gain_table(ah, chain);
  398. ath_dbg(common, ATH_DBG_CALIBRATE,
  399. "Sending PAPRD training frame on chain %d\n", chain);
  400. if (!ath_paprd_send_frame(sc, skb, chain))
  401. goto fail_paprd;
  402. if (!ar9003_paprd_is_done(ah)) {
  403. ath_dbg(common, ATH_DBG_CALIBRATE,
  404. "PAPRD not yet done on chain %d\n", chain);
  405. break;
  406. }
  407. if (ar9003_paprd_create_curve(ah, caldata, chain)) {
  408. ath_dbg(common, ATH_DBG_CALIBRATE,
  409. "PAPRD create curve failed on chain %d\n",
  410. chain);
  411. break;
  412. }
  413. chain_ok = 1;
  414. }
  415. kfree_skb(skb);
  416. if (chain_ok) {
  417. caldata->paprd_done = true;
  418. ath_paprd_activate(sc);
  419. }
  420. fail_paprd:
  421. ath9k_ps_restore(sc);
  422. }
  423. /*
  424. * This routine performs the periodic noise floor calibration function
  425. * that is used to adjust and optimize the chip performance. This
  426. * takes environmental changes (location, temperature) into account.
  427. * When the task is complete, it reschedules itself depending on the
  428. * appropriate interval that was calculated.
  429. */
  430. void ath_ani_calibrate(unsigned long data)
  431. {
  432. struct ath_softc *sc = (struct ath_softc *)data;
  433. struct ath_hw *ah = sc->sc_ah;
  434. struct ath_common *common = ath9k_hw_common(ah);
  435. bool longcal = false;
  436. bool shortcal = false;
  437. bool aniflag = false;
  438. unsigned int timestamp = jiffies_to_msecs(jiffies);
  439. u32 cal_interval, short_cal_interval, long_cal_interval;
  440. unsigned long flags;
  441. if (ah->caldata && ah->caldata->nfcal_interference)
  442. long_cal_interval = ATH_LONG_CALINTERVAL_INT;
  443. else
  444. long_cal_interval = ATH_LONG_CALINTERVAL;
  445. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  446. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  447. /* Only calibrate if awake */
  448. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
  449. goto set_timer;
  450. ath9k_ps_wakeup(sc);
  451. /* Long calibration runs independently of short calibration. */
  452. if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
  453. longcal = true;
  454. ath_dbg(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
  455. common->ani.longcal_timer = timestamp;
  456. }
  457. /* Short calibration applies only while caldone is false */
  458. if (!common->ani.caldone) {
  459. if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
  460. shortcal = true;
  461. ath_dbg(common, ATH_DBG_ANI,
  462. "shortcal @%lu\n", jiffies);
  463. common->ani.shortcal_timer = timestamp;
  464. common->ani.resetcal_timer = timestamp;
  465. }
  466. } else {
  467. if ((timestamp - common->ani.resetcal_timer) >=
  468. ATH_RESTART_CALINTERVAL) {
  469. common->ani.caldone = ath9k_hw_reset_calvalid(ah);
  470. if (common->ani.caldone)
  471. common->ani.resetcal_timer = timestamp;
  472. }
  473. }
  474. /* Verify whether we must check ANI */
  475. if ((timestamp - common->ani.checkani_timer) >=
  476. ah->config.ani_poll_interval) {
  477. aniflag = true;
  478. common->ani.checkani_timer = timestamp;
  479. }
  480. /* Call ANI routine if necessary */
  481. if (aniflag) {
  482. spin_lock_irqsave(&common->cc_lock, flags);
  483. ath9k_hw_ani_monitor(ah, ah->curchan);
  484. ath_update_survey_stats(sc);
  485. spin_unlock_irqrestore(&common->cc_lock, flags);
  486. }
  487. /* Perform calibration if necessary */
  488. if (longcal || shortcal) {
  489. common->ani.caldone =
  490. ath9k_hw_calibrate(ah, ah->curchan,
  491. ah->rxchainmask, longcal);
  492. }
  493. ath9k_ps_restore(sc);
  494. set_timer:
  495. /*
  496. * Set timer interval based on previous results.
  497. * The interval must be the shortest necessary to satisfy ANI,
  498. * short calibration and long calibration.
  499. */
  500. ath9k_debug_samp_bb_mac(sc);
  501. cal_interval = ATH_LONG_CALINTERVAL;
  502. if (sc->sc_ah->config.enable_ani)
  503. cal_interval = min(cal_interval,
  504. (u32)ah->config.ani_poll_interval);
  505. if (!common->ani.caldone)
  506. cal_interval = min(cal_interval, (u32)short_cal_interval);
  507. mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  508. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
  509. if (!ah->caldata->paprd_done)
  510. ieee80211_queue_work(sc->hw, &sc->paprd_work);
  511. else if (!ah->paprd_table_write_done)
  512. ath_paprd_activate(sc);
  513. }
  514. }
  515. static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
  516. struct ieee80211_vif *vif)
  517. {
  518. struct ath_node *an;
  519. an = (struct ath_node *)sta->drv_priv;
  520. #ifdef CONFIG_ATH9K_DEBUGFS
  521. spin_lock(&sc->nodes_lock);
  522. list_add(&an->list, &sc->nodes);
  523. spin_unlock(&sc->nodes_lock);
  524. an->sta = sta;
  525. an->vif = vif;
  526. #endif
  527. if (sc->sc_flags & SC_OP_TXAGGR) {
  528. ath_tx_node_init(sc, an);
  529. an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
  530. sta->ht_cap.ampdu_factor);
  531. an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
  532. }
  533. }
  534. static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
  535. {
  536. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  537. #ifdef CONFIG_ATH9K_DEBUGFS
  538. spin_lock(&sc->nodes_lock);
  539. list_del(&an->list);
  540. spin_unlock(&sc->nodes_lock);
  541. an->sta = NULL;
  542. #endif
  543. if (sc->sc_flags & SC_OP_TXAGGR)
  544. ath_tx_node_cleanup(sc, an);
  545. }
  546. void ath9k_tasklet(unsigned long data)
  547. {
  548. struct ath_softc *sc = (struct ath_softc *)data;
  549. struct ath_hw *ah = sc->sc_ah;
  550. struct ath_common *common = ath9k_hw_common(ah);
  551. u32 status = sc->intrstatus;
  552. u32 rxmask;
  553. ath9k_ps_wakeup(sc);
  554. spin_lock(&sc->sc_pcu_lock);
  555. if ((status & ATH9K_INT_FATAL) ||
  556. (status & ATH9K_INT_BB_WATCHDOG)) {
  557. #ifdef CONFIG_ATH9K_DEBUGFS
  558. enum ath_reset_type type;
  559. if (status & ATH9K_INT_FATAL)
  560. type = RESET_TYPE_FATAL_INT;
  561. else
  562. type = RESET_TYPE_BB_WATCHDOG;
  563. RESET_STAT_INC(sc, type);
  564. #endif
  565. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  566. goto out;
  567. }
  568. /*
  569. * Only run the baseband hang check if beacons stop working in AP or
  570. * IBSS mode, because it has a high false positive rate. For station
  571. * mode it should not be necessary, since the upper layers will detect
  572. * this through a beacon miss automatically and the following channel
  573. * change will trigger a hardware reset anyway
  574. */
  575. if (ath9k_hw_numtxpending(ah, sc->beacon.beaconq) != 0 &&
  576. !ath9k_hw_check_alive(ah))
  577. ieee80211_queue_work(sc->hw, &sc->hw_check_work);
  578. if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
  579. /*
  580. * TSF sync does not look correct; remain awake to sync with
  581. * the next Beacon.
  582. */
  583. ath_dbg(common, ATH_DBG_PS,
  584. "TSFOOR - Sync with next Beacon\n");
  585. sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
  586. }
  587. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  588. rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
  589. ATH9K_INT_RXORN);
  590. else
  591. rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  592. if (status & rxmask) {
  593. /* Check for high priority Rx first */
  594. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  595. (status & ATH9K_INT_RXHP))
  596. ath_rx_tasklet(sc, 0, true);
  597. ath_rx_tasklet(sc, 0, false);
  598. }
  599. if (status & ATH9K_INT_TX) {
  600. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  601. ath_tx_edma_tasklet(sc);
  602. else
  603. ath_tx_tasklet(sc);
  604. }
  605. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  606. if (status & ATH9K_INT_GENTIMER)
  607. ath_gen_timer_isr(sc->sc_ah);
  608. out:
  609. /* re-enable hardware interrupt */
  610. ath9k_hw_enable_interrupts(ah);
  611. spin_unlock(&sc->sc_pcu_lock);
  612. ath9k_ps_restore(sc);
  613. }
  614. irqreturn_t ath_isr(int irq, void *dev)
  615. {
  616. #define SCHED_INTR ( \
  617. ATH9K_INT_FATAL | \
  618. ATH9K_INT_BB_WATCHDOG | \
  619. ATH9K_INT_RXORN | \
  620. ATH9K_INT_RXEOL | \
  621. ATH9K_INT_RX | \
  622. ATH9K_INT_RXLP | \
  623. ATH9K_INT_RXHP | \
  624. ATH9K_INT_TX | \
  625. ATH9K_INT_BMISS | \
  626. ATH9K_INT_CST | \
  627. ATH9K_INT_TSFOOR | \
  628. ATH9K_INT_GENTIMER)
  629. struct ath_softc *sc = dev;
  630. struct ath_hw *ah = sc->sc_ah;
  631. struct ath_common *common = ath9k_hw_common(ah);
  632. enum ath9k_int status;
  633. bool sched = false;
  634. /*
  635. * The hardware is not ready/present, don't
  636. * touch anything. Note this can happen early
  637. * on if the IRQ is shared.
  638. */
  639. if (sc->sc_flags & SC_OP_INVALID)
  640. return IRQ_NONE;
  641. /* shared irq, not for us */
  642. if (!ath9k_hw_intrpend(ah))
  643. return IRQ_NONE;
  644. /*
  645. * Figure out the reason(s) for the interrupt. Note
  646. * that the hal returns a pseudo-ISR that may include
  647. * bits we haven't explicitly enabled so we mask the
  648. * value to insure we only process bits we requested.
  649. */
  650. ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
  651. status &= ah->imask; /* discard unasked-for bits */
  652. /*
  653. * If there are no status bits set, then this interrupt was not
  654. * for me (should have been caught above).
  655. */
  656. if (!status)
  657. return IRQ_NONE;
  658. /* Cache the status */
  659. sc->intrstatus = status;
  660. if (status & SCHED_INTR)
  661. sched = true;
  662. /*
  663. * If a FATAL or RXORN interrupt is received, we have to reset the
  664. * chip immediately.
  665. */
  666. if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
  667. !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
  668. goto chip_reset;
  669. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  670. (status & ATH9K_INT_BB_WATCHDOG)) {
  671. spin_lock(&common->cc_lock);
  672. ath_hw_cycle_counters_update(common);
  673. ar9003_hw_bb_watchdog_dbg_info(ah);
  674. spin_unlock(&common->cc_lock);
  675. goto chip_reset;
  676. }
  677. if (status & ATH9K_INT_SWBA)
  678. tasklet_schedule(&sc->bcon_tasklet);
  679. if (status & ATH9K_INT_TXURN)
  680. ath9k_hw_updatetxtriglevel(ah, true);
  681. if (status & ATH9K_INT_RXEOL) {
  682. ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  683. ath9k_hw_set_interrupts(ah);
  684. }
  685. if (status & ATH9K_INT_MIB) {
  686. /*
  687. * Disable interrupts until we service the MIB
  688. * interrupt; otherwise it will continue to
  689. * fire.
  690. */
  691. ath9k_hw_disable_interrupts(ah);
  692. /*
  693. * Let the hal handle the event. We assume
  694. * it will clear whatever condition caused
  695. * the interrupt.
  696. */
  697. spin_lock(&common->cc_lock);
  698. ath9k_hw_proc_mib_event(ah);
  699. spin_unlock(&common->cc_lock);
  700. ath9k_hw_enable_interrupts(ah);
  701. }
  702. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  703. if (status & ATH9K_INT_TIM_TIMER) {
  704. if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
  705. goto chip_reset;
  706. /* Clear RxAbort bit so that we can
  707. * receive frames */
  708. ath9k_setpower(sc, ATH9K_PM_AWAKE);
  709. ath9k_hw_setrxabort(sc->sc_ah, 0);
  710. sc->ps_flags |= PS_WAIT_FOR_BEACON;
  711. }
  712. chip_reset:
  713. ath_debug_stat_interrupt(sc, status);
  714. if (sched) {
  715. /* turn off every interrupt */
  716. ath9k_hw_disable_interrupts(ah);
  717. tasklet_schedule(&sc->intr_tq);
  718. }
  719. return IRQ_HANDLED;
  720. #undef SCHED_INTR
  721. }
  722. static void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
  723. {
  724. struct ath_hw *ah = sc->sc_ah;
  725. struct ath_common *common = ath9k_hw_common(ah);
  726. struct ieee80211_channel *channel = hw->conf.channel;
  727. int r;
  728. ath9k_ps_wakeup(sc);
  729. spin_lock_bh(&sc->sc_pcu_lock);
  730. atomic_set(&ah->intr_ref_cnt, -1);
  731. ath9k_hw_configpcipowersave(ah, false);
  732. if (!ah->curchan)
  733. ah->curchan = ath9k_cmn_get_curchannel(sc->hw, ah);
  734. r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
  735. if (r) {
  736. ath_err(common,
  737. "Unable to reset channel (%u MHz), reset status %d\n",
  738. channel->center_freq, r);
  739. }
  740. ath_complete_reset(sc, true);
  741. /* Enable LED */
  742. ath9k_hw_cfg_output(ah, ah->led_pin,
  743. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  744. ath9k_hw_set_gpio(ah, ah->led_pin, 0);
  745. spin_unlock_bh(&sc->sc_pcu_lock);
  746. ath9k_ps_restore(sc);
  747. }
  748. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
  749. {
  750. struct ath_hw *ah = sc->sc_ah;
  751. struct ieee80211_channel *channel = hw->conf.channel;
  752. int r;
  753. ath9k_ps_wakeup(sc);
  754. ath_cancel_work(sc);
  755. spin_lock_bh(&sc->sc_pcu_lock);
  756. /*
  757. * Keep the LED on when the radio is disabled
  758. * during idle unassociated state.
  759. */
  760. if (!sc->ps_idle) {
  761. ath9k_hw_set_gpio(ah, ah->led_pin, 1);
  762. ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
  763. }
  764. ath_prepare_reset(sc, false, true);
  765. if (!ah->curchan)
  766. ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
  767. r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
  768. if (r) {
  769. ath_err(ath9k_hw_common(sc->sc_ah),
  770. "Unable to reset channel (%u MHz), reset status %d\n",
  771. channel->center_freq, r);
  772. }
  773. ath9k_hw_phy_disable(ah);
  774. ath9k_hw_configpcipowersave(ah, true);
  775. spin_unlock_bh(&sc->sc_pcu_lock);
  776. ath9k_ps_restore(sc);
  777. }
  778. static int ath_reset(struct ath_softc *sc, bool retry_tx)
  779. {
  780. int r;
  781. ath9k_ps_wakeup(sc);
  782. r = ath_reset_internal(sc, NULL, retry_tx);
  783. if (retry_tx) {
  784. int i;
  785. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  786. if (ATH_TXQ_SETUP(sc, i)) {
  787. spin_lock_bh(&sc->tx.txq[i].axq_lock);
  788. ath_txq_schedule(sc, &sc->tx.txq[i]);
  789. spin_unlock_bh(&sc->tx.txq[i].axq_lock);
  790. }
  791. }
  792. }
  793. ath9k_ps_restore(sc);
  794. return r;
  795. }
  796. void ath_reset_work(struct work_struct *work)
  797. {
  798. struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work);
  799. ath_reset(sc, true);
  800. }
  801. void ath_hw_check(struct work_struct *work)
  802. {
  803. struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
  804. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  805. unsigned long flags;
  806. int busy;
  807. ath9k_ps_wakeup(sc);
  808. if (ath9k_hw_check_alive(sc->sc_ah))
  809. goto out;
  810. spin_lock_irqsave(&common->cc_lock, flags);
  811. busy = ath_update_survey_stats(sc);
  812. spin_unlock_irqrestore(&common->cc_lock, flags);
  813. ath_dbg(common, ATH_DBG_RESET, "Possible baseband hang, "
  814. "busy=%d (try %d)\n", busy, sc->hw_busy_count + 1);
  815. if (busy >= 99) {
  816. if (++sc->hw_busy_count >= 3) {
  817. RESET_STAT_INC(sc, RESET_TYPE_BB_HANG);
  818. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  819. }
  820. } else if (busy >= 0)
  821. sc->hw_busy_count = 0;
  822. out:
  823. ath9k_ps_restore(sc);
  824. }
  825. static void ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
  826. {
  827. static int count;
  828. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  829. if (pll_sqsum >= 0x40000) {
  830. count++;
  831. if (count == 3) {
  832. /* Rx is hung for more than 500ms. Reset it */
  833. ath_dbg(common, ATH_DBG_RESET,
  834. "Possible RX hang, resetting");
  835. RESET_STAT_INC(sc, RESET_TYPE_PLL_HANG);
  836. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  837. count = 0;
  838. }
  839. } else
  840. count = 0;
  841. }
  842. void ath_hw_pll_work(struct work_struct *work)
  843. {
  844. struct ath_softc *sc = container_of(work, struct ath_softc,
  845. hw_pll_work.work);
  846. u32 pll_sqsum;
  847. if (AR_SREV_9485(sc->sc_ah)) {
  848. ath9k_ps_wakeup(sc);
  849. pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
  850. ath9k_ps_restore(sc);
  851. ath_hw_pll_rx_hang_check(sc, pll_sqsum);
  852. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
  853. }
  854. }
  855. /**********************/
  856. /* mac80211 callbacks */
  857. /**********************/
  858. static int ath9k_start(struct ieee80211_hw *hw)
  859. {
  860. struct ath_softc *sc = hw->priv;
  861. struct ath_hw *ah = sc->sc_ah;
  862. struct ath_common *common = ath9k_hw_common(ah);
  863. struct ieee80211_channel *curchan = hw->conf.channel;
  864. struct ath9k_channel *init_channel;
  865. int r;
  866. ath_dbg(common, ATH_DBG_CONFIG,
  867. "Starting driver with initial channel: %d MHz\n",
  868. curchan->center_freq);
  869. ath9k_ps_wakeup(sc);
  870. mutex_lock(&sc->mutex);
  871. /* setup initial channel */
  872. sc->chan_idx = curchan->hw_value;
  873. init_channel = ath9k_cmn_get_curchannel(hw, ah);
  874. /* Reset SERDES registers */
  875. ath9k_hw_configpcipowersave(ah, false);
  876. /*
  877. * The basic interface to setting the hardware in a good
  878. * state is ``reset''. On return the hardware is known to
  879. * be powered up and with interrupts disabled. This must
  880. * be followed by initialization of the appropriate bits
  881. * and then setup of the interrupt mask.
  882. */
  883. spin_lock_bh(&sc->sc_pcu_lock);
  884. r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
  885. if (r) {
  886. ath_err(common,
  887. "Unable to reset hardware; reset status %d (freq %u MHz)\n",
  888. r, curchan->center_freq);
  889. spin_unlock_bh(&sc->sc_pcu_lock);
  890. goto mutex_unlock;
  891. }
  892. /* Setup our intr mask. */
  893. ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
  894. ATH9K_INT_RXORN | ATH9K_INT_FATAL |
  895. ATH9K_INT_GLOBAL;
  896. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  897. ah->imask |= ATH9K_INT_RXHP |
  898. ATH9K_INT_RXLP |
  899. ATH9K_INT_BB_WATCHDOG;
  900. else
  901. ah->imask |= ATH9K_INT_RX;
  902. ah->imask |= ATH9K_INT_GTT;
  903. if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  904. ah->imask |= ATH9K_INT_CST;
  905. sc->sc_flags &= ~SC_OP_INVALID;
  906. sc->sc_ah->is_monitoring = false;
  907. /* Disable BMISS interrupt when we're not associated */
  908. ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
  909. if (!ath_complete_reset(sc, false)) {
  910. r = -EIO;
  911. spin_unlock_bh(&sc->sc_pcu_lock);
  912. goto mutex_unlock;
  913. }
  914. spin_unlock_bh(&sc->sc_pcu_lock);
  915. if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
  916. !ah->btcoex_hw.enabled) {
  917. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_MCI))
  918. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  919. AR_STOMP_LOW_WLAN_WGHT);
  920. ath9k_hw_btcoex_enable(ah);
  921. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  922. ath9k_btcoex_timer_resume(sc);
  923. }
  924. if (ah->caps.pcie_lcr_extsync_en && common->bus_ops->extn_synch_en)
  925. common->bus_ops->extn_synch_en(common);
  926. mutex_unlock:
  927. mutex_unlock(&sc->mutex);
  928. ath9k_ps_restore(sc);
  929. return r;
  930. }
  931. static void ath9k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  932. {
  933. struct ath_softc *sc = hw->priv;
  934. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  935. struct ath_tx_control txctl;
  936. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  937. if (sc->ps_enabled) {
  938. /*
  939. * mac80211 does not set PM field for normal data frames, so we
  940. * need to update that based on the current PS mode.
  941. */
  942. if (ieee80211_is_data(hdr->frame_control) &&
  943. !ieee80211_is_nullfunc(hdr->frame_control) &&
  944. !ieee80211_has_pm(hdr->frame_control)) {
  945. ath_dbg(common, ATH_DBG_PS,
  946. "Add PM=1 for a TX frame while in PS mode\n");
  947. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  948. }
  949. }
  950. if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
  951. /*
  952. * We are using PS-Poll and mac80211 can request TX while in
  953. * power save mode. Need to wake up hardware for the TX to be
  954. * completed and if needed, also for RX of buffered frames.
  955. */
  956. ath9k_ps_wakeup(sc);
  957. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  958. ath9k_hw_setrxabort(sc->sc_ah, 0);
  959. if (ieee80211_is_pspoll(hdr->frame_control)) {
  960. ath_dbg(common, ATH_DBG_PS,
  961. "Sending PS-Poll to pick a buffered frame\n");
  962. sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
  963. } else {
  964. ath_dbg(common, ATH_DBG_PS,
  965. "Wake up to complete TX\n");
  966. sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
  967. }
  968. /*
  969. * The actual restore operation will happen only after
  970. * the sc_flags bit is cleared. We are just dropping
  971. * the ps_usecount here.
  972. */
  973. ath9k_ps_restore(sc);
  974. }
  975. memset(&txctl, 0, sizeof(struct ath_tx_control));
  976. txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
  977. ath_dbg(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
  978. if (ath_tx_start(hw, skb, &txctl) != 0) {
  979. ath_dbg(common, ATH_DBG_XMIT, "TX failed\n");
  980. goto exit;
  981. }
  982. return;
  983. exit:
  984. dev_kfree_skb_any(skb);
  985. }
  986. static void ath9k_stop(struct ieee80211_hw *hw)
  987. {
  988. struct ath_softc *sc = hw->priv;
  989. struct ath_hw *ah = sc->sc_ah;
  990. struct ath_common *common = ath9k_hw_common(ah);
  991. mutex_lock(&sc->mutex);
  992. ath_cancel_work(sc);
  993. if (sc->sc_flags & SC_OP_INVALID) {
  994. ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
  995. mutex_unlock(&sc->mutex);
  996. return;
  997. }
  998. /* Ensure HW is awake when we try to shut it down. */
  999. ath9k_ps_wakeup(sc);
  1000. if (ah->btcoex_hw.enabled) {
  1001. ath9k_hw_btcoex_disable(ah);
  1002. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  1003. ath9k_btcoex_timer_pause(sc);
  1004. ath_mci_flush_profile(&sc->btcoex.mci);
  1005. }
  1006. spin_lock_bh(&sc->sc_pcu_lock);
  1007. /* prevent tasklets to enable interrupts once we disable them */
  1008. ah->imask &= ~ATH9K_INT_GLOBAL;
  1009. /* make sure h/w will not generate any interrupt
  1010. * before setting the invalid flag. */
  1011. ath9k_hw_disable_interrupts(ah);
  1012. if (!(sc->sc_flags & SC_OP_INVALID)) {
  1013. ath_drain_all_txq(sc, false);
  1014. ath_stoprecv(sc);
  1015. ath9k_hw_phy_disable(ah);
  1016. } else
  1017. sc->rx.rxlink = NULL;
  1018. if (sc->rx.frag) {
  1019. dev_kfree_skb_any(sc->rx.frag);
  1020. sc->rx.frag = NULL;
  1021. }
  1022. /* disable HAL and put h/w to sleep */
  1023. ath9k_hw_disable(ah);
  1024. spin_unlock_bh(&sc->sc_pcu_lock);
  1025. /* we can now sync irq and kill any running tasklets, since we already
  1026. * disabled interrupts and not holding a spin lock */
  1027. synchronize_irq(sc->irq);
  1028. tasklet_kill(&sc->intr_tq);
  1029. tasklet_kill(&sc->bcon_tasklet);
  1030. ath9k_ps_restore(sc);
  1031. sc->ps_idle = true;
  1032. ath_radio_disable(sc, hw);
  1033. sc->sc_flags |= SC_OP_INVALID;
  1034. mutex_unlock(&sc->mutex);
  1035. ath_dbg(common, ATH_DBG_CONFIG, "Driver halt\n");
  1036. }
  1037. bool ath9k_uses_beacons(int type)
  1038. {
  1039. switch (type) {
  1040. case NL80211_IFTYPE_AP:
  1041. case NL80211_IFTYPE_ADHOC:
  1042. case NL80211_IFTYPE_MESH_POINT:
  1043. return true;
  1044. default:
  1045. return false;
  1046. }
  1047. }
  1048. static void ath9k_reclaim_beacon(struct ath_softc *sc,
  1049. struct ieee80211_vif *vif)
  1050. {
  1051. struct ath_vif *avp = (void *)vif->drv_priv;
  1052. ath9k_set_beaconing_status(sc, false);
  1053. ath_beacon_return(sc, avp);
  1054. ath9k_set_beaconing_status(sc, true);
  1055. sc->sc_flags &= ~SC_OP_BEACONS;
  1056. }
  1057. static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  1058. {
  1059. struct ath9k_vif_iter_data *iter_data = data;
  1060. int i;
  1061. if (iter_data->hw_macaddr)
  1062. for (i = 0; i < ETH_ALEN; i++)
  1063. iter_data->mask[i] &=
  1064. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  1065. switch (vif->type) {
  1066. case NL80211_IFTYPE_AP:
  1067. iter_data->naps++;
  1068. break;
  1069. case NL80211_IFTYPE_STATION:
  1070. iter_data->nstations++;
  1071. break;
  1072. case NL80211_IFTYPE_ADHOC:
  1073. iter_data->nadhocs++;
  1074. break;
  1075. case NL80211_IFTYPE_MESH_POINT:
  1076. iter_data->nmeshes++;
  1077. break;
  1078. case NL80211_IFTYPE_WDS:
  1079. iter_data->nwds++;
  1080. break;
  1081. default:
  1082. iter_data->nothers++;
  1083. break;
  1084. }
  1085. }
  1086. /* Called with sc->mutex held. */
  1087. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  1088. struct ieee80211_vif *vif,
  1089. struct ath9k_vif_iter_data *iter_data)
  1090. {
  1091. struct ath_softc *sc = hw->priv;
  1092. struct ath_hw *ah = sc->sc_ah;
  1093. struct ath_common *common = ath9k_hw_common(ah);
  1094. /*
  1095. * Use the hardware MAC address as reference, the hardware uses it
  1096. * together with the BSSID mask when matching addresses.
  1097. */
  1098. memset(iter_data, 0, sizeof(*iter_data));
  1099. iter_data->hw_macaddr = common->macaddr;
  1100. memset(&iter_data->mask, 0xff, ETH_ALEN);
  1101. if (vif)
  1102. ath9k_vif_iter(iter_data, vif->addr, vif);
  1103. /* Get list of all active MAC addresses */
  1104. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath9k_vif_iter,
  1105. iter_data);
  1106. }
  1107. /* Called with sc->mutex held. */
  1108. static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
  1109. struct ieee80211_vif *vif)
  1110. {
  1111. struct ath_softc *sc = hw->priv;
  1112. struct ath_hw *ah = sc->sc_ah;
  1113. struct ath_common *common = ath9k_hw_common(ah);
  1114. struct ath9k_vif_iter_data iter_data;
  1115. ath9k_calculate_iter_data(hw, vif, &iter_data);
  1116. /* Set BSSID mask. */
  1117. memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
  1118. ath_hw_setbssidmask(common);
  1119. /* Set op-mode & TSF */
  1120. if (iter_data.naps > 0) {
  1121. ath9k_hw_set_tsfadjust(ah, 1);
  1122. sc->sc_flags |= SC_OP_TSF_RESET;
  1123. ah->opmode = NL80211_IFTYPE_AP;
  1124. } else {
  1125. ath9k_hw_set_tsfadjust(ah, 0);
  1126. sc->sc_flags &= ~SC_OP_TSF_RESET;
  1127. if (iter_data.nmeshes)
  1128. ah->opmode = NL80211_IFTYPE_MESH_POINT;
  1129. else if (iter_data.nwds)
  1130. ah->opmode = NL80211_IFTYPE_AP;
  1131. else if (iter_data.nadhocs)
  1132. ah->opmode = NL80211_IFTYPE_ADHOC;
  1133. else
  1134. ah->opmode = NL80211_IFTYPE_STATION;
  1135. }
  1136. /*
  1137. * Enable MIB interrupts when there are hardware phy counters.
  1138. */
  1139. if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) {
  1140. if (ah->config.enable_ani)
  1141. ah->imask |= ATH9K_INT_MIB;
  1142. ah->imask |= ATH9K_INT_TSFOOR;
  1143. } else {
  1144. ah->imask &= ~ATH9K_INT_MIB;
  1145. ah->imask &= ~ATH9K_INT_TSFOOR;
  1146. }
  1147. ath9k_hw_set_interrupts(ah);
  1148. /* Set up ANI */
  1149. if (iter_data.naps > 0) {
  1150. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1151. if (!common->disable_ani) {
  1152. sc->sc_flags |= SC_OP_ANI_RUN;
  1153. ath_start_ani(common);
  1154. }
  1155. } else {
  1156. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1157. del_timer_sync(&common->ani.timer);
  1158. }
  1159. }
  1160. /* Called with sc->mutex held, vif counts set up properly. */
  1161. static void ath9k_do_vif_add_setup(struct ieee80211_hw *hw,
  1162. struct ieee80211_vif *vif)
  1163. {
  1164. struct ath_softc *sc = hw->priv;
  1165. ath9k_calculate_summary_state(hw, vif);
  1166. if (ath9k_uses_beacons(vif->type)) {
  1167. int error;
  1168. /* This may fail because upper levels do not have beacons
  1169. * properly configured yet. That's OK, we assume it
  1170. * will be properly configured and then we will be notified
  1171. * in the info_changed method and set up beacons properly
  1172. * there.
  1173. */
  1174. ath9k_set_beaconing_status(sc, false);
  1175. error = ath_beacon_alloc(sc, vif);
  1176. if (!error)
  1177. ath_beacon_config(sc, vif);
  1178. ath9k_set_beaconing_status(sc, true);
  1179. }
  1180. }
  1181. static int ath9k_add_interface(struct ieee80211_hw *hw,
  1182. struct ieee80211_vif *vif)
  1183. {
  1184. struct ath_softc *sc = hw->priv;
  1185. struct ath_hw *ah = sc->sc_ah;
  1186. struct ath_common *common = ath9k_hw_common(ah);
  1187. int ret = 0;
  1188. ath9k_ps_wakeup(sc);
  1189. mutex_lock(&sc->mutex);
  1190. switch (vif->type) {
  1191. case NL80211_IFTYPE_STATION:
  1192. case NL80211_IFTYPE_WDS:
  1193. case NL80211_IFTYPE_ADHOC:
  1194. case NL80211_IFTYPE_AP:
  1195. case NL80211_IFTYPE_MESH_POINT:
  1196. break;
  1197. default:
  1198. ath_err(common, "Interface type %d not yet supported\n",
  1199. vif->type);
  1200. ret = -EOPNOTSUPP;
  1201. goto out;
  1202. }
  1203. if (ath9k_uses_beacons(vif->type)) {
  1204. if (sc->nbcnvifs >= ATH_BCBUF) {
  1205. ath_err(common, "Not enough beacon buffers when adding"
  1206. " new interface of type: %i\n",
  1207. vif->type);
  1208. ret = -ENOBUFS;
  1209. goto out;
  1210. }
  1211. }
  1212. if ((ah->opmode == NL80211_IFTYPE_ADHOC) ||
  1213. ((vif->type == NL80211_IFTYPE_ADHOC) &&
  1214. sc->nvifs > 0)) {
  1215. ath_err(common, "Cannot create ADHOC interface when other"
  1216. " interfaces already exist.\n");
  1217. ret = -EINVAL;
  1218. goto out;
  1219. }
  1220. ath_dbg(common, ATH_DBG_CONFIG,
  1221. "Attach a VIF of type: %d\n", vif->type);
  1222. sc->nvifs++;
  1223. ath9k_do_vif_add_setup(hw, vif);
  1224. out:
  1225. mutex_unlock(&sc->mutex);
  1226. ath9k_ps_restore(sc);
  1227. return ret;
  1228. }
  1229. static int ath9k_change_interface(struct ieee80211_hw *hw,
  1230. struct ieee80211_vif *vif,
  1231. enum nl80211_iftype new_type,
  1232. bool p2p)
  1233. {
  1234. struct ath_softc *sc = hw->priv;
  1235. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1236. int ret = 0;
  1237. ath_dbg(common, ATH_DBG_CONFIG, "Change Interface\n");
  1238. mutex_lock(&sc->mutex);
  1239. ath9k_ps_wakeup(sc);
  1240. /* See if new interface type is valid. */
  1241. if ((new_type == NL80211_IFTYPE_ADHOC) &&
  1242. (sc->nvifs > 1)) {
  1243. ath_err(common, "When using ADHOC, it must be the only"
  1244. " interface.\n");
  1245. ret = -EINVAL;
  1246. goto out;
  1247. }
  1248. if (ath9k_uses_beacons(new_type) &&
  1249. !ath9k_uses_beacons(vif->type)) {
  1250. if (sc->nbcnvifs >= ATH_BCBUF) {
  1251. ath_err(common, "No beacon slot available\n");
  1252. ret = -ENOBUFS;
  1253. goto out;
  1254. }
  1255. }
  1256. /* Clean up old vif stuff */
  1257. if (ath9k_uses_beacons(vif->type))
  1258. ath9k_reclaim_beacon(sc, vif);
  1259. /* Add new settings */
  1260. vif->type = new_type;
  1261. vif->p2p = p2p;
  1262. ath9k_do_vif_add_setup(hw, vif);
  1263. out:
  1264. ath9k_ps_restore(sc);
  1265. mutex_unlock(&sc->mutex);
  1266. return ret;
  1267. }
  1268. static void ath9k_remove_interface(struct ieee80211_hw *hw,
  1269. struct ieee80211_vif *vif)
  1270. {
  1271. struct ath_softc *sc = hw->priv;
  1272. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1273. ath_dbg(common, ATH_DBG_CONFIG, "Detach Interface\n");
  1274. ath9k_ps_wakeup(sc);
  1275. mutex_lock(&sc->mutex);
  1276. sc->nvifs--;
  1277. /* Reclaim beacon resources */
  1278. if (ath9k_uses_beacons(vif->type))
  1279. ath9k_reclaim_beacon(sc, vif);
  1280. ath9k_calculate_summary_state(hw, NULL);
  1281. mutex_unlock(&sc->mutex);
  1282. ath9k_ps_restore(sc);
  1283. }
  1284. static void ath9k_enable_ps(struct ath_softc *sc)
  1285. {
  1286. struct ath_hw *ah = sc->sc_ah;
  1287. sc->ps_enabled = true;
  1288. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1289. if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
  1290. ah->imask |= ATH9K_INT_TIM_TIMER;
  1291. ath9k_hw_set_interrupts(ah);
  1292. }
  1293. ath9k_hw_setrxabort(ah, 1);
  1294. }
  1295. }
  1296. static void ath9k_disable_ps(struct ath_softc *sc)
  1297. {
  1298. struct ath_hw *ah = sc->sc_ah;
  1299. sc->ps_enabled = false;
  1300. ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
  1301. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1302. ath9k_hw_setrxabort(ah, 0);
  1303. sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
  1304. PS_WAIT_FOR_CAB |
  1305. PS_WAIT_FOR_PSPOLL_DATA |
  1306. PS_WAIT_FOR_TX_ACK);
  1307. if (ah->imask & ATH9K_INT_TIM_TIMER) {
  1308. ah->imask &= ~ATH9K_INT_TIM_TIMER;
  1309. ath9k_hw_set_interrupts(ah);
  1310. }
  1311. }
  1312. }
  1313. static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
  1314. {
  1315. struct ath_softc *sc = hw->priv;
  1316. struct ath_hw *ah = sc->sc_ah;
  1317. struct ath_common *common = ath9k_hw_common(ah);
  1318. struct ieee80211_conf *conf = &hw->conf;
  1319. bool disable_radio = false;
  1320. mutex_lock(&sc->mutex);
  1321. /*
  1322. * Leave this as the first check because we need to turn on the
  1323. * radio if it was disabled before prior to processing the rest
  1324. * of the changes. Likewise we must only disable the radio towards
  1325. * the end.
  1326. */
  1327. if (changed & IEEE80211_CONF_CHANGE_IDLE) {
  1328. sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
  1329. if (!sc->ps_idle) {
  1330. ath_radio_enable(sc, hw);
  1331. ath_dbg(common, ATH_DBG_CONFIG,
  1332. "not-idle: enabling radio\n");
  1333. } else {
  1334. disable_radio = true;
  1335. }
  1336. }
  1337. /*
  1338. * We just prepare to enable PS. We have to wait until our AP has
  1339. * ACK'd our null data frame to disable RX otherwise we'll ignore
  1340. * those ACKs and end up retransmitting the same null data frames.
  1341. * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
  1342. */
  1343. if (changed & IEEE80211_CONF_CHANGE_PS) {
  1344. unsigned long flags;
  1345. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1346. if (conf->flags & IEEE80211_CONF_PS)
  1347. ath9k_enable_ps(sc);
  1348. else
  1349. ath9k_disable_ps(sc);
  1350. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1351. }
  1352. if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
  1353. if (conf->flags & IEEE80211_CONF_MONITOR) {
  1354. ath_dbg(common, ATH_DBG_CONFIG,
  1355. "Monitor mode is enabled\n");
  1356. sc->sc_ah->is_monitoring = true;
  1357. } else {
  1358. ath_dbg(common, ATH_DBG_CONFIG,
  1359. "Monitor mode is disabled\n");
  1360. sc->sc_ah->is_monitoring = false;
  1361. }
  1362. }
  1363. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  1364. struct ieee80211_channel *curchan = hw->conf.channel;
  1365. struct ath9k_channel old_chan;
  1366. int pos = curchan->hw_value;
  1367. int old_pos = -1;
  1368. unsigned long flags;
  1369. if (ah->curchan)
  1370. old_pos = ah->curchan - &ah->channels[0];
  1371. if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
  1372. sc->sc_flags |= SC_OP_OFFCHANNEL;
  1373. else
  1374. sc->sc_flags &= ~SC_OP_OFFCHANNEL;
  1375. ath_dbg(common, ATH_DBG_CONFIG,
  1376. "Set channel: %d MHz type: %d\n",
  1377. curchan->center_freq, conf->channel_type);
  1378. /* update survey stats for the old channel before switching */
  1379. spin_lock_irqsave(&common->cc_lock, flags);
  1380. ath_update_survey_stats(sc);
  1381. spin_unlock_irqrestore(&common->cc_lock, flags);
  1382. /*
  1383. * Preserve the current channel values, before updating
  1384. * the same channel
  1385. */
  1386. if (old_pos == pos) {
  1387. memcpy(&old_chan, &sc->sc_ah->channels[pos],
  1388. sizeof(struct ath9k_channel));
  1389. ah->curchan = &old_chan;
  1390. }
  1391. ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
  1392. curchan, conf->channel_type);
  1393. /*
  1394. * If the operating channel changes, change the survey in-use flags
  1395. * along with it.
  1396. * Reset the survey data for the new channel, unless we're switching
  1397. * back to the operating channel from an off-channel operation.
  1398. */
  1399. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
  1400. sc->cur_survey != &sc->survey[pos]) {
  1401. if (sc->cur_survey)
  1402. sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
  1403. sc->cur_survey = &sc->survey[pos];
  1404. memset(sc->cur_survey, 0, sizeof(struct survey_info));
  1405. sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
  1406. } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
  1407. memset(&sc->survey[pos], 0, sizeof(struct survey_info));
  1408. }
  1409. if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
  1410. ath_err(common, "Unable to set channel\n");
  1411. mutex_unlock(&sc->mutex);
  1412. return -EINVAL;
  1413. }
  1414. /*
  1415. * The most recent snapshot of channel->noisefloor for the old
  1416. * channel is only available after the hardware reset. Copy it to
  1417. * the survey stats now.
  1418. */
  1419. if (old_pos >= 0)
  1420. ath_update_survey_nf(sc, old_pos);
  1421. }
  1422. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  1423. ath_dbg(common, ATH_DBG_CONFIG,
  1424. "Set power: %d\n", conf->power_level);
  1425. sc->config.txpowlimit = 2 * conf->power_level;
  1426. ath9k_ps_wakeup(sc);
  1427. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  1428. sc->config.txpowlimit, &sc->curtxpow);
  1429. ath9k_ps_restore(sc);
  1430. }
  1431. if (disable_radio) {
  1432. ath_dbg(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
  1433. ath_radio_disable(sc, hw);
  1434. }
  1435. mutex_unlock(&sc->mutex);
  1436. return 0;
  1437. }
  1438. #define SUPPORTED_FILTERS \
  1439. (FIF_PROMISC_IN_BSS | \
  1440. FIF_ALLMULTI | \
  1441. FIF_CONTROL | \
  1442. FIF_PSPOLL | \
  1443. FIF_OTHER_BSS | \
  1444. FIF_BCN_PRBRESP_PROMISC | \
  1445. FIF_PROBE_REQ | \
  1446. FIF_FCSFAIL)
  1447. /* FIXME: sc->sc_full_reset ? */
  1448. static void ath9k_configure_filter(struct ieee80211_hw *hw,
  1449. unsigned int changed_flags,
  1450. unsigned int *total_flags,
  1451. u64 multicast)
  1452. {
  1453. struct ath_softc *sc = hw->priv;
  1454. u32 rfilt;
  1455. changed_flags &= SUPPORTED_FILTERS;
  1456. *total_flags &= SUPPORTED_FILTERS;
  1457. sc->rx.rxfilter = *total_flags;
  1458. ath9k_ps_wakeup(sc);
  1459. rfilt = ath_calcrxfilter(sc);
  1460. ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
  1461. ath9k_ps_restore(sc);
  1462. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
  1463. "Set HW RX filter: 0x%x\n", rfilt);
  1464. }
  1465. static int ath9k_sta_add(struct ieee80211_hw *hw,
  1466. struct ieee80211_vif *vif,
  1467. struct ieee80211_sta *sta)
  1468. {
  1469. struct ath_softc *sc = hw->priv;
  1470. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1471. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1472. struct ieee80211_key_conf ps_key = { };
  1473. ath_node_attach(sc, sta, vif);
  1474. if (vif->type != NL80211_IFTYPE_AP &&
  1475. vif->type != NL80211_IFTYPE_AP_VLAN)
  1476. return 0;
  1477. an->ps_key = ath_key_config(common, vif, sta, &ps_key);
  1478. return 0;
  1479. }
  1480. static void ath9k_del_ps_key(struct ath_softc *sc,
  1481. struct ieee80211_vif *vif,
  1482. struct ieee80211_sta *sta)
  1483. {
  1484. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1485. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1486. struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
  1487. if (!an->ps_key)
  1488. return;
  1489. ath_key_delete(common, &ps_key);
  1490. }
  1491. static int ath9k_sta_remove(struct ieee80211_hw *hw,
  1492. struct ieee80211_vif *vif,
  1493. struct ieee80211_sta *sta)
  1494. {
  1495. struct ath_softc *sc = hw->priv;
  1496. ath9k_del_ps_key(sc, vif, sta);
  1497. ath_node_detach(sc, sta);
  1498. return 0;
  1499. }
  1500. static void ath9k_sta_notify(struct ieee80211_hw *hw,
  1501. struct ieee80211_vif *vif,
  1502. enum sta_notify_cmd cmd,
  1503. struct ieee80211_sta *sta)
  1504. {
  1505. struct ath_softc *sc = hw->priv;
  1506. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1507. switch (cmd) {
  1508. case STA_NOTIFY_SLEEP:
  1509. an->sleeping = true;
  1510. ath_tx_aggr_sleep(sta, sc, an);
  1511. break;
  1512. case STA_NOTIFY_AWAKE:
  1513. an->sleeping = false;
  1514. ath_tx_aggr_wakeup(sc, an);
  1515. break;
  1516. }
  1517. }
  1518. static int ath9k_conf_tx(struct ieee80211_hw *hw,
  1519. struct ieee80211_vif *vif, u16 queue,
  1520. const struct ieee80211_tx_queue_params *params)
  1521. {
  1522. struct ath_softc *sc = hw->priv;
  1523. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1524. struct ath_txq *txq;
  1525. struct ath9k_tx_queue_info qi;
  1526. int ret = 0;
  1527. if (queue >= WME_NUM_AC)
  1528. return 0;
  1529. txq = sc->tx.txq_map[queue];
  1530. ath9k_ps_wakeup(sc);
  1531. mutex_lock(&sc->mutex);
  1532. memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
  1533. qi.tqi_aifs = params->aifs;
  1534. qi.tqi_cwmin = params->cw_min;
  1535. qi.tqi_cwmax = params->cw_max;
  1536. qi.tqi_burstTime = params->txop;
  1537. ath_dbg(common, ATH_DBG_CONFIG,
  1538. "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  1539. queue, txq->axq_qnum, params->aifs, params->cw_min,
  1540. params->cw_max, params->txop);
  1541. ret = ath_txq_update(sc, txq->axq_qnum, &qi);
  1542. if (ret)
  1543. ath_err(common, "TXQ Update failed\n");
  1544. if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
  1545. if (queue == WME_AC_BE && !ret)
  1546. ath_beaconq_config(sc);
  1547. mutex_unlock(&sc->mutex);
  1548. ath9k_ps_restore(sc);
  1549. return ret;
  1550. }
  1551. static int ath9k_set_key(struct ieee80211_hw *hw,
  1552. enum set_key_cmd cmd,
  1553. struct ieee80211_vif *vif,
  1554. struct ieee80211_sta *sta,
  1555. struct ieee80211_key_conf *key)
  1556. {
  1557. struct ath_softc *sc = hw->priv;
  1558. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1559. int ret = 0;
  1560. if (ath9k_modparam_nohwcrypt)
  1561. return -ENOSPC;
  1562. if (vif->type == NL80211_IFTYPE_ADHOC &&
  1563. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  1564. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  1565. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  1566. /*
  1567. * For now, disable hw crypto for the RSN IBSS group keys. This
  1568. * could be optimized in the future to use a modified key cache
  1569. * design to support per-STA RX GTK, but until that gets
  1570. * implemented, use of software crypto for group addressed
  1571. * frames is a acceptable to allow RSN IBSS to be used.
  1572. */
  1573. return -EOPNOTSUPP;
  1574. }
  1575. mutex_lock(&sc->mutex);
  1576. ath9k_ps_wakeup(sc);
  1577. ath_dbg(common, ATH_DBG_CONFIG, "Set HW Key\n");
  1578. switch (cmd) {
  1579. case SET_KEY:
  1580. if (sta)
  1581. ath9k_del_ps_key(sc, vif, sta);
  1582. ret = ath_key_config(common, vif, sta, key);
  1583. if (ret >= 0) {
  1584. key->hw_key_idx = ret;
  1585. /* push IV and Michael MIC generation to stack */
  1586. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  1587. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  1588. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  1589. if (sc->sc_ah->sw_mgmt_crypto &&
  1590. key->cipher == WLAN_CIPHER_SUITE_CCMP)
  1591. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  1592. ret = 0;
  1593. }
  1594. break;
  1595. case DISABLE_KEY:
  1596. ath_key_delete(common, key);
  1597. break;
  1598. default:
  1599. ret = -EINVAL;
  1600. }
  1601. ath9k_ps_restore(sc);
  1602. mutex_unlock(&sc->mutex);
  1603. return ret;
  1604. }
  1605. static void ath9k_bss_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  1606. {
  1607. struct ath_softc *sc = data;
  1608. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1609. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1610. struct ath_vif *avp = (void *)vif->drv_priv;
  1611. /*
  1612. * Skip iteration if primary station vif's bss info
  1613. * was not changed
  1614. */
  1615. if (sc->sc_flags & SC_OP_PRIM_STA_VIF)
  1616. return;
  1617. if (bss_conf->assoc) {
  1618. sc->sc_flags |= SC_OP_PRIM_STA_VIF;
  1619. avp->primary_sta_vif = true;
  1620. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1621. common->curaid = bss_conf->aid;
  1622. ath9k_hw_write_associd(sc->sc_ah);
  1623. ath_dbg(common, ATH_DBG_CONFIG,
  1624. "Bss Info ASSOC %d, bssid: %pM\n",
  1625. bss_conf->aid, common->curbssid);
  1626. ath_beacon_config(sc, vif);
  1627. /*
  1628. * Request a re-configuration of Beacon related timers
  1629. * on the receipt of the first Beacon frame (i.e.,
  1630. * after time sync with the AP).
  1631. */
  1632. sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
  1633. /* Reset rssi stats */
  1634. sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
  1635. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1636. if (!common->disable_ani) {
  1637. sc->sc_flags |= SC_OP_ANI_RUN;
  1638. ath_start_ani(common);
  1639. }
  1640. }
  1641. }
  1642. static void ath9k_config_bss(struct ath_softc *sc, struct ieee80211_vif *vif)
  1643. {
  1644. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1645. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1646. struct ath_vif *avp = (void *)vif->drv_priv;
  1647. if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
  1648. return;
  1649. /* Reconfigure bss info */
  1650. if (avp->primary_sta_vif && !bss_conf->assoc) {
  1651. ath_dbg(common, ATH_DBG_CONFIG,
  1652. "Bss Info DISASSOC %d, bssid %pM\n",
  1653. common->curaid, common->curbssid);
  1654. sc->sc_flags &= ~(SC_OP_PRIM_STA_VIF | SC_OP_BEACONS);
  1655. avp->primary_sta_vif = false;
  1656. memset(common->curbssid, 0, ETH_ALEN);
  1657. common->curaid = 0;
  1658. }
  1659. ieee80211_iterate_active_interfaces_atomic(
  1660. sc->hw, ath9k_bss_iter, sc);
  1661. /*
  1662. * None of station vifs are associated.
  1663. * Clear bssid & aid
  1664. */
  1665. if (!(sc->sc_flags & SC_OP_PRIM_STA_VIF)) {
  1666. ath9k_hw_write_associd(sc->sc_ah);
  1667. /* Stop ANI */
  1668. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1669. del_timer_sync(&common->ani.timer);
  1670. memset(&sc->caldata, 0, sizeof(sc->caldata));
  1671. }
  1672. }
  1673. static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
  1674. struct ieee80211_vif *vif,
  1675. struct ieee80211_bss_conf *bss_conf,
  1676. u32 changed)
  1677. {
  1678. struct ath_softc *sc = hw->priv;
  1679. struct ath_hw *ah = sc->sc_ah;
  1680. struct ath_common *common = ath9k_hw_common(ah);
  1681. struct ath_vif *avp = (void *)vif->drv_priv;
  1682. int slottime;
  1683. int error;
  1684. ath9k_ps_wakeup(sc);
  1685. mutex_lock(&sc->mutex);
  1686. if (changed & BSS_CHANGED_BSSID) {
  1687. ath9k_config_bss(sc, vif);
  1688. ath_dbg(common, ATH_DBG_CONFIG, "BSSID: %pM aid: 0x%x\n",
  1689. common->curbssid, common->curaid);
  1690. }
  1691. if (changed & BSS_CHANGED_IBSS) {
  1692. /* There can be only one vif available */
  1693. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1694. common->curaid = bss_conf->aid;
  1695. ath9k_hw_write_associd(sc->sc_ah);
  1696. if (bss_conf->ibss_joined) {
  1697. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1698. if (!common->disable_ani) {
  1699. sc->sc_flags |= SC_OP_ANI_RUN;
  1700. ath_start_ani(common);
  1701. }
  1702. } else {
  1703. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1704. del_timer_sync(&common->ani.timer);
  1705. }
  1706. }
  1707. /* Enable transmission of beacons (AP, IBSS, MESH) */
  1708. if ((changed & BSS_CHANGED_BEACON) ||
  1709. ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
  1710. ath9k_set_beaconing_status(sc, false);
  1711. error = ath_beacon_alloc(sc, vif);
  1712. if (!error)
  1713. ath_beacon_config(sc, vif);
  1714. ath9k_set_beaconing_status(sc, true);
  1715. }
  1716. if (changed & BSS_CHANGED_ERP_SLOT) {
  1717. if (bss_conf->use_short_slot)
  1718. slottime = 9;
  1719. else
  1720. slottime = 20;
  1721. if (vif->type == NL80211_IFTYPE_AP) {
  1722. /*
  1723. * Defer update, so that connected stations can adjust
  1724. * their settings at the same time.
  1725. * See beacon.c for more details
  1726. */
  1727. sc->beacon.slottime = slottime;
  1728. sc->beacon.updateslot = UPDATE;
  1729. } else {
  1730. ah->slottime = slottime;
  1731. ath9k_hw_init_global_settings(ah);
  1732. }
  1733. }
  1734. /* Disable transmission of beacons */
  1735. if ((changed & BSS_CHANGED_BEACON_ENABLED) &&
  1736. !bss_conf->enable_beacon) {
  1737. ath9k_set_beaconing_status(sc, false);
  1738. avp->is_bslot_active = false;
  1739. ath9k_set_beaconing_status(sc, true);
  1740. }
  1741. if (changed & BSS_CHANGED_BEACON_INT) {
  1742. /*
  1743. * In case of AP mode, the HW TSF has to be reset
  1744. * when the beacon interval changes.
  1745. */
  1746. if (vif->type == NL80211_IFTYPE_AP) {
  1747. sc->sc_flags |= SC_OP_TSF_RESET;
  1748. ath9k_set_beaconing_status(sc, false);
  1749. error = ath_beacon_alloc(sc, vif);
  1750. if (!error)
  1751. ath_beacon_config(sc, vif);
  1752. ath9k_set_beaconing_status(sc, true);
  1753. } else
  1754. ath_beacon_config(sc, vif);
  1755. }
  1756. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1757. ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
  1758. bss_conf->use_short_preamble);
  1759. if (bss_conf->use_short_preamble)
  1760. sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
  1761. else
  1762. sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
  1763. }
  1764. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1765. ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
  1766. bss_conf->use_cts_prot);
  1767. if (bss_conf->use_cts_prot &&
  1768. hw->conf.channel->band != IEEE80211_BAND_5GHZ)
  1769. sc->sc_flags |= SC_OP_PROTECT_ENABLE;
  1770. else
  1771. sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
  1772. }
  1773. mutex_unlock(&sc->mutex);
  1774. ath9k_ps_restore(sc);
  1775. }
  1776. static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1777. {
  1778. struct ath_softc *sc = hw->priv;
  1779. u64 tsf;
  1780. mutex_lock(&sc->mutex);
  1781. ath9k_ps_wakeup(sc);
  1782. tsf = ath9k_hw_gettsf64(sc->sc_ah);
  1783. ath9k_ps_restore(sc);
  1784. mutex_unlock(&sc->mutex);
  1785. return tsf;
  1786. }
  1787. static void ath9k_set_tsf(struct ieee80211_hw *hw,
  1788. struct ieee80211_vif *vif,
  1789. u64 tsf)
  1790. {
  1791. struct ath_softc *sc = hw->priv;
  1792. mutex_lock(&sc->mutex);
  1793. ath9k_ps_wakeup(sc);
  1794. ath9k_hw_settsf64(sc->sc_ah, tsf);
  1795. ath9k_ps_restore(sc);
  1796. mutex_unlock(&sc->mutex);
  1797. }
  1798. static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1799. {
  1800. struct ath_softc *sc = hw->priv;
  1801. mutex_lock(&sc->mutex);
  1802. ath9k_ps_wakeup(sc);
  1803. ath9k_hw_reset_tsf(sc->sc_ah);
  1804. ath9k_ps_restore(sc);
  1805. mutex_unlock(&sc->mutex);
  1806. }
  1807. static int ath9k_ampdu_action(struct ieee80211_hw *hw,
  1808. struct ieee80211_vif *vif,
  1809. enum ieee80211_ampdu_mlme_action action,
  1810. struct ieee80211_sta *sta,
  1811. u16 tid, u16 *ssn, u8 buf_size)
  1812. {
  1813. struct ath_softc *sc = hw->priv;
  1814. int ret = 0;
  1815. local_bh_disable();
  1816. switch (action) {
  1817. case IEEE80211_AMPDU_RX_START:
  1818. if (!(sc->sc_flags & SC_OP_RXAGGR))
  1819. ret = -ENOTSUPP;
  1820. break;
  1821. case IEEE80211_AMPDU_RX_STOP:
  1822. break;
  1823. case IEEE80211_AMPDU_TX_START:
  1824. if (!(sc->sc_flags & SC_OP_TXAGGR))
  1825. return -EOPNOTSUPP;
  1826. ath9k_ps_wakeup(sc);
  1827. ret = ath_tx_aggr_start(sc, sta, tid, ssn);
  1828. if (!ret)
  1829. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1830. ath9k_ps_restore(sc);
  1831. break;
  1832. case IEEE80211_AMPDU_TX_STOP:
  1833. ath9k_ps_wakeup(sc);
  1834. ath_tx_aggr_stop(sc, sta, tid);
  1835. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1836. ath9k_ps_restore(sc);
  1837. break;
  1838. case IEEE80211_AMPDU_TX_OPERATIONAL:
  1839. ath9k_ps_wakeup(sc);
  1840. ath_tx_aggr_resume(sc, sta, tid);
  1841. ath9k_ps_restore(sc);
  1842. break;
  1843. default:
  1844. ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
  1845. }
  1846. local_bh_enable();
  1847. return ret;
  1848. }
  1849. static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
  1850. struct survey_info *survey)
  1851. {
  1852. struct ath_softc *sc = hw->priv;
  1853. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1854. struct ieee80211_supported_band *sband;
  1855. struct ieee80211_channel *chan;
  1856. unsigned long flags;
  1857. int pos;
  1858. spin_lock_irqsave(&common->cc_lock, flags);
  1859. if (idx == 0)
  1860. ath_update_survey_stats(sc);
  1861. sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
  1862. if (sband && idx >= sband->n_channels) {
  1863. idx -= sband->n_channels;
  1864. sband = NULL;
  1865. }
  1866. if (!sband)
  1867. sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
  1868. if (!sband || idx >= sband->n_channels) {
  1869. spin_unlock_irqrestore(&common->cc_lock, flags);
  1870. return -ENOENT;
  1871. }
  1872. chan = &sband->channels[idx];
  1873. pos = chan->hw_value;
  1874. memcpy(survey, &sc->survey[pos], sizeof(*survey));
  1875. survey->channel = chan;
  1876. spin_unlock_irqrestore(&common->cc_lock, flags);
  1877. return 0;
  1878. }
  1879. static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  1880. {
  1881. struct ath_softc *sc = hw->priv;
  1882. struct ath_hw *ah = sc->sc_ah;
  1883. mutex_lock(&sc->mutex);
  1884. ah->coverage_class = coverage_class;
  1885. ath9k_ps_wakeup(sc);
  1886. ath9k_hw_init_global_settings(ah);
  1887. ath9k_ps_restore(sc);
  1888. mutex_unlock(&sc->mutex);
  1889. }
  1890. static void ath9k_flush(struct ieee80211_hw *hw, bool drop)
  1891. {
  1892. struct ath_softc *sc = hw->priv;
  1893. struct ath_hw *ah = sc->sc_ah;
  1894. struct ath_common *common = ath9k_hw_common(ah);
  1895. int timeout = 200; /* ms */
  1896. int i, j;
  1897. bool drain_txq;
  1898. mutex_lock(&sc->mutex);
  1899. cancel_delayed_work_sync(&sc->tx_complete_work);
  1900. if (ah->ah_flags & AH_UNPLUGGED) {
  1901. ath_dbg(common, ATH_DBG_ANY, "Device has been unplugged!\n");
  1902. mutex_unlock(&sc->mutex);
  1903. return;
  1904. }
  1905. if (sc->sc_flags & SC_OP_INVALID) {
  1906. ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
  1907. mutex_unlock(&sc->mutex);
  1908. return;
  1909. }
  1910. if (drop)
  1911. timeout = 1;
  1912. for (j = 0; j < timeout; j++) {
  1913. bool npend = false;
  1914. if (j)
  1915. usleep_range(1000, 2000);
  1916. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1917. if (!ATH_TXQ_SETUP(sc, i))
  1918. continue;
  1919. npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i]);
  1920. if (npend)
  1921. break;
  1922. }
  1923. if (!npend)
  1924. goto out;
  1925. }
  1926. ath9k_ps_wakeup(sc);
  1927. spin_lock_bh(&sc->sc_pcu_lock);
  1928. drain_txq = ath_drain_all_txq(sc, false);
  1929. spin_unlock_bh(&sc->sc_pcu_lock);
  1930. if (!drain_txq)
  1931. ath_reset(sc, false);
  1932. ath9k_ps_restore(sc);
  1933. ieee80211_wake_queues(hw);
  1934. out:
  1935. ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
  1936. mutex_unlock(&sc->mutex);
  1937. }
  1938. static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
  1939. {
  1940. struct ath_softc *sc = hw->priv;
  1941. int i;
  1942. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1943. if (!ATH_TXQ_SETUP(sc, i))
  1944. continue;
  1945. if (ath9k_has_pending_frames(sc, &sc->tx.txq[i]))
  1946. return true;
  1947. }
  1948. return false;
  1949. }
  1950. static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
  1951. {
  1952. struct ath_softc *sc = hw->priv;
  1953. struct ath_hw *ah = sc->sc_ah;
  1954. struct ieee80211_vif *vif;
  1955. struct ath_vif *avp;
  1956. struct ath_buf *bf;
  1957. struct ath_tx_status ts;
  1958. int status;
  1959. vif = sc->beacon.bslot[0];
  1960. if (!vif)
  1961. return 0;
  1962. avp = (void *)vif->drv_priv;
  1963. if (!avp->is_bslot_active)
  1964. return 0;
  1965. if (!sc->beacon.tx_processed) {
  1966. tasklet_disable(&sc->bcon_tasklet);
  1967. bf = avp->av_bcbuf;
  1968. if (!bf || !bf->bf_mpdu)
  1969. goto skip;
  1970. status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
  1971. if (status == -EINPROGRESS)
  1972. goto skip;
  1973. sc->beacon.tx_processed = true;
  1974. sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
  1975. skip:
  1976. tasklet_enable(&sc->bcon_tasklet);
  1977. }
  1978. return sc->beacon.tx_last;
  1979. }
  1980. static int ath9k_get_stats(struct ieee80211_hw *hw,
  1981. struct ieee80211_low_level_stats *stats)
  1982. {
  1983. struct ath_softc *sc = hw->priv;
  1984. struct ath_hw *ah = sc->sc_ah;
  1985. struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats;
  1986. stats->dot11ACKFailureCount = mib_stats->ackrcv_bad;
  1987. stats->dot11RTSFailureCount = mib_stats->rts_bad;
  1988. stats->dot11FCSErrorCount = mib_stats->fcs_bad;
  1989. stats->dot11RTSSuccessCount = mib_stats->rts_good;
  1990. return 0;
  1991. }
  1992. static u32 fill_chainmask(u32 cap, u32 new)
  1993. {
  1994. u32 filled = 0;
  1995. int i;
  1996. for (i = 0; cap && new; i++, cap >>= 1) {
  1997. if (!(cap & BIT(0)))
  1998. continue;
  1999. if (new & BIT(0))
  2000. filled |= BIT(i);
  2001. new >>= 1;
  2002. }
  2003. return filled;
  2004. }
  2005. static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
  2006. {
  2007. struct ath_softc *sc = hw->priv;
  2008. struct ath_hw *ah = sc->sc_ah;
  2009. if (!rx_ant || !tx_ant)
  2010. return -EINVAL;
  2011. sc->ant_rx = rx_ant;
  2012. sc->ant_tx = tx_ant;
  2013. if (ah->caps.rx_chainmask == 1)
  2014. return 0;
  2015. /* AR9100 runs into calibration issues if not all rx chains are enabled */
  2016. if (AR_SREV_9100(ah))
  2017. ah->rxchainmask = 0x7;
  2018. else
  2019. ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant);
  2020. ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant);
  2021. ath9k_reload_chainmask_settings(sc);
  2022. return 0;
  2023. }
  2024. static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
  2025. {
  2026. struct ath_softc *sc = hw->priv;
  2027. *tx_ant = sc->ant_tx;
  2028. *rx_ant = sc->ant_rx;
  2029. return 0;
  2030. }
  2031. struct ieee80211_ops ath9k_ops = {
  2032. .tx = ath9k_tx,
  2033. .start = ath9k_start,
  2034. .stop = ath9k_stop,
  2035. .add_interface = ath9k_add_interface,
  2036. .change_interface = ath9k_change_interface,
  2037. .remove_interface = ath9k_remove_interface,
  2038. .config = ath9k_config,
  2039. .configure_filter = ath9k_configure_filter,
  2040. .sta_add = ath9k_sta_add,
  2041. .sta_remove = ath9k_sta_remove,
  2042. .sta_notify = ath9k_sta_notify,
  2043. .conf_tx = ath9k_conf_tx,
  2044. .bss_info_changed = ath9k_bss_info_changed,
  2045. .set_key = ath9k_set_key,
  2046. .get_tsf = ath9k_get_tsf,
  2047. .set_tsf = ath9k_set_tsf,
  2048. .reset_tsf = ath9k_reset_tsf,
  2049. .ampdu_action = ath9k_ampdu_action,
  2050. .get_survey = ath9k_get_survey,
  2051. .rfkill_poll = ath9k_rfkill_poll_state,
  2052. .set_coverage_class = ath9k_set_coverage_class,
  2053. .flush = ath9k_flush,
  2054. .tx_frames_pending = ath9k_tx_frames_pending,
  2055. .tx_last_beacon = ath9k_tx_last_beacon,
  2056. .get_stats = ath9k_get_stats,
  2057. .set_antenna = ath9k_set_antenna,
  2058. .get_antenna = ath9k_get_antenna,
  2059. };