pci.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/pm.h>
  16. #include <linux/module.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/string.h>
  19. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  20. #include "pci.h"
  21. unsigned int pci_pm_d3_delay = 10;
  22. #define DEFAULT_CARDBUS_IO_SIZE (256)
  23. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  24. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  25. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  26. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  27. /**
  28. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  29. * @bus: pointer to PCI bus structure to search
  30. *
  31. * Given a PCI bus, returns the highest PCI bus number present in the set
  32. * including the given PCI bus and its list of child PCI buses.
  33. */
  34. unsigned char pci_bus_max_busnr(struct pci_bus* bus)
  35. {
  36. struct list_head *tmp;
  37. unsigned char max, n;
  38. max = bus->subordinate;
  39. list_for_each(tmp, &bus->children) {
  40. n = pci_bus_max_busnr(pci_bus_b(tmp));
  41. if(n > max)
  42. max = n;
  43. }
  44. return max;
  45. }
  46. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  47. #if 0
  48. /**
  49. * pci_max_busnr - returns maximum PCI bus number
  50. *
  51. * Returns the highest PCI bus number present in the system global list of
  52. * PCI buses.
  53. */
  54. unsigned char __devinit
  55. pci_max_busnr(void)
  56. {
  57. struct pci_bus *bus = NULL;
  58. unsigned char max, n;
  59. max = 0;
  60. while ((bus = pci_find_next_bus(bus)) != NULL) {
  61. n = pci_bus_max_busnr(bus);
  62. if(n > max)
  63. max = n;
  64. }
  65. return max;
  66. }
  67. #endif /* 0 */
  68. #define PCI_FIND_CAP_TTL 48
  69. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  70. u8 pos, int cap, int *ttl)
  71. {
  72. u8 id;
  73. while ((*ttl)--) {
  74. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  75. if (pos < 0x40)
  76. break;
  77. pos &= ~3;
  78. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  79. &id);
  80. if (id == 0xff)
  81. break;
  82. if (id == cap)
  83. return pos;
  84. pos += PCI_CAP_LIST_NEXT;
  85. }
  86. return 0;
  87. }
  88. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  89. u8 pos, int cap)
  90. {
  91. int ttl = PCI_FIND_CAP_TTL;
  92. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  93. }
  94. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  95. {
  96. return __pci_find_next_cap(dev->bus, dev->devfn,
  97. pos + PCI_CAP_LIST_NEXT, cap);
  98. }
  99. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  100. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  101. unsigned int devfn, u8 hdr_type)
  102. {
  103. u16 status;
  104. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  105. if (!(status & PCI_STATUS_CAP_LIST))
  106. return 0;
  107. switch (hdr_type) {
  108. case PCI_HEADER_TYPE_NORMAL:
  109. case PCI_HEADER_TYPE_BRIDGE:
  110. return PCI_CAPABILITY_LIST;
  111. case PCI_HEADER_TYPE_CARDBUS:
  112. return PCI_CB_CAPABILITY_LIST;
  113. default:
  114. return 0;
  115. }
  116. return 0;
  117. }
  118. /**
  119. * pci_find_capability - query for devices' capabilities
  120. * @dev: PCI device to query
  121. * @cap: capability code
  122. *
  123. * Tell if a device supports a given PCI capability.
  124. * Returns the address of the requested capability structure within the
  125. * device's PCI configuration space or 0 in case the device does not
  126. * support it. Possible values for @cap:
  127. *
  128. * %PCI_CAP_ID_PM Power Management
  129. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  130. * %PCI_CAP_ID_VPD Vital Product Data
  131. * %PCI_CAP_ID_SLOTID Slot Identification
  132. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  133. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  134. * %PCI_CAP_ID_PCIX PCI-X
  135. * %PCI_CAP_ID_EXP PCI Express
  136. */
  137. int pci_find_capability(struct pci_dev *dev, int cap)
  138. {
  139. int pos;
  140. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  141. if (pos)
  142. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  143. return pos;
  144. }
  145. /**
  146. * pci_bus_find_capability - query for devices' capabilities
  147. * @bus: the PCI bus to query
  148. * @devfn: PCI device to query
  149. * @cap: capability code
  150. *
  151. * Like pci_find_capability() but works for pci devices that do not have a
  152. * pci_dev structure set up yet.
  153. *
  154. * Returns the address of the requested capability structure within the
  155. * device's PCI configuration space or 0 in case the device does not
  156. * support it.
  157. */
  158. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  159. {
  160. int pos;
  161. u8 hdr_type;
  162. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  163. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  164. if (pos)
  165. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  166. return pos;
  167. }
  168. /**
  169. * pci_find_ext_capability - Find an extended capability
  170. * @dev: PCI device to query
  171. * @cap: capability code
  172. *
  173. * Returns the address of the requested extended capability structure
  174. * within the device's PCI configuration space or 0 if the device does
  175. * not support it. Possible values for @cap:
  176. *
  177. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  178. * %PCI_EXT_CAP_ID_VC Virtual Channel
  179. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  180. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  181. */
  182. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  183. {
  184. u32 header;
  185. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  186. int pos = 0x100;
  187. if (dev->cfg_size <= 256)
  188. return 0;
  189. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  190. return 0;
  191. /*
  192. * If we have no capabilities, this is indicated by cap ID,
  193. * cap version and next pointer all being 0.
  194. */
  195. if (header == 0)
  196. return 0;
  197. while (ttl-- > 0) {
  198. if (PCI_EXT_CAP_ID(header) == cap)
  199. return pos;
  200. pos = PCI_EXT_CAP_NEXT(header);
  201. if (pos < 0x100)
  202. break;
  203. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  204. break;
  205. }
  206. return 0;
  207. }
  208. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  209. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  210. {
  211. int rc, ttl = PCI_FIND_CAP_TTL;
  212. u8 cap, mask;
  213. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  214. mask = HT_3BIT_CAP_MASK;
  215. else
  216. mask = HT_5BIT_CAP_MASK;
  217. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  218. PCI_CAP_ID_HT, &ttl);
  219. while (pos) {
  220. rc = pci_read_config_byte(dev, pos + 3, &cap);
  221. if (rc != PCIBIOS_SUCCESSFUL)
  222. return 0;
  223. if ((cap & mask) == ht_cap)
  224. return pos;
  225. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  226. pos + PCI_CAP_LIST_NEXT,
  227. PCI_CAP_ID_HT, &ttl);
  228. }
  229. return 0;
  230. }
  231. /**
  232. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  233. * @dev: PCI device to query
  234. * @pos: Position from which to continue searching
  235. * @ht_cap: Hypertransport capability code
  236. *
  237. * To be used in conjunction with pci_find_ht_capability() to search for
  238. * all capabilities matching @ht_cap. @pos should always be a value returned
  239. * from pci_find_ht_capability().
  240. *
  241. * NB. To be 100% safe against broken PCI devices, the caller should take
  242. * steps to avoid an infinite loop.
  243. */
  244. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  245. {
  246. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  247. }
  248. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  249. /**
  250. * pci_find_ht_capability - query a device's Hypertransport capabilities
  251. * @dev: PCI device to query
  252. * @ht_cap: Hypertransport capability code
  253. *
  254. * Tell if a device supports a given Hypertransport capability.
  255. * Returns an address within the device's PCI configuration space
  256. * or 0 in case the device does not support the request capability.
  257. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  258. * which has a Hypertransport capability matching @ht_cap.
  259. */
  260. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  261. {
  262. int pos;
  263. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  264. if (pos)
  265. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  266. return pos;
  267. }
  268. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  269. /**
  270. * pci_find_parent_resource - return resource region of parent bus of given region
  271. * @dev: PCI device structure contains resources to be searched
  272. * @res: child resource record for which parent is sought
  273. *
  274. * For given resource region of given device, return the resource
  275. * region of parent bus the given region is contained in or where
  276. * it should be allocated from.
  277. */
  278. struct resource *
  279. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  280. {
  281. const struct pci_bus *bus = dev->bus;
  282. int i;
  283. struct resource *best = NULL;
  284. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  285. struct resource *r = bus->resource[i];
  286. if (!r)
  287. continue;
  288. if (res->start && !(res->start >= r->start && res->end <= r->end))
  289. continue; /* Not contained */
  290. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  291. continue; /* Wrong type */
  292. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  293. return r; /* Exact match */
  294. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  295. best = r; /* Approximating prefetchable by non-prefetchable */
  296. }
  297. return best;
  298. }
  299. /**
  300. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  301. * @dev: PCI device to have its BARs restored
  302. *
  303. * Restore the BAR values for a given device, so as to make it
  304. * accessible by its driver.
  305. */
  306. void
  307. pci_restore_bars(struct pci_dev *dev)
  308. {
  309. int i, numres;
  310. switch (dev->hdr_type) {
  311. case PCI_HEADER_TYPE_NORMAL:
  312. numres = 6;
  313. break;
  314. case PCI_HEADER_TYPE_BRIDGE:
  315. numres = 2;
  316. break;
  317. case PCI_HEADER_TYPE_CARDBUS:
  318. numres = 1;
  319. break;
  320. default:
  321. /* Should never get here, but just in case... */
  322. return;
  323. }
  324. for (i = 0; i < numres; i ++)
  325. pci_update_resource(dev, &dev->resource[i], i);
  326. }
  327. int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
  328. /**
  329. * pci_set_power_state - Set the power state of a PCI device
  330. * @dev: PCI device to be suspended
  331. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  332. *
  333. * Transition a device to a new power state, using the Power Management
  334. * Capabilities in the device's config space.
  335. *
  336. * RETURN VALUE:
  337. * -EINVAL if trying to enter a lower state than we're already in.
  338. * 0 if we're already in the requested state.
  339. * -EIO if device does not support PCI PM.
  340. * 0 if we can successfully change the power state.
  341. */
  342. int
  343. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  344. {
  345. int pm, need_restore = 0;
  346. u16 pmcsr, pmc;
  347. /* bound the state we're entering */
  348. if (state > PCI_D3hot)
  349. state = PCI_D3hot;
  350. /*
  351. * If the device or the parent bridge can't support PCI PM, ignore
  352. * the request if we're doing anything besides putting it into D0
  353. * (which would only happen on boot).
  354. */
  355. if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  356. return 0;
  357. /* find PCI PM capability in list */
  358. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  359. /* abort if the device doesn't support PM capabilities */
  360. if (!pm)
  361. return -EIO;
  362. /* Validate current state:
  363. * Can enter D0 from any state, but if we can only go deeper
  364. * to sleep if we're already in a low power state
  365. */
  366. if (state != PCI_D0 && dev->current_state > state) {
  367. printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
  368. __FUNCTION__, pci_name(dev), state, dev->current_state);
  369. return -EINVAL;
  370. } else if (dev->current_state == state)
  371. return 0; /* we're already there */
  372. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  373. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  374. printk(KERN_DEBUG
  375. "PCI: %s has unsupported PM cap regs version (%u)\n",
  376. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  377. return -EIO;
  378. }
  379. /* check if this device supports the desired state */
  380. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  381. return -EIO;
  382. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  383. return -EIO;
  384. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  385. /* If we're (effectively) in D3, force entire word to 0.
  386. * This doesn't affect PME_Status, disables PME_En, and
  387. * sets PowerState to 0.
  388. */
  389. switch (dev->current_state) {
  390. case PCI_D0:
  391. case PCI_D1:
  392. case PCI_D2:
  393. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  394. pmcsr |= state;
  395. break;
  396. case PCI_UNKNOWN: /* Boot-up */
  397. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  398. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  399. need_restore = 1;
  400. /* Fall-through: force to D0 */
  401. default:
  402. pmcsr = 0;
  403. break;
  404. }
  405. /* enter specified state */
  406. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  407. /* Mandatory power management transition delays */
  408. /* see PCI PM 1.1 5.6.1 table 18 */
  409. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  410. msleep(pci_pm_d3_delay);
  411. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  412. udelay(200);
  413. /*
  414. * Give firmware a chance to be called, such as ACPI _PRx, _PSx
  415. * Firmware method after native method ?
  416. */
  417. if (platform_pci_set_power_state)
  418. platform_pci_set_power_state(dev, state);
  419. dev->current_state = state;
  420. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  421. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  422. * from D3hot to D0 _may_ perform an internal reset, thereby
  423. * going to "D0 Uninitialized" rather than "D0 Initialized".
  424. * For example, at least some versions of the 3c905B and the
  425. * 3c556B exhibit this behaviour.
  426. *
  427. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  428. * devices in a D3hot state at boot. Consequently, we need to
  429. * restore at least the BARs so that the device will be
  430. * accessible to its driver.
  431. */
  432. if (need_restore)
  433. pci_restore_bars(dev);
  434. return 0;
  435. }
  436. int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
  437. /**
  438. * pci_choose_state - Choose the power state of a PCI device
  439. * @dev: PCI device to be suspended
  440. * @state: target sleep state for the whole system. This is the value
  441. * that is passed to suspend() function.
  442. *
  443. * Returns PCI power state suitable for given device and given system
  444. * message.
  445. */
  446. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  447. {
  448. int ret;
  449. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  450. return PCI_D0;
  451. if (platform_pci_choose_state) {
  452. ret = platform_pci_choose_state(dev, state);
  453. if (ret >= 0)
  454. state.event = ret;
  455. }
  456. switch (state.event) {
  457. case PM_EVENT_ON:
  458. return PCI_D0;
  459. case PM_EVENT_FREEZE:
  460. case PM_EVENT_PRETHAW:
  461. /* REVISIT both freeze and pre-thaw "should" use D0 */
  462. case PM_EVENT_SUSPEND:
  463. return PCI_D3hot;
  464. default:
  465. printk("Unrecognized suspend event %d\n", state.event);
  466. BUG();
  467. }
  468. return PCI_D0;
  469. }
  470. EXPORT_SYMBOL(pci_choose_state);
  471. static int pci_save_pcie_state(struct pci_dev *dev)
  472. {
  473. int pos, i = 0;
  474. struct pci_cap_saved_state *save_state;
  475. u16 *cap;
  476. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  477. if (pos <= 0)
  478. return 0;
  479. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  480. if (!save_state)
  481. save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
  482. if (!save_state) {
  483. dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
  484. return -ENOMEM;
  485. }
  486. cap = (u16 *)&save_state->data[0];
  487. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
  488. pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
  489. pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
  490. pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
  491. pci_add_saved_cap(dev, save_state);
  492. return 0;
  493. }
  494. static void pci_restore_pcie_state(struct pci_dev *dev)
  495. {
  496. int i = 0, pos;
  497. struct pci_cap_saved_state *save_state;
  498. u16 *cap;
  499. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  500. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  501. if (!save_state || pos <= 0)
  502. return;
  503. cap = (u16 *)&save_state->data[0];
  504. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
  505. pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
  506. pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
  507. pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
  508. }
  509. static int pci_save_pcix_state(struct pci_dev *dev)
  510. {
  511. int pos, i = 0;
  512. struct pci_cap_saved_state *save_state;
  513. u16 *cap;
  514. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  515. if (pos <= 0)
  516. return 0;
  517. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  518. if (!save_state)
  519. save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
  520. if (!save_state) {
  521. dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
  522. return -ENOMEM;
  523. }
  524. cap = (u16 *)&save_state->data[0];
  525. pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
  526. pci_add_saved_cap(dev, save_state);
  527. return 0;
  528. }
  529. static void pci_restore_pcix_state(struct pci_dev *dev)
  530. {
  531. int i = 0, pos;
  532. struct pci_cap_saved_state *save_state;
  533. u16 *cap;
  534. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  535. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  536. if (!save_state || pos <= 0)
  537. return;
  538. cap = (u16 *)&save_state->data[0];
  539. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  540. }
  541. /**
  542. * pci_save_state - save the PCI configuration space of a device before suspending
  543. * @dev: - PCI device that we're dealing with
  544. */
  545. int
  546. pci_save_state(struct pci_dev *dev)
  547. {
  548. int i;
  549. /* XXX: 100% dword access ok here? */
  550. for (i = 0; i < 16; i++)
  551. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  552. if ((i = pci_save_pcie_state(dev)) != 0)
  553. return i;
  554. if ((i = pci_save_pcix_state(dev)) != 0)
  555. return i;
  556. return 0;
  557. }
  558. /**
  559. * pci_restore_state - Restore the saved state of a PCI device
  560. * @dev: - PCI device that we're dealing with
  561. */
  562. int
  563. pci_restore_state(struct pci_dev *dev)
  564. {
  565. int i;
  566. int val;
  567. /* PCI Express register must be restored first */
  568. pci_restore_pcie_state(dev);
  569. /*
  570. * The Base Address register should be programmed before the command
  571. * register(s)
  572. */
  573. for (i = 15; i >= 0; i--) {
  574. pci_read_config_dword(dev, i * 4, &val);
  575. if (val != dev->saved_config_space[i]) {
  576. printk(KERN_DEBUG "PM: Writing back config space on "
  577. "device %s at offset %x (was %x, writing %x)\n",
  578. pci_name(dev), i,
  579. val, (int)dev->saved_config_space[i]);
  580. pci_write_config_dword(dev,i * 4,
  581. dev->saved_config_space[i]);
  582. }
  583. }
  584. pci_restore_pcix_state(dev);
  585. pci_restore_msi_state(dev);
  586. return 0;
  587. }
  588. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  589. {
  590. int err;
  591. err = pci_set_power_state(dev, PCI_D0);
  592. if (err < 0 && err != -EIO)
  593. return err;
  594. err = pcibios_enable_device(dev, bars);
  595. if (err < 0)
  596. return err;
  597. pci_fixup_device(pci_fixup_enable, dev);
  598. return 0;
  599. }
  600. /**
  601. * __pci_reenable_device - Resume abandoned device
  602. * @dev: PCI device to be resumed
  603. *
  604. * Note this function is a backend of pci_default_resume and is not supposed
  605. * to be called by normal code, write proper resume handler and use it instead.
  606. */
  607. int
  608. __pci_reenable_device(struct pci_dev *dev)
  609. {
  610. if (atomic_read(&dev->enable_cnt))
  611. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  612. return 0;
  613. }
  614. /**
  615. * pci_enable_device_bars - Initialize some of a device for use
  616. * @dev: PCI device to be initialized
  617. * @bars: bitmask of BAR's that must be configured
  618. *
  619. * Initialize device before it's used by a driver. Ask low-level code
  620. * to enable selected I/O and memory resources. Wake up the device if it
  621. * was suspended. Beware, this function can fail.
  622. */
  623. int
  624. pci_enable_device_bars(struct pci_dev *dev, int bars)
  625. {
  626. int err;
  627. if (atomic_add_return(1, &dev->enable_cnt) > 1)
  628. return 0; /* already enabled */
  629. err = do_pci_enable_device(dev, bars);
  630. if (err < 0)
  631. atomic_dec(&dev->enable_cnt);
  632. return err;
  633. }
  634. /**
  635. * pci_enable_device - Initialize device before it's used by a driver.
  636. * @dev: PCI device to be initialized
  637. *
  638. * Initialize device before it's used by a driver. Ask low-level code
  639. * to enable I/O and memory. Wake up the device if it was suspended.
  640. * Beware, this function can fail.
  641. *
  642. * Note we don't actually enable the device many times if we call
  643. * this function repeatedly (we just increment the count).
  644. */
  645. int pci_enable_device(struct pci_dev *dev)
  646. {
  647. return pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1);
  648. }
  649. /*
  650. * Managed PCI resources. This manages device on/off, intx/msi/msix
  651. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  652. * there's no need to track it separately. pci_devres is initialized
  653. * when a device is enabled using managed PCI device enable interface.
  654. */
  655. struct pci_devres {
  656. unsigned int enabled:1;
  657. unsigned int pinned:1;
  658. unsigned int orig_intx:1;
  659. unsigned int restore_intx:1;
  660. u32 region_mask;
  661. };
  662. static void pcim_release(struct device *gendev, void *res)
  663. {
  664. struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
  665. struct pci_devres *this = res;
  666. int i;
  667. if (dev->msi_enabled)
  668. pci_disable_msi(dev);
  669. if (dev->msix_enabled)
  670. pci_disable_msix(dev);
  671. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  672. if (this->region_mask & (1 << i))
  673. pci_release_region(dev, i);
  674. if (this->restore_intx)
  675. pci_intx(dev, this->orig_intx);
  676. if (this->enabled && !this->pinned)
  677. pci_disable_device(dev);
  678. }
  679. static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
  680. {
  681. struct pci_devres *dr, *new_dr;
  682. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  683. if (dr)
  684. return dr;
  685. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  686. if (!new_dr)
  687. return NULL;
  688. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  689. }
  690. static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
  691. {
  692. if (pci_is_managed(pdev))
  693. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  694. return NULL;
  695. }
  696. /**
  697. * pcim_enable_device - Managed pci_enable_device()
  698. * @pdev: PCI device to be initialized
  699. *
  700. * Managed pci_enable_device().
  701. */
  702. int pcim_enable_device(struct pci_dev *pdev)
  703. {
  704. struct pci_devres *dr;
  705. int rc;
  706. dr = get_pci_dr(pdev);
  707. if (unlikely(!dr))
  708. return -ENOMEM;
  709. WARN_ON(!!dr->enabled);
  710. rc = pci_enable_device(pdev);
  711. if (!rc) {
  712. pdev->is_managed = 1;
  713. dr->enabled = 1;
  714. }
  715. return rc;
  716. }
  717. /**
  718. * pcim_pin_device - Pin managed PCI device
  719. * @pdev: PCI device to pin
  720. *
  721. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  722. * driver detach. @pdev must have been enabled with
  723. * pcim_enable_device().
  724. */
  725. void pcim_pin_device(struct pci_dev *pdev)
  726. {
  727. struct pci_devres *dr;
  728. dr = find_pci_dr(pdev);
  729. WARN_ON(!dr || !dr->enabled);
  730. if (dr)
  731. dr->pinned = 1;
  732. }
  733. /**
  734. * pcibios_disable_device - disable arch specific PCI resources for device dev
  735. * @dev: the PCI device to disable
  736. *
  737. * Disables architecture specific PCI resources for the device. This
  738. * is the default implementation. Architecture implementations can
  739. * override this.
  740. */
  741. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  742. /**
  743. * pci_disable_device - Disable PCI device after use
  744. * @dev: PCI device to be disabled
  745. *
  746. * Signal to the system that the PCI device is not in use by the system
  747. * anymore. This only involves disabling PCI bus-mastering, if active.
  748. *
  749. * Note we don't actually disable the device until all callers of
  750. * pci_device_enable() have called pci_device_disable().
  751. */
  752. void
  753. pci_disable_device(struct pci_dev *dev)
  754. {
  755. struct pci_devres *dr;
  756. u16 pci_command;
  757. dr = find_pci_dr(dev);
  758. if (dr)
  759. dr->enabled = 0;
  760. if (atomic_sub_return(1, &dev->enable_cnt) != 0)
  761. return;
  762. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  763. if (pci_command & PCI_COMMAND_MASTER) {
  764. pci_command &= ~PCI_COMMAND_MASTER;
  765. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  766. }
  767. dev->is_busmaster = 0;
  768. pcibios_disable_device(dev);
  769. }
  770. /**
  771. * pcibios_set_pcie_reset_state - set reset state for device dev
  772. * @dev: the PCI-E device reset
  773. * @state: Reset state to enter into
  774. *
  775. *
  776. * Sets the PCI-E reset state for the device. This is the default
  777. * implementation. Architecture implementations can override this.
  778. */
  779. int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
  780. enum pcie_reset_state state)
  781. {
  782. return -EINVAL;
  783. }
  784. /**
  785. * pci_set_pcie_reset_state - set reset state for device dev
  786. * @dev: the PCI-E device reset
  787. * @state: Reset state to enter into
  788. *
  789. *
  790. * Sets the PCI reset state for the device.
  791. */
  792. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  793. {
  794. return pcibios_set_pcie_reset_state(dev, state);
  795. }
  796. /**
  797. * pci_enable_wake - enable PCI device as wakeup event source
  798. * @dev: PCI device affected
  799. * @state: PCI state from which device will issue wakeup events
  800. * @enable: True to enable event generation; false to disable
  801. *
  802. * This enables the device as a wakeup event source, or disables it.
  803. * When such events involves platform-specific hooks, those hooks are
  804. * called automatically by this routine.
  805. *
  806. * Devices with legacy power management (no standard PCI PM capabilities)
  807. * always require such platform hooks. Depending on the platform, devices
  808. * supporting the standard PCI PME# signal may require such platform hooks;
  809. * they always update bits in config space to allow PME# generation.
  810. *
  811. * -EIO is returned if the device can't ever be a wakeup event source.
  812. * -EINVAL is returned if the device can't generate wakeup events from
  813. * the specified PCI state. Returns zero if the operation is successful.
  814. */
  815. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  816. {
  817. int pm;
  818. int status;
  819. u16 value;
  820. /* Note that drivers should verify device_may_wakeup(&dev->dev)
  821. * before calling this function. Platform code should report
  822. * errors when drivers try to enable wakeup on devices that
  823. * can't issue wakeups, or on which wakeups were disabled by
  824. * userspace updating the /sys/devices.../power/wakeup file.
  825. */
  826. status = call_platform_enable_wakeup(&dev->dev, enable);
  827. /* find PCI PM capability in list */
  828. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  829. /* If device doesn't support PM Capabilities, but caller wants to
  830. * disable wake events, it's a NOP. Otherwise fail unless the
  831. * platform hooks handled this legacy device already.
  832. */
  833. if (!pm)
  834. return enable ? status : 0;
  835. /* Check device's ability to generate PME# */
  836. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  837. value &= PCI_PM_CAP_PME_MASK;
  838. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  839. /* Check if it can generate PME# from requested state. */
  840. if (!value || !(value & (1 << state))) {
  841. /* if it can't, revert what the platform hook changed,
  842. * always reporting the base "EINVAL, can't PME#" error
  843. */
  844. if (enable)
  845. call_platform_enable_wakeup(&dev->dev, 0);
  846. return enable ? -EINVAL : 0;
  847. }
  848. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  849. /* Clear PME_Status by writing 1 to it and enable PME# */
  850. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  851. if (!enable)
  852. value &= ~PCI_PM_CTRL_PME_ENABLE;
  853. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  854. return 0;
  855. }
  856. int
  857. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  858. {
  859. u8 pin;
  860. pin = dev->pin;
  861. if (!pin)
  862. return -1;
  863. pin--;
  864. while (dev->bus->self) {
  865. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  866. dev = dev->bus->self;
  867. }
  868. *bridge = dev;
  869. return pin;
  870. }
  871. /**
  872. * pci_release_region - Release a PCI bar
  873. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  874. * @bar: BAR to release
  875. *
  876. * Releases the PCI I/O and memory resources previously reserved by a
  877. * successful call to pci_request_region. Call this function only
  878. * after all use of the PCI regions has ceased.
  879. */
  880. void pci_release_region(struct pci_dev *pdev, int bar)
  881. {
  882. struct pci_devres *dr;
  883. if (pci_resource_len(pdev, bar) == 0)
  884. return;
  885. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  886. release_region(pci_resource_start(pdev, bar),
  887. pci_resource_len(pdev, bar));
  888. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  889. release_mem_region(pci_resource_start(pdev, bar),
  890. pci_resource_len(pdev, bar));
  891. dr = find_pci_dr(pdev);
  892. if (dr)
  893. dr->region_mask &= ~(1 << bar);
  894. }
  895. /**
  896. * pci_request_region - Reserved PCI I/O and memory resource
  897. * @pdev: PCI device whose resources are to be reserved
  898. * @bar: BAR to be reserved
  899. * @res_name: Name to be associated with resource.
  900. *
  901. * Mark the PCI region associated with PCI device @pdev BR @bar as
  902. * being reserved by owner @res_name. Do not access any
  903. * address inside the PCI regions unless this call returns
  904. * successfully.
  905. *
  906. * Returns 0 on success, or %EBUSY on error. A warning
  907. * message is also printed on failure.
  908. */
  909. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  910. {
  911. struct pci_devres *dr;
  912. if (pci_resource_len(pdev, bar) == 0)
  913. return 0;
  914. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  915. if (!request_region(pci_resource_start(pdev, bar),
  916. pci_resource_len(pdev, bar), res_name))
  917. goto err_out;
  918. }
  919. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  920. if (!request_mem_region(pci_resource_start(pdev, bar),
  921. pci_resource_len(pdev, bar), res_name))
  922. goto err_out;
  923. }
  924. dr = find_pci_dr(pdev);
  925. if (dr)
  926. dr->region_mask |= 1 << bar;
  927. return 0;
  928. err_out:
  929. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%llx@%llx "
  930. "for device %s\n",
  931. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  932. bar + 1, /* PCI BAR # */
  933. (unsigned long long)pci_resource_len(pdev, bar),
  934. (unsigned long long)pci_resource_start(pdev, bar),
  935. pci_name(pdev));
  936. return -EBUSY;
  937. }
  938. /**
  939. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  940. * @pdev: PCI device whose resources were previously reserved
  941. * @bars: Bitmask of BARs to be released
  942. *
  943. * Release selected PCI I/O and memory resources previously reserved.
  944. * Call this function only after all use of the PCI regions has ceased.
  945. */
  946. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  947. {
  948. int i;
  949. for (i = 0; i < 6; i++)
  950. if (bars & (1 << i))
  951. pci_release_region(pdev, i);
  952. }
  953. /**
  954. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  955. * @pdev: PCI device whose resources are to be reserved
  956. * @bars: Bitmask of BARs to be requested
  957. * @res_name: Name to be associated with resource
  958. */
  959. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  960. const char *res_name)
  961. {
  962. int i;
  963. for (i = 0; i < 6; i++)
  964. if (bars & (1 << i))
  965. if(pci_request_region(pdev, i, res_name))
  966. goto err_out;
  967. return 0;
  968. err_out:
  969. while(--i >= 0)
  970. if (bars & (1 << i))
  971. pci_release_region(pdev, i);
  972. return -EBUSY;
  973. }
  974. /**
  975. * pci_release_regions - Release reserved PCI I/O and memory resources
  976. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  977. *
  978. * Releases all PCI I/O and memory resources previously reserved by a
  979. * successful call to pci_request_regions. Call this function only
  980. * after all use of the PCI regions has ceased.
  981. */
  982. void pci_release_regions(struct pci_dev *pdev)
  983. {
  984. pci_release_selected_regions(pdev, (1 << 6) - 1);
  985. }
  986. /**
  987. * pci_request_regions - Reserved PCI I/O and memory resources
  988. * @pdev: PCI device whose resources are to be reserved
  989. * @res_name: Name to be associated with resource.
  990. *
  991. * Mark all PCI regions associated with PCI device @pdev as
  992. * being reserved by owner @res_name. Do not access any
  993. * address inside the PCI regions unless this call returns
  994. * successfully.
  995. *
  996. * Returns 0 on success, or %EBUSY on error. A warning
  997. * message is also printed on failure.
  998. */
  999. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  1000. {
  1001. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  1002. }
  1003. /**
  1004. * pci_set_master - enables bus-mastering for device dev
  1005. * @dev: the PCI device to enable
  1006. *
  1007. * Enables bus-mastering on the device and calls pcibios_set_master()
  1008. * to do the needed arch specific settings.
  1009. */
  1010. void
  1011. pci_set_master(struct pci_dev *dev)
  1012. {
  1013. u16 cmd;
  1014. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1015. if (! (cmd & PCI_COMMAND_MASTER)) {
  1016. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  1017. cmd |= PCI_COMMAND_MASTER;
  1018. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1019. }
  1020. dev->is_busmaster = 1;
  1021. pcibios_set_master(dev);
  1022. }
  1023. #ifdef PCI_DISABLE_MWI
  1024. int pci_set_mwi(struct pci_dev *dev)
  1025. {
  1026. return 0;
  1027. }
  1028. int pci_try_set_mwi(struct pci_dev *dev)
  1029. {
  1030. return 0;
  1031. }
  1032. void pci_clear_mwi(struct pci_dev *dev)
  1033. {
  1034. }
  1035. #else
  1036. #ifndef PCI_CACHE_LINE_BYTES
  1037. #define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
  1038. #endif
  1039. /* This can be overridden by arch code. */
  1040. /* Don't forget this is measured in 32-bit words, not bytes */
  1041. u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
  1042. /**
  1043. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  1044. * @dev: the PCI device for which MWI is to be enabled
  1045. *
  1046. * Helper function for pci_set_mwi.
  1047. * Originally copied from drivers/net/acenic.c.
  1048. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  1049. *
  1050. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1051. */
  1052. static int
  1053. pci_set_cacheline_size(struct pci_dev *dev)
  1054. {
  1055. u8 cacheline_size;
  1056. if (!pci_cache_line_size)
  1057. return -EINVAL; /* The system doesn't support MWI. */
  1058. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  1059. equal to or multiple of the right value. */
  1060. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  1061. if (cacheline_size >= pci_cache_line_size &&
  1062. (cacheline_size % pci_cache_line_size) == 0)
  1063. return 0;
  1064. /* Write the correct value. */
  1065. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  1066. /* Read it back. */
  1067. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  1068. if (cacheline_size == pci_cache_line_size)
  1069. return 0;
  1070. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  1071. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  1072. return -EINVAL;
  1073. }
  1074. /**
  1075. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  1076. * @dev: the PCI device for which MWI is enabled
  1077. *
  1078. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  1079. *
  1080. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1081. */
  1082. int
  1083. pci_set_mwi(struct pci_dev *dev)
  1084. {
  1085. int rc;
  1086. u16 cmd;
  1087. rc = pci_set_cacheline_size(dev);
  1088. if (rc)
  1089. return rc;
  1090. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1091. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  1092. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
  1093. pci_name(dev));
  1094. cmd |= PCI_COMMAND_INVALIDATE;
  1095. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1096. }
  1097. return 0;
  1098. }
  1099. /**
  1100. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  1101. * @dev: the PCI device for which MWI is enabled
  1102. *
  1103. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  1104. * Callers are not required to check the return value.
  1105. *
  1106. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1107. */
  1108. int pci_try_set_mwi(struct pci_dev *dev)
  1109. {
  1110. int rc = pci_set_mwi(dev);
  1111. return rc;
  1112. }
  1113. /**
  1114. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  1115. * @dev: the PCI device to disable
  1116. *
  1117. * Disables PCI Memory-Write-Invalidate transaction on the device
  1118. */
  1119. void
  1120. pci_clear_mwi(struct pci_dev *dev)
  1121. {
  1122. u16 cmd;
  1123. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1124. if (cmd & PCI_COMMAND_INVALIDATE) {
  1125. cmd &= ~PCI_COMMAND_INVALIDATE;
  1126. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1127. }
  1128. }
  1129. #endif /* ! PCI_DISABLE_MWI */
  1130. /**
  1131. * pci_intx - enables/disables PCI INTx for device dev
  1132. * @pdev: the PCI device to operate on
  1133. * @enable: boolean: whether to enable or disable PCI INTx
  1134. *
  1135. * Enables/disables PCI INTx for device dev
  1136. */
  1137. void
  1138. pci_intx(struct pci_dev *pdev, int enable)
  1139. {
  1140. u16 pci_command, new;
  1141. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  1142. if (enable) {
  1143. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  1144. } else {
  1145. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  1146. }
  1147. if (new != pci_command) {
  1148. struct pci_devres *dr;
  1149. pci_write_config_word(pdev, PCI_COMMAND, new);
  1150. dr = find_pci_dr(pdev);
  1151. if (dr && !dr->restore_intx) {
  1152. dr->restore_intx = 1;
  1153. dr->orig_intx = !enable;
  1154. }
  1155. }
  1156. }
  1157. /**
  1158. * pci_msi_off - disables any msi or msix capabilities
  1159. * @dev: the PCI device to operate on
  1160. *
  1161. * If you want to use msi see pci_enable_msi and friends.
  1162. * This is a lower level primitive that allows us to disable
  1163. * msi operation at the device level.
  1164. */
  1165. void pci_msi_off(struct pci_dev *dev)
  1166. {
  1167. int pos;
  1168. u16 control;
  1169. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  1170. if (pos) {
  1171. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  1172. control &= ~PCI_MSI_FLAGS_ENABLE;
  1173. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  1174. }
  1175. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  1176. if (pos) {
  1177. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  1178. control &= ~PCI_MSIX_FLAGS_ENABLE;
  1179. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  1180. }
  1181. }
  1182. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  1183. /*
  1184. * These can be overridden by arch-specific implementations
  1185. */
  1186. int
  1187. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  1188. {
  1189. if (!pci_dma_supported(dev, mask))
  1190. return -EIO;
  1191. dev->dma_mask = mask;
  1192. return 0;
  1193. }
  1194. int
  1195. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  1196. {
  1197. if (!pci_dma_supported(dev, mask))
  1198. return -EIO;
  1199. dev->dev.coherent_dma_mask = mask;
  1200. return 0;
  1201. }
  1202. #endif
  1203. /**
  1204. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  1205. * @dev: PCI device to query
  1206. *
  1207. * Returns mmrbc: maximum designed memory read count in bytes
  1208. * or appropriate error value.
  1209. */
  1210. int pcix_get_max_mmrbc(struct pci_dev *dev)
  1211. {
  1212. int err, cap;
  1213. u32 stat;
  1214. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  1215. if (!cap)
  1216. return -EINVAL;
  1217. err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
  1218. if (err)
  1219. return -EINVAL;
  1220. return (stat & PCI_X_STATUS_MAX_READ) >> 12;
  1221. }
  1222. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  1223. /**
  1224. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  1225. * @dev: PCI device to query
  1226. *
  1227. * Returns mmrbc: maximum memory read count in bytes
  1228. * or appropriate error value.
  1229. */
  1230. int pcix_get_mmrbc(struct pci_dev *dev)
  1231. {
  1232. int ret, cap;
  1233. u32 cmd;
  1234. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  1235. if (!cap)
  1236. return -EINVAL;
  1237. ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
  1238. if (!ret)
  1239. ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  1240. return ret;
  1241. }
  1242. EXPORT_SYMBOL(pcix_get_mmrbc);
  1243. /**
  1244. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  1245. * @dev: PCI device to query
  1246. * @mmrbc: maximum memory read count in bytes
  1247. * valid values are 512, 1024, 2048, 4096
  1248. *
  1249. * If possible sets maximum memory read byte count, some bridges have erratas
  1250. * that prevent this.
  1251. */
  1252. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  1253. {
  1254. int cap, err = -EINVAL;
  1255. u32 stat, cmd, v, o;
  1256. if (mmrbc < 512 || mmrbc > 4096 || (mmrbc & (mmrbc-1)))
  1257. goto out;
  1258. v = ffs(mmrbc) - 10;
  1259. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  1260. if (!cap)
  1261. goto out;
  1262. err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
  1263. if (err)
  1264. goto out;
  1265. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  1266. return -E2BIG;
  1267. err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
  1268. if (err)
  1269. goto out;
  1270. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  1271. if (o != v) {
  1272. if (v > o && dev->bus &&
  1273. (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  1274. return -EIO;
  1275. cmd &= ~PCI_X_CMD_MAX_READ;
  1276. cmd |= v << 2;
  1277. err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
  1278. }
  1279. out:
  1280. return err;
  1281. }
  1282. EXPORT_SYMBOL(pcix_set_mmrbc);
  1283. /**
  1284. * pcie_get_readrq - get PCI Express read request size
  1285. * @dev: PCI device to query
  1286. *
  1287. * Returns maximum memory read request in bytes
  1288. * or appropriate error value.
  1289. */
  1290. int pcie_get_readrq(struct pci_dev *dev)
  1291. {
  1292. int ret, cap;
  1293. u16 ctl;
  1294. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  1295. if (!cap)
  1296. return -EINVAL;
  1297. ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  1298. if (!ret)
  1299. ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  1300. return ret;
  1301. }
  1302. EXPORT_SYMBOL(pcie_get_readrq);
  1303. /**
  1304. * pcie_set_readrq - set PCI Express maximum memory read request
  1305. * @dev: PCI device to query
  1306. * @count: maximum memory read count in bytes
  1307. * valid values are 128, 256, 512, 1024, 2048, 4096
  1308. *
  1309. * If possible sets maximum read byte count
  1310. */
  1311. int pcie_set_readrq(struct pci_dev *dev, int rq)
  1312. {
  1313. int cap, err = -EINVAL;
  1314. u16 ctl, v;
  1315. if (rq < 128 || rq > 4096 || (rq & (rq-1)))
  1316. goto out;
  1317. v = (ffs(rq) - 8) << 12;
  1318. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  1319. if (!cap)
  1320. goto out;
  1321. err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  1322. if (err)
  1323. goto out;
  1324. if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
  1325. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  1326. ctl |= v;
  1327. err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
  1328. }
  1329. out:
  1330. return err;
  1331. }
  1332. EXPORT_SYMBOL(pcie_set_readrq);
  1333. /**
  1334. * pci_select_bars - Make BAR mask from the type of resource
  1335. * @dev: the PCI device for which BAR mask is made
  1336. * @flags: resource type mask to be selected
  1337. *
  1338. * This helper routine makes bar mask from the type of resource.
  1339. */
  1340. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  1341. {
  1342. int i, bars = 0;
  1343. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  1344. if (pci_resource_flags(dev, i) & flags)
  1345. bars |= (1 << i);
  1346. return bars;
  1347. }
  1348. static int __devinit pci_init(void)
  1349. {
  1350. struct pci_dev *dev = NULL;
  1351. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1352. pci_fixup_device(pci_fixup_final, dev);
  1353. }
  1354. return 0;
  1355. }
  1356. static int __devinit pci_setup(char *str)
  1357. {
  1358. while (str) {
  1359. char *k = strchr(str, ',');
  1360. if (k)
  1361. *k++ = 0;
  1362. if (*str && (str = pcibios_setup(str)) && *str) {
  1363. if (!strcmp(str, "nomsi")) {
  1364. pci_no_msi();
  1365. } else if (!strncmp(str, "cbiosize=", 9)) {
  1366. pci_cardbus_io_size = memparse(str + 9, &str);
  1367. } else if (!strncmp(str, "cbmemsize=", 10)) {
  1368. pci_cardbus_mem_size = memparse(str + 10, &str);
  1369. } else {
  1370. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  1371. str);
  1372. }
  1373. }
  1374. str = k;
  1375. }
  1376. return 0;
  1377. }
  1378. early_param("pci", pci_setup);
  1379. device_initcall(pci_init);
  1380. EXPORT_SYMBOL_GPL(pci_restore_bars);
  1381. EXPORT_SYMBOL(__pci_reenable_device);
  1382. EXPORT_SYMBOL(pci_enable_device_bars);
  1383. EXPORT_SYMBOL(pci_enable_device);
  1384. EXPORT_SYMBOL(pcim_enable_device);
  1385. EXPORT_SYMBOL(pcim_pin_device);
  1386. EXPORT_SYMBOL(pci_disable_device);
  1387. EXPORT_SYMBOL(pci_find_capability);
  1388. EXPORT_SYMBOL(pci_bus_find_capability);
  1389. EXPORT_SYMBOL(pci_release_regions);
  1390. EXPORT_SYMBOL(pci_request_regions);
  1391. EXPORT_SYMBOL(pci_release_region);
  1392. EXPORT_SYMBOL(pci_request_region);
  1393. EXPORT_SYMBOL(pci_release_selected_regions);
  1394. EXPORT_SYMBOL(pci_request_selected_regions);
  1395. EXPORT_SYMBOL(pci_set_master);
  1396. EXPORT_SYMBOL(pci_set_mwi);
  1397. EXPORT_SYMBOL(pci_try_set_mwi);
  1398. EXPORT_SYMBOL(pci_clear_mwi);
  1399. EXPORT_SYMBOL_GPL(pci_intx);
  1400. EXPORT_SYMBOL(pci_set_dma_mask);
  1401. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  1402. EXPORT_SYMBOL(pci_assign_resource);
  1403. EXPORT_SYMBOL(pci_find_parent_resource);
  1404. EXPORT_SYMBOL(pci_select_bars);
  1405. EXPORT_SYMBOL(pci_set_power_state);
  1406. EXPORT_SYMBOL(pci_save_state);
  1407. EXPORT_SYMBOL(pci_restore_state);
  1408. EXPORT_SYMBOL(pci_enable_wake);
  1409. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);