intel_hdmi.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. static void
  39. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  40. {
  41. struct drm_device *dev = intel_hdmi->base.base.dev;
  42. struct drm_i915_private *dev_priv = dev->dev_private;
  43. uint32_t enabled_bits;
  44. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  45. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  46. "HDMI port enabled, expecting disabled\n");
  47. }
  48. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  49. {
  50. return container_of(encoder, struct intel_hdmi, base.base);
  51. }
  52. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  53. {
  54. return container_of(intel_attached_encoder(connector),
  55. struct intel_hdmi, base);
  56. }
  57. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  58. {
  59. uint8_t *data = (uint8_t *)frame;
  60. uint8_t sum = 0;
  61. unsigned i;
  62. frame->checksum = 0;
  63. frame->ecc = 0;
  64. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  65. sum += data[i];
  66. frame->checksum = 0x100 - sum;
  67. }
  68. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  69. {
  70. switch (frame->type) {
  71. case DIP_TYPE_AVI:
  72. return VIDEO_DIP_SELECT_AVI;
  73. case DIP_TYPE_SPD:
  74. return VIDEO_DIP_SELECT_SPD;
  75. default:
  76. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  77. return 0;
  78. }
  79. }
  80. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  81. {
  82. switch (frame->type) {
  83. case DIP_TYPE_AVI:
  84. return VIDEO_DIP_ENABLE_AVI;
  85. case DIP_TYPE_SPD:
  86. return VIDEO_DIP_ENABLE_SPD;
  87. default:
  88. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  89. return 0;
  90. }
  91. }
  92. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  93. {
  94. switch (frame->type) {
  95. case DIP_TYPE_AVI:
  96. return VIDEO_DIP_ENABLE_AVI_HSW;
  97. case DIP_TYPE_SPD:
  98. return VIDEO_DIP_ENABLE_SPD_HSW;
  99. default:
  100. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  101. return 0;
  102. }
  103. }
  104. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  105. {
  106. switch (frame->type) {
  107. case DIP_TYPE_AVI:
  108. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  109. case DIP_TYPE_SPD:
  110. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  111. default:
  112. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  113. return 0;
  114. }
  115. }
  116. static void g4x_write_infoframe(struct drm_encoder *encoder,
  117. struct dip_infoframe *frame)
  118. {
  119. uint32_t *data = (uint32_t *)frame;
  120. struct drm_device *dev = encoder->dev;
  121. struct drm_i915_private *dev_priv = dev->dev_private;
  122. u32 val = I915_READ(VIDEO_DIP_CTL);
  123. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  124. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  125. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  126. val |= g4x_infoframe_index(frame);
  127. val &= ~g4x_infoframe_enable(frame);
  128. I915_WRITE(VIDEO_DIP_CTL, val);
  129. mmiowb();
  130. for (i = 0; i < len; i += 4) {
  131. I915_WRITE(VIDEO_DIP_DATA, *data);
  132. data++;
  133. }
  134. mmiowb();
  135. val |= g4x_infoframe_enable(frame);
  136. val &= ~VIDEO_DIP_FREQ_MASK;
  137. val |= VIDEO_DIP_FREQ_VSYNC;
  138. I915_WRITE(VIDEO_DIP_CTL, val);
  139. POSTING_READ(VIDEO_DIP_CTL);
  140. }
  141. static void ibx_write_infoframe(struct drm_encoder *encoder,
  142. struct dip_infoframe *frame)
  143. {
  144. uint32_t *data = (uint32_t *)frame;
  145. struct drm_device *dev = encoder->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  148. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  149. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  150. u32 val = I915_READ(reg);
  151. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  152. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  153. val |= g4x_infoframe_index(frame);
  154. val &= ~g4x_infoframe_enable(frame);
  155. I915_WRITE(reg, val);
  156. mmiowb();
  157. for (i = 0; i < len; i += 4) {
  158. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  159. data++;
  160. }
  161. mmiowb();
  162. val |= g4x_infoframe_enable(frame);
  163. val &= ~VIDEO_DIP_FREQ_MASK;
  164. val |= VIDEO_DIP_FREQ_VSYNC;
  165. I915_WRITE(reg, val);
  166. POSTING_READ(reg);
  167. }
  168. static void cpt_write_infoframe(struct drm_encoder *encoder,
  169. struct dip_infoframe *frame)
  170. {
  171. uint32_t *data = (uint32_t *)frame;
  172. struct drm_device *dev = encoder->dev;
  173. struct drm_i915_private *dev_priv = dev->dev_private;
  174. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  175. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  176. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  177. u32 val = I915_READ(reg);
  178. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  179. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  180. val |= g4x_infoframe_index(frame);
  181. /* The DIP control register spec says that we need to update the AVI
  182. * infoframe without clearing its enable bit */
  183. if (frame->type != DIP_TYPE_AVI)
  184. val &= ~g4x_infoframe_enable(frame);
  185. I915_WRITE(reg, val);
  186. mmiowb();
  187. for (i = 0; i < len; i += 4) {
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  189. data++;
  190. }
  191. mmiowb();
  192. val |= g4x_infoframe_enable(frame);
  193. val &= ~VIDEO_DIP_FREQ_MASK;
  194. val |= VIDEO_DIP_FREQ_VSYNC;
  195. I915_WRITE(reg, val);
  196. POSTING_READ(reg);
  197. }
  198. static void vlv_write_infoframe(struct drm_encoder *encoder,
  199. struct dip_infoframe *frame)
  200. {
  201. uint32_t *data = (uint32_t *)frame;
  202. struct drm_device *dev = encoder->dev;
  203. struct drm_i915_private *dev_priv = dev->dev_private;
  204. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  205. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  206. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  207. u32 val = I915_READ(reg);
  208. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  209. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  210. val |= g4x_infoframe_index(frame);
  211. val &= ~g4x_infoframe_enable(frame);
  212. I915_WRITE(reg, val);
  213. mmiowb();
  214. for (i = 0; i < len; i += 4) {
  215. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  216. data++;
  217. }
  218. mmiowb();
  219. val |= g4x_infoframe_enable(frame);
  220. val &= ~VIDEO_DIP_FREQ_MASK;
  221. val |= VIDEO_DIP_FREQ_VSYNC;
  222. I915_WRITE(reg, val);
  223. POSTING_READ(reg);
  224. }
  225. static void hsw_write_infoframe(struct drm_encoder *encoder,
  226. struct dip_infoframe *frame)
  227. {
  228. uint32_t *data = (uint32_t *)frame;
  229. struct drm_device *dev = encoder->dev;
  230. struct drm_i915_private *dev_priv = dev->dev_private;
  231. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  232. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  233. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  234. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  235. u32 val = I915_READ(ctl_reg);
  236. if (data_reg == 0)
  237. return;
  238. val &= ~hsw_infoframe_enable(frame);
  239. I915_WRITE(ctl_reg, val);
  240. mmiowb();
  241. for (i = 0; i < len; i += 4) {
  242. I915_WRITE(data_reg + i, *data);
  243. data++;
  244. }
  245. mmiowb();
  246. val |= hsw_infoframe_enable(frame);
  247. I915_WRITE(ctl_reg, val);
  248. POSTING_READ(ctl_reg);
  249. }
  250. static void intel_set_infoframe(struct drm_encoder *encoder,
  251. struct dip_infoframe *frame)
  252. {
  253. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  254. intel_dip_infoframe_csum(frame);
  255. intel_hdmi->write_infoframe(encoder, frame);
  256. }
  257. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  258. struct drm_display_mode *adjusted_mode)
  259. {
  260. struct dip_infoframe avi_if = {
  261. .type = DIP_TYPE_AVI,
  262. .ver = DIP_VERSION_AVI,
  263. .len = DIP_LEN_AVI,
  264. };
  265. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  266. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  267. intel_set_infoframe(encoder, &avi_if);
  268. }
  269. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  270. {
  271. struct dip_infoframe spd_if;
  272. memset(&spd_if, 0, sizeof(spd_if));
  273. spd_if.type = DIP_TYPE_SPD;
  274. spd_if.ver = DIP_VERSION_SPD;
  275. spd_if.len = DIP_LEN_SPD;
  276. strcpy(spd_if.body.spd.vn, "Intel");
  277. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  278. spd_if.body.spd.sdi = DIP_SPD_PC;
  279. intel_set_infoframe(encoder, &spd_if);
  280. }
  281. static void g4x_set_infoframes(struct drm_encoder *encoder,
  282. struct drm_display_mode *adjusted_mode)
  283. {
  284. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  285. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  286. u32 reg = VIDEO_DIP_CTL;
  287. u32 val = I915_READ(reg);
  288. u32 port;
  289. assert_hdmi_port_disabled(intel_hdmi);
  290. /* If the registers were not initialized yet, they might be zeroes,
  291. * which means we're selecting the AVI DIP and we're setting its
  292. * frequency to once. This seems to really confuse the HW and make
  293. * things stop working (the register spec says the AVI always needs to
  294. * be sent every VSync). So here we avoid writing to the register more
  295. * than we need and also explicitly select the AVI DIP and explicitly
  296. * set its frequency to every VSync. Avoiding to write it twice seems to
  297. * be enough to solve the problem, but being defensive shouldn't hurt us
  298. * either. */
  299. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  300. if (!intel_hdmi->has_hdmi_sink) {
  301. if (!(val & VIDEO_DIP_ENABLE))
  302. return;
  303. val &= ~VIDEO_DIP_ENABLE;
  304. I915_WRITE(reg, val);
  305. POSTING_READ(reg);
  306. return;
  307. }
  308. switch (intel_hdmi->sdvox_reg) {
  309. case SDVOB:
  310. port = VIDEO_DIP_PORT_B;
  311. break;
  312. case SDVOC:
  313. port = VIDEO_DIP_PORT_C;
  314. break;
  315. default:
  316. BUG();
  317. return;
  318. }
  319. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  320. if (val & VIDEO_DIP_ENABLE) {
  321. val &= ~VIDEO_DIP_ENABLE;
  322. I915_WRITE(reg, val);
  323. POSTING_READ(reg);
  324. }
  325. val &= ~VIDEO_DIP_PORT_MASK;
  326. val |= port;
  327. }
  328. val |= VIDEO_DIP_ENABLE;
  329. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  330. I915_WRITE(reg, val);
  331. POSTING_READ(reg);
  332. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  333. intel_hdmi_set_spd_infoframe(encoder);
  334. }
  335. static void ibx_set_infoframes(struct drm_encoder *encoder,
  336. struct drm_display_mode *adjusted_mode)
  337. {
  338. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  339. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  340. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  341. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  342. u32 val = I915_READ(reg);
  343. u32 port;
  344. assert_hdmi_port_disabled(intel_hdmi);
  345. /* See the big comment in g4x_set_infoframes() */
  346. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  347. if (!intel_hdmi->has_hdmi_sink) {
  348. if (!(val & VIDEO_DIP_ENABLE))
  349. return;
  350. val &= ~VIDEO_DIP_ENABLE;
  351. I915_WRITE(reg, val);
  352. POSTING_READ(reg);
  353. return;
  354. }
  355. switch (intel_hdmi->sdvox_reg) {
  356. case HDMIB:
  357. port = VIDEO_DIP_PORT_B;
  358. break;
  359. case HDMIC:
  360. port = VIDEO_DIP_PORT_C;
  361. break;
  362. case HDMID:
  363. port = VIDEO_DIP_PORT_D;
  364. break;
  365. default:
  366. BUG();
  367. return;
  368. }
  369. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  370. if (val & VIDEO_DIP_ENABLE) {
  371. val &= ~VIDEO_DIP_ENABLE;
  372. I915_WRITE(reg, val);
  373. POSTING_READ(reg);
  374. }
  375. val &= ~VIDEO_DIP_PORT_MASK;
  376. val |= port;
  377. }
  378. val |= VIDEO_DIP_ENABLE;
  379. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  380. VIDEO_DIP_ENABLE_GCP);
  381. I915_WRITE(reg, val);
  382. POSTING_READ(reg);
  383. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  384. intel_hdmi_set_spd_infoframe(encoder);
  385. }
  386. static void cpt_set_infoframes(struct drm_encoder *encoder,
  387. struct drm_display_mode *adjusted_mode)
  388. {
  389. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  390. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  391. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  392. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  393. u32 val = I915_READ(reg);
  394. assert_hdmi_port_disabled(intel_hdmi);
  395. /* See the big comment in g4x_set_infoframes() */
  396. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  397. if (!intel_hdmi->has_hdmi_sink) {
  398. if (!(val & VIDEO_DIP_ENABLE))
  399. return;
  400. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  401. I915_WRITE(reg, val);
  402. POSTING_READ(reg);
  403. return;
  404. }
  405. /* Set both together, unset both together: see the spec. */
  406. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  407. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  408. VIDEO_DIP_ENABLE_GCP);
  409. I915_WRITE(reg, val);
  410. POSTING_READ(reg);
  411. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  412. intel_hdmi_set_spd_infoframe(encoder);
  413. }
  414. static void vlv_set_infoframes(struct drm_encoder *encoder,
  415. struct drm_display_mode *adjusted_mode)
  416. {
  417. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  418. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  419. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  420. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  421. u32 val = I915_READ(reg);
  422. assert_hdmi_port_disabled(intel_hdmi);
  423. /* See the big comment in g4x_set_infoframes() */
  424. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  425. if (!intel_hdmi->has_hdmi_sink) {
  426. if (!(val & VIDEO_DIP_ENABLE))
  427. return;
  428. val &= ~VIDEO_DIP_ENABLE;
  429. I915_WRITE(reg, val);
  430. POSTING_READ(reg);
  431. return;
  432. }
  433. val |= VIDEO_DIP_ENABLE;
  434. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  435. VIDEO_DIP_ENABLE_GCP);
  436. I915_WRITE(reg, val);
  437. POSTING_READ(reg);
  438. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  439. intel_hdmi_set_spd_infoframe(encoder);
  440. }
  441. static void hsw_set_infoframes(struct drm_encoder *encoder,
  442. struct drm_display_mode *adjusted_mode)
  443. {
  444. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  445. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  446. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  447. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  448. u32 val = I915_READ(reg);
  449. assert_hdmi_port_disabled(intel_hdmi);
  450. if (!intel_hdmi->has_hdmi_sink) {
  451. I915_WRITE(reg, 0);
  452. POSTING_READ(reg);
  453. return;
  454. }
  455. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  456. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  457. I915_WRITE(reg, val);
  458. POSTING_READ(reg);
  459. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  460. intel_hdmi_set_spd_infoframe(encoder);
  461. }
  462. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  463. struct drm_display_mode *mode,
  464. struct drm_display_mode *adjusted_mode)
  465. {
  466. struct drm_device *dev = encoder->dev;
  467. struct drm_i915_private *dev_priv = dev->dev_private;
  468. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  469. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  470. u32 sdvox;
  471. sdvox = SDVO_ENCODING_HDMI;
  472. if (!HAS_PCH_SPLIT(dev))
  473. sdvox |= intel_hdmi->color_range;
  474. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  475. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  476. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  477. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  478. if (intel_crtc->bpp > 24)
  479. sdvox |= COLOR_FORMAT_12bpc;
  480. else
  481. sdvox |= COLOR_FORMAT_8bpc;
  482. /* Required on CPT */
  483. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  484. sdvox |= HDMI_MODE_SELECT;
  485. if (intel_hdmi->has_audio) {
  486. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  487. pipe_name(intel_crtc->pipe));
  488. sdvox |= SDVO_AUDIO_ENABLE;
  489. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  490. intel_write_eld(encoder, adjusted_mode);
  491. }
  492. if (HAS_PCH_CPT(dev))
  493. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  494. else if (intel_crtc->pipe == PIPE_B)
  495. sdvox |= SDVO_PIPE_B_SELECT;
  496. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  497. POSTING_READ(intel_hdmi->sdvox_reg);
  498. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  499. }
  500. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  501. enum pipe *pipe)
  502. {
  503. struct drm_device *dev = encoder->base.dev;
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  506. u32 tmp;
  507. tmp = I915_READ(intel_hdmi->sdvox_reg);
  508. if (!(tmp & SDVO_ENABLE))
  509. return false;
  510. if (HAS_PCH_CPT(dev))
  511. *pipe = PORT_TO_PIPE_CPT(tmp);
  512. else
  513. *pipe = PORT_TO_PIPE(tmp);
  514. return true;
  515. }
  516. static void intel_enable_hdmi(struct intel_encoder *encoder)
  517. {
  518. struct drm_device *dev = encoder->base.dev;
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  521. u32 temp;
  522. u32 enable_bits = SDVO_ENABLE;
  523. if (intel_hdmi->has_audio)
  524. enable_bits |= SDVO_AUDIO_ENABLE;
  525. temp = I915_READ(intel_hdmi->sdvox_reg);
  526. /* HW workaround for IBX, we need to move the port to transcoder A
  527. * before disabling it. */
  528. if (HAS_PCH_IBX(dev)) {
  529. struct drm_crtc *crtc = encoder->base.crtc;
  530. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  531. /* Restore the transcoder select bit. */
  532. if (pipe == PIPE_B)
  533. enable_bits |= SDVO_PIPE_B_SELECT;
  534. }
  535. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  536. * we do this anyway which shows more stable in testing.
  537. */
  538. if (HAS_PCH_SPLIT(dev)) {
  539. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  540. POSTING_READ(intel_hdmi->sdvox_reg);
  541. }
  542. temp |= enable_bits;
  543. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  544. POSTING_READ(intel_hdmi->sdvox_reg);
  545. /* HW workaround, need to write this twice for issue that may result
  546. * in first write getting masked.
  547. */
  548. if (HAS_PCH_SPLIT(dev)) {
  549. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  550. POSTING_READ(intel_hdmi->sdvox_reg);
  551. }
  552. }
  553. static void intel_disable_hdmi(struct intel_encoder *encoder)
  554. {
  555. struct drm_device *dev = encoder->base.dev;
  556. struct drm_i915_private *dev_priv = dev->dev_private;
  557. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  558. u32 temp;
  559. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  560. temp = I915_READ(intel_hdmi->sdvox_reg);
  561. /* HW workaround for IBX, we need to move the port to transcoder A
  562. * before disabling it. */
  563. if (HAS_PCH_IBX(dev)) {
  564. struct drm_crtc *crtc = encoder->base.crtc;
  565. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  566. if (temp & SDVO_PIPE_B_SELECT) {
  567. temp &= ~SDVO_PIPE_B_SELECT;
  568. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  569. POSTING_READ(intel_hdmi->sdvox_reg);
  570. /* Again we need to write this twice. */
  571. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  572. POSTING_READ(intel_hdmi->sdvox_reg);
  573. /* Transcoder selection bits only update
  574. * effectively on vblank. */
  575. if (crtc)
  576. intel_wait_for_vblank(dev, pipe);
  577. else
  578. msleep(50);
  579. }
  580. }
  581. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  582. * we do this anyway which shows more stable in testing.
  583. */
  584. if (HAS_PCH_SPLIT(dev)) {
  585. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  586. POSTING_READ(intel_hdmi->sdvox_reg);
  587. }
  588. temp &= ~enable_bits;
  589. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  590. POSTING_READ(intel_hdmi->sdvox_reg);
  591. /* HW workaround, need to write this twice for issue that may result
  592. * in first write getting masked.
  593. */
  594. if (HAS_PCH_SPLIT(dev)) {
  595. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  596. POSTING_READ(intel_hdmi->sdvox_reg);
  597. }
  598. }
  599. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  600. struct drm_display_mode *mode)
  601. {
  602. if (mode->clock > 165000)
  603. return MODE_CLOCK_HIGH;
  604. if (mode->clock < 20000)
  605. return MODE_CLOCK_LOW;
  606. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  607. return MODE_NO_DBLESCAN;
  608. return MODE_OK;
  609. }
  610. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  611. const struct drm_display_mode *mode,
  612. struct drm_display_mode *adjusted_mode)
  613. {
  614. return true;
  615. }
  616. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  617. {
  618. struct drm_device *dev = intel_hdmi->base.base.dev;
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. uint32_t bit;
  621. switch (intel_hdmi->sdvox_reg) {
  622. case SDVOB:
  623. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  624. break;
  625. case SDVOC:
  626. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  627. break;
  628. default:
  629. bit = 0;
  630. break;
  631. }
  632. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  633. }
  634. static enum drm_connector_status
  635. intel_hdmi_detect(struct drm_connector *connector, bool force)
  636. {
  637. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  638. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  639. struct edid *edid;
  640. enum drm_connector_status status = connector_status_disconnected;
  641. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  642. return status;
  643. intel_hdmi->has_hdmi_sink = false;
  644. intel_hdmi->has_audio = false;
  645. edid = drm_get_edid(connector,
  646. intel_gmbus_get_adapter(dev_priv,
  647. intel_hdmi->ddc_bus));
  648. if (edid) {
  649. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  650. status = connector_status_connected;
  651. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  652. intel_hdmi->has_hdmi_sink =
  653. drm_detect_hdmi_monitor(edid);
  654. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  655. }
  656. kfree(edid);
  657. }
  658. if (status == connector_status_connected) {
  659. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  660. intel_hdmi->has_audio =
  661. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  662. }
  663. return status;
  664. }
  665. static int intel_hdmi_get_modes(struct drm_connector *connector)
  666. {
  667. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  668. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  669. /* We should parse the EDID data and find out if it's an HDMI sink so
  670. * we can send audio to it.
  671. */
  672. return intel_ddc_get_modes(connector,
  673. intel_gmbus_get_adapter(dev_priv,
  674. intel_hdmi->ddc_bus));
  675. }
  676. static bool
  677. intel_hdmi_detect_audio(struct drm_connector *connector)
  678. {
  679. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  680. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  681. struct edid *edid;
  682. bool has_audio = false;
  683. edid = drm_get_edid(connector,
  684. intel_gmbus_get_adapter(dev_priv,
  685. intel_hdmi->ddc_bus));
  686. if (edid) {
  687. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  688. has_audio = drm_detect_monitor_audio(edid);
  689. kfree(edid);
  690. }
  691. return has_audio;
  692. }
  693. static int
  694. intel_hdmi_set_property(struct drm_connector *connector,
  695. struct drm_property *property,
  696. uint64_t val)
  697. {
  698. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  699. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  700. int ret;
  701. ret = drm_connector_property_set_value(connector, property, val);
  702. if (ret)
  703. return ret;
  704. if (property == dev_priv->force_audio_property) {
  705. enum hdmi_force_audio i = val;
  706. bool has_audio;
  707. if (i == intel_hdmi->force_audio)
  708. return 0;
  709. intel_hdmi->force_audio = i;
  710. if (i == HDMI_AUDIO_AUTO)
  711. has_audio = intel_hdmi_detect_audio(connector);
  712. else
  713. has_audio = (i == HDMI_AUDIO_ON);
  714. if (i == HDMI_AUDIO_OFF_DVI)
  715. intel_hdmi->has_hdmi_sink = 0;
  716. intel_hdmi->has_audio = has_audio;
  717. goto done;
  718. }
  719. if (property == dev_priv->broadcast_rgb_property) {
  720. if (val == !!intel_hdmi->color_range)
  721. return 0;
  722. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  723. goto done;
  724. }
  725. return -EINVAL;
  726. done:
  727. if (intel_hdmi->base.base.crtc) {
  728. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  729. intel_set_mode(crtc, &crtc->mode,
  730. crtc->x, crtc->y, crtc->fb);
  731. }
  732. return 0;
  733. }
  734. static void intel_hdmi_destroy(struct drm_connector *connector)
  735. {
  736. drm_sysfs_connector_remove(connector);
  737. drm_connector_cleanup(connector);
  738. kfree(connector);
  739. }
  740. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  741. .mode_fixup = intel_hdmi_mode_fixup,
  742. .mode_set = intel_ddi_mode_set,
  743. .disable = intel_encoder_noop,
  744. };
  745. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  746. .mode_fixup = intel_hdmi_mode_fixup,
  747. .mode_set = intel_hdmi_mode_set,
  748. .disable = intel_encoder_noop,
  749. };
  750. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  751. .dpms = intel_connector_dpms,
  752. .detect = intel_hdmi_detect,
  753. .fill_modes = drm_helper_probe_single_connector_modes,
  754. .set_property = intel_hdmi_set_property,
  755. .destroy = intel_hdmi_destroy,
  756. };
  757. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  758. .get_modes = intel_hdmi_get_modes,
  759. .mode_valid = intel_hdmi_mode_valid,
  760. .best_encoder = intel_best_encoder,
  761. };
  762. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  763. .destroy = intel_encoder_destroy,
  764. };
  765. static void
  766. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  767. {
  768. intel_attach_force_audio_property(connector);
  769. intel_attach_broadcast_rgb_property(connector);
  770. }
  771. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  772. {
  773. struct drm_i915_private *dev_priv = dev->dev_private;
  774. struct drm_connector *connector;
  775. struct intel_encoder *intel_encoder;
  776. struct intel_connector *intel_connector;
  777. struct intel_hdmi *intel_hdmi;
  778. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  779. if (!intel_hdmi)
  780. return;
  781. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  782. if (!intel_connector) {
  783. kfree(intel_hdmi);
  784. return;
  785. }
  786. intel_encoder = &intel_hdmi->base;
  787. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  788. DRM_MODE_ENCODER_TMDS);
  789. connector = &intel_connector->base;
  790. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  791. DRM_MODE_CONNECTOR_HDMIA);
  792. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  793. intel_encoder->type = INTEL_OUTPUT_HDMI;
  794. connector->polled = DRM_CONNECTOR_POLL_HPD;
  795. connector->interlace_allowed = 1;
  796. connector->doublescan_allowed = 0;
  797. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  798. intel_encoder->cloneable = false;
  799. intel_hdmi->ddi_port = port;
  800. switch (port) {
  801. case PORT_B:
  802. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  803. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  804. break;
  805. case PORT_C:
  806. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  807. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  808. break;
  809. case PORT_D:
  810. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  811. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  812. break;
  813. case PORT_A:
  814. /* Internal port only for eDP. */
  815. default:
  816. BUG();
  817. }
  818. intel_hdmi->sdvox_reg = sdvox_reg;
  819. if (!HAS_PCH_SPLIT(dev)) {
  820. intel_hdmi->write_infoframe = g4x_write_infoframe;
  821. intel_hdmi->set_infoframes = g4x_set_infoframes;
  822. } else if (IS_VALLEYVIEW(dev)) {
  823. intel_hdmi->write_infoframe = vlv_write_infoframe;
  824. intel_hdmi->set_infoframes = vlv_set_infoframes;
  825. } else if (IS_HASWELL(dev)) {
  826. intel_hdmi->write_infoframe = hsw_write_infoframe;
  827. intel_hdmi->set_infoframes = hsw_set_infoframes;
  828. } else if (HAS_PCH_IBX(dev)) {
  829. intel_hdmi->write_infoframe = ibx_write_infoframe;
  830. intel_hdmi->set_infoframes = ibx_set_infoframes;
  831. } else {
  832. intel_hdmi->write_infoframe = cpt_write_infoframe;
  833. intel_hdmi->set_infoframes = cpt_set_infoframes;
  834. }
  835. if (IS_HASWELL(dev)) {
  836. intel_encoder->pre_enable = intel_ddi_pre_enable;
  837. intel_encoder->enable = intel_enable_ddi;
  838. intel_encoder->disable = intel_disable_ddi;
  839. intel_encoder->post_disable = intel_ddi_post_disable;
  840. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  841. drm_encoder_helper_add(&intel_encoder->base,
  842. &intel_hdmi_helper_funcs_hsw);
  843. } else {
  844. intel_encoder->enable = intel_enable_hdmi;
  845. intel_encoder->disable = intel_disable_hdmi;
  846. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  847. drm_encoder_helper_add(&intel_encoder->base,
  848. &intel_hdmi_helper_funcs);
  849. }
  850. intel_connector->get_hw_state = intel_connector_get_hw_state;
  851. intel_hdmi_add_properties(intel_hdmi, connector);
  852. intel_connector_attach_encoder(intel_connector, intel_encoder);
  853. drm_sysfs_connector_add(connector);
  854. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  855. * 0xd. Failure to do so will result in spurious interrupts being
  856. * generated on the port when a cable is not attached.
  857. */
  858. if (IS_G4X(dev) && !IS_GM45(dev)) {
  859. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  860. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  861. }
  862. }