omap_hwmod_44xx_data.c 133 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * mcasp
  239. * mpu_c0
  240. * mpu_c1
  241. * ocmc_ram
  242. * ocp2scp_usb_phy
  243. * ocp_wp_noc
  244. * prcm_mpu
  245. * prm
  246. * scrm
  247. * sl2if
  248. * usb_host_fs
  249. * usb_host_hs
  250. * usb_phy_cm
  251. * usb_tll_hs
  252. * usim
  253. */
  254. /*
  255. * 'aess' class
  256. * audio engine sub system
  257. */
  258. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  259. .rev_offs = 0x0000,
  260. .sysc_offs = 0x0010,
  261. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  262. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  263. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  264. MSTANDBY_SMART_WKUP),
  265. .sysc_fields = &omap_hwmod_sysc_type2,
  266. };
  267. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  268. .name = "aess",
  269. .sysc = &omap44xx_aess_sysc,
  270. };
  271. /* aess */
  272. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  273. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  274. { .irq = -1 }
  275. };
  276. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  277. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  278. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  279. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  280. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  281. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  282. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  283. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  284. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  285. { .dma_req = -1 }
  286. };
  287. static struct omap_hwmod omap44xx_aess_hwmod = {
  288. .name = "aess",
  289. .class = &omap44xx_aess_hwmod_class,
  290. .clkdm_name = "abe_clkdm",
  291. .mpu_irqs = omap44xx_aess_irqs,
  292. .sdma_reqs = omap44xx_aess_sdma_reqs,
  293. .main_clk = "aess_fck",
  294. .prcm = {
  295. .omap4 = {
  296. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  297. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  298. .modulemode = MODULEMODE_SWCTRL,
  299. },
  300. },
  301. };
  302. /*
  303. * 'counter' class
  304. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  305. */
  306. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  307. .rev_offs = 0x0000,
  308. .sysc_offs = 0x0004,
  309. .sysc_flags = SYSC_HAS_SIDLEMODE,
  310. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  311. SIDLE_SMART_WKUP),
  312. .sysc_fields = &omap_hwmod_sysc_type1,
  313. };
  314. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  315. .name = "counter",
  316. .sysc = &omap44xx_counter_sysc,
  317. };
  318. /* counter_32k */
  319. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  320. .name = "counter_32k",
  321. .class = &omap44xx_counter_hwmod_class,
  322. .clkdm_name = "l4_wkup_clkdm",
  323. .flags = HWMOD_SWSUP_SIDLE,
  324. .main_clk = "sys_32k_ck",
  325. .prcm = {
  326. .omap4 = {
  327. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  328. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  329. },
  330. },
  331. };
  332. /*
  333. * 'dma' class
  334. * dma controller for data exchange between memory to memory (i.e. internal or
  335. * external memory) and gp peripherals to memory or memory to gp peripherals
  336. */
  337. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  338. .rev_offs = 0x0000,
  339. .sysc_offs = 0x002c,
  340. .syss_offs = 0x0028,
  341. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  342. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  343. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  344. SYSS_HAS_RESET_STATUS),
  345. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  346. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  347. .sysc_fields = &omap_hwmod_sysc_type1,
  348. };
  349. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  350. .name = "dma",
  351. .sysc = &omap44xx_dma_sysc,
  352. };
  353. /* dma dev_attr */
  354. static struct omap_dma_dev_attr dma_dev_attr = {
  355. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  356. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  357. .lch_count = 32,
  358. };
  359. /* dma_system */
  360. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  361. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  362. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  363. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  364. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  365. { .irq = -1 }
  366. };
  367. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  368. .name = "dma_system",
  369. .class = &omap44xx_dma_hwmod_class,
  370. .clkdm_name = "l3_dma_clkdm",
  371. .mpu_irqs = omap44xx_dma_system_irqs,
  372. .main_clk = "l3_div_ck",
  373. .prcm = {
  374. .omap4 = {
  375. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  376. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  377. },
  378. },
  379. .dev_attr = &dma_dev_attr,
  380. };
  381. /*
  382. * 'dmic' class
  383. * digital microphone controller
  384. */
  385. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  386. .rev_offs = 0x0000,
  387. .sysc_offs = 0x0010,
  388. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  389. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  390. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  391. SIDLE_SMART_WKUP),
  392. .sysc_fields = &omap_hwmod_sysc_type2,
  393. };
  394. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  395. .name = "dmic",
  396. .sysc = &omap44xx_dmic_sysc,
  397. };
  398. /* dmic */
  399. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  400. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  401. { .irq = -1 }
  402. };
  403. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  404. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  405. { .dma_req = -1 }
  406. };
  407. static struct omap_hwmod omap44xx_dmic_hwmod = {
  408. .name = "dmic",
  409. .class = &omap44xx_dmic_hwmod_class,
  410. .clkdm_name = "abe_clkdm",
  411. .mpu_irqs = omap44xx_dmic_irqs,
  412. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  413. .main_clk = "dmic_fck",
  414. .prcm = {
  415. .omap4 = {
  416. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  417. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  418. .modulemode = MODULEMODE_SWCTRL,
  419. },
  420. },
  421. };
  422. /*
  423. * 'dsp' class
  424. * dsp sub-system
  425. */
  426. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  427. .name = "dsp",
  428. };
  429. /* dsp */
  430. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  431. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  432. { .irq = -1 }
  433. };
  434. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  435. { .name = "dsp", .rst_shift = 0 },
  436. { .name = "mmu_cache", .rst_shift = 1 },
  437. };
  438. static struct omap_hwmod omap44xx_dsp_hwmod = {
  439. .name = "dsp",
  440. .class = &omap44xx_dsp_hwmod_class,
  441. .clkdm_name = "tesla_clkdm",
  442. .mpu_irqs = omap44xx_dsp_irqs,
  443. .rst_lines = omap44xx_dsp_resets,
  444. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  445. .main_clk = "dsp_fck",
  446. .prcm = {
  447. .omap4 = {
  448. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  449. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  450. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  451. .modulemode = MODULEMODE_HWCTRL,
  452. },
  453. },
  454. };
  455. /*
  456. * 'dss' class
  457. * display sub-system
  458. */
  459. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  460. .rev_offs = 0x0000,
  461. .syss_offs = 0x0014,
  462. .sysc_flags = SYSS_HAS_RESET_STATUS,
  463. };
  464. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  465. .name = "dss",
  466. .sysc = &omap44xx_dss_sysc,
  467. .reset = omap_dss_reset,
  468. };
  469. /* dss */
  470. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  471. { .role = "sys_clk", .clk = "dss_sys_clk" },
  472. { .role = "tv_clk", .clk = "dss_tv_clk" },
  473. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  474. };
  475. static struct omap_hwmod omap44xx_dss_hwmod = {
  476. .name = "dss_core",
  477. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  478. .class = &omap44xx_dss_hwmod_class,
  479. .clkdm_name = "l3_dss_clkdm",
  480. .main_clk = "dss_dss_clk",
  481. .prcm = {
  482. .omap4 = {
  483. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  484. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  485. },
  486. },
  487. .opt_clks = dss_opt_clks,
  488. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  489. };
  490. /*
  491. * 'dispc' class
  492. * display controller
  493. */
  494. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  495. .rev_offs = 0x0000,
  496. .sysc_offs = 0x0010,
  497. .syss_offs = 0x0014,
  498. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  499. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  500. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  501. SYSS_HAS_RESET_STATUS),
  502. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  503. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  504. .sysc_fields = &omap_hwmod_sysc_type1,
  505. };
  506. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  507. .name = "dispc",
  508. .sysc = &omap44xx_dispc_sysc,
  509. };
  510. /* dss_dispc */
  511. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  512. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  513. { .irq = -1 }
  514. };
  515. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  516. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  517. { .dma_req = -1 }
  518. };
  519. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  520. .manager_count = 3,
  521. .has_framedonetv_irq = 1
  522. };
  523. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  524. .name = "dss_dispc",
  525. .class = &omap44xx_dispc_hwmod_class,
  526. .clkdm_name = "l3_dss_clkdm",
  527. .mpu_irqs = omap44xx_dss_dispc_irqs,
  528. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  529. .main_clk = "dss_dss_clk",
  530. .prcm = {
  531. .omap4 = {
  532. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  533. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  534. },
  535. },
  536. .dev_attr = &omap44xx_dss_dispc_dev_attr
  537. };
  538. /*
  539. * 'dsi' class
  540. * display serial interface controller
  541. */
  542. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  543. .rev_offs = 0x0000,
  544. .sysc_offs = 0x0010,
  545. .syss_offs = 0x0014,
  546. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  547. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  548. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  549. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  550. .sysc_fields = &omap_hwmod_sysc_type1,
  551. };
  552. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  553. .name = "dsi",
  554. .sysc = &omap44xx_dsi_sysc,
  555. };
  556. /* dss_dsi1 */
  557. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  558. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  559. { .irq = -1 }
  560. };
  561. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  562. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  563. { .dma_req = -1 }
  564. };
  565. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  566. { .role = "sys_clk", .clk = "dss_sys_clk" },
  567. };
  568. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  569. .name = "dss_dsi1",
  570. .class = &omap44xx_dsi_hwmod_class,
  571. .clkdm_name = "l3_dss_clkdm",
  572. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  573. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  574. .main_clk = "dss_dss_clk",
  575. .prcm = {
  576. .omap4 = {
  577. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  578. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  579. },
  580. },
  581. .opt_clks = dss_dsi1_opt_clks,
  582. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  583. };
  584. /* dss_dsi2 */
  585. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  586. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  587. { .irq = -1 }
  588. };
  589. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  590. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  591. { .dma_req = -1 }
  592. };
  593. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  594. { .role = "sys_clk", .clk = "dss_sys_clk" },
  595. };
  596. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  597. .name = "dss_dsi2",
  598. .class = &omap44xx_dsi_hwmod_class,
  599. .clkdm_name = "l3_dss_clkdm",
  600. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  601. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  602. .main_clk = "dss_dss_clk",
  603. .prcm = {
  604. .omap4 = {
  605. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  606. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  607. },
  608. },
  609. .opt_clks = dss_dsi2_opt_clks,
  610. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  611. };
  612. /*
  613. * 'hdmi' class
  614. * hdmi controller
  615. */
  616. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  617. .rev_offs = 0x0000,
  618. .sysc_offs = 0x0010,
  619. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  620. SYSC_HAS_SOFTRESET),
  621. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  622. SIDLE_SMART_WKUP),
  623. .sysc_fields = &omap_hwmod_sysc_type2,
  624. };
  625. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  626. .name = "hdmi",
  627. .sysc = &omap44xx_hdmi_sysc,
  628. };
  629. /* dss_hdmi */
  630. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  631. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  632. { .irq = -1 }
  633. };
  634. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  635. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  636. { .dma_req = -1 }
  637. };
  638. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  639. { .role = "sys_clk", .clk = "dss_sys_clk" },
  640. };
  641. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  642. .name = "dss_hdmi",
  643. .class = &omap44xx_hdmi_hwmod_class,
  644. .clkdm_name = "l3_dss_clkdm",
  645. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  646. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  647. .main_clk = "dss_48mhz_clk",
  648. .prcm = {
  649. .omap4 = {
  650. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  651. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  652. },
  653. },
  654. .opt_clks = dss_hdmi_opt_clks,
  655. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  656. };
  657. /*
  658. * 'rfbi' class
  659. * remote frame buffer interface
  660. */
  661. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  662. .rev_offs = 0x0000,
  663. .sysc_offs = 0x0010,
  664. .syss_offs = 0x0014,
  665. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  666. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  667. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  668. .sysc_fields = &omap_hwmod_sysc_type1,
  669. };
  670. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  671. .name = "rfbi",
  672. .sysc = &omap44xx_rfbi_sysc,
  673. };
  674. /* dss_rfbi */
  675. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  676. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  677. { .dma_req = -1 }
  678. };
  679. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  680. { .role = "ick", .clk = "dss_fck" },
  681. };
  682. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  683. .name = "dss_rfbi",
  684. .class = &omap44xx_rfbi_hwmod_class,
  685. .clkdm_name = "l3_dss_clkdm",
  686. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  687. .main_clk = "dss_dss_clk",
  688. .prcm = {
  689. .omap4 = {
  690. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  691. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  692. },
  693. },
  694. .opt_clks = dss_rfbi_opt_clks,
  695. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  696. };
  697. /*
  698. * 'venc' class
  699. * video encoder
  700. */
  701. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  702. .name = "venc",
  703. };
  704. /* dss_venc */
  705. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  706. .name = "dss_venc",
  707. .class = &omap44xx_venc_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .main_clk = "dss_tv_clk",
  710. .prcm = {
  711. .omap4 = {
  712. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  713. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  714. },
  715. },
  716. };
  717. /*
  718. * 'emif' class
  719. * external memory interface no1
  720. */
  721. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  722. .rev_offs = 0x0000,
  723. };
  724. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  725. .name = "emif",
  726. .sysc = &omap44xx_emif_sysc,
  727. };
  728. /* emif1 */
  729. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  730. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  731. { .irq = -1 }
  732. };
  733. static struct omap_hwmod omap44xx_emif1_hwmod = {
  734. .name = "emif1",
  735. .class = &omap44xx_emif_hwmod_class,
  736. .clkdm_name = "l3_emif_clkdm",
  737. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  738. .mpu_irqs = omap44xx_emif1_irqs,
  739. .main_clk = "ddrphy_ck",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  744. .modulemode = MODULEMODE_HWCTRL,
  745. },
  746. },
  747. };
  748. /* emif2 */
  749. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  750. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  751. { .irq = -1 }
  752. };
  753. static struct omap_hwmod omap44xx_emif2_hwmod = {
  754. .name = "emif2",
  755. .class = &omap44xx_emif_hwmod_class,
  756. .clkdm_name = "l3_emif_clkdm",
  757. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  758. .mpu_irqs = omap44xx_emif2_irqs,
  759. .main_clk = "ddrphy_ck",
  760. .prcm = {
  761. .omap4 = {
  762. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  763. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  764. .modulemode = MODULEMODE_HWCTRL,
  765. },
  766. },
  767. };
  768. /*
  769. * 'fdif' class
  770. * face detection hw accelerator module
  771. */
  772. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  773. .rev_offs = 0x0000,
  774. .sysc_offs = 0x0010,
  775. /*
  776. * FDIF needs 100 OCP clk cycles delay after a softreset before
  777. * accessing sysconfig again.
  778. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  779. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  780. *
  781. * TODO: Indicate errata when available.
  782. */
  783. .srst_udelay = 2,
  784. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  785. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  786. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  787. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  788. .sysc_fields = &omap_hwmod_sysc_type2,
  789. };
  790. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  791. .name = "fdif",
  792. .sysc = &omap44xx_fdif_sysc,
  793. };
  794. /* fdif */
  795. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  796. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  797. { .irq = -1 }
  798. };
  799. static struct omap_hwmod omap44xx_fdif_hwmod = {
  800. .name = "fdif",
  801. .class = &omap44xx_fdif_hwmod_class,
  802. .clkdm_name = "iss_clkdm",
  803. .mpu_irqs = omap44xx_fdif_irqs,
  804. .main_clk = "fdif_fck",
  805. .prcm = {
  806. .omap4 = {
  807. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  808. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  809. .modulemode = MODULEMODE_SWCTRL,
  810. },
  811. },
  812. };
  813. /*
  814. * 'gpio' class
  815. * general purpose io module
  816. */
  817. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  818. .rev_offs = 0x0000,
  819. .sysc_offs = 0x0010,
  820. .syss_offs = 0x0114,
  821. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  822. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  823. SYSS_HAS_RESET_STATUS),
  824. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  825. SIDLE_SMART_WKUP),
  826. .sysc_fields = &omap_hwmod_sysc_type1,
  827. };
  828. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  829. .name = "gpio",
  830. .sysc = &omap44xx_gpio_sysc,
  831. .rev = 2,
  832. };
  833. /* gpio dev_attr */
  834. static struct omap_gpio_dev_attr gpio_dev_attr = {
  835. .bank_width = 32,
  836. .dbck_flag = true,
  837. };
  838. /* gpio1 */
  839. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  840. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  841. { .irq = -1 }
  842. };
  843. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  844. { .role = "dbclk", .clk = "gpio1_dbclk" },
  845. };
  846. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  847. .name = "gpio1",
  848. .class = &omap44xx_gpio_hwmod_class,
  849. .clkdm_name = "l4_wkup_clkdm",
  850. .mpu_irqs = omap44xx_gpio1_irqs,
  851. .main_clk = "gpio1_ick",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  856. .modulemode = MODULEMODE_HWCTRL,
  857. },
  858. },
  859. .opt_clks = gpio1_opt_clks,
  860. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  861. .dev_attr = &gpio_dev_attr,
  862. };
  863. /* gpio2 */
  864. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  865. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  866. { .irq = -1 }
  867. };
  868. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  869. { .role = "dbclk", .clk = "gpio2_dbclk" },
  870. };
  871. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  872. .name = "gpio2",
  873. .class = &omap44xx_gpio_hwmod_class,
  874. .clkdm_name = "l4_per_clkdm",
  875. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  876. .mpu_irqs = omap44xx_gpio2_irqs,
  877. .main_clk = "gpio2_ick",
  878. .prcm = {
  879. .omap4 = {
  880. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  881. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  882. .modulemode = MODULEMODE_HWCTRL,
  883. },
  884. },
  885. .opt_clks = gpio2_opt_clks,
  886. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  887. .dev_attr = &gpio_dev_attr,
  888. };
  889. /* gpio3 */
  890. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  891. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  892. { .irq = -1 }
  893. };
  894. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  895. { .role = "dbclk", .clk = "gpio3_dbclk" },
  896. };
  897. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  898. .name = "gpio3",
  899. .class = &omap44xx_gpio_hwmod_class,
  900. .clkdm_name = "l4_per_clkdm",
  901. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  902. .mpu_irqs = omap44xx_gpio3_irqs,
  903. .main_clk = "gpio3_ick",
  904. .prcm = {
  905. .omap4 = {
  906. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  907. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  908. .modulemode = MODULEMODE_HWCTRL,
  909. },
  910. },
  911. .opt_clks = gpio3_opt_clks,
  912. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  913. .dev_attr = &gpio_dev_attr,
  914. };
  915. /* gpio4 */
  916. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  917. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  918. { .irq = -1 }
  919. };
  920. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  921. { .role = "dbclk", .clk = "gpio4_dbclk" },
  922. };
  923. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  924. .name = "gpio4",
  925. .class = &omap44xx_gpio_hwmod_class,
  926. .clkdm_name = "l4_per_clkdm",
  927. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  928. .mpu_irqs = omap44xx_gpio4_irqs,
  929. .main_clk = "gpio4_ick",
  930. .prcm = {
  931. .omap4 = {
  932. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  933. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  934. .modulemode = MODULEMODE_HWCTRL,
  935. },
  936. },
  937. .opt_clks = gpio4_opt_clks,
  938. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  939. .dev_attr = &gpio_dev_attr,
  940. };
  941. /* gpio5 */
  942. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  943. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  944. { .irq = -1 }
  945. };
  946. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  947. { .role = "dbclk", .clk = "gpio5_dbclk" },
  948. };
  949. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  950. .name = "gpio5",
  951. .class = &omap44xx_gpio_hwmod_class,
  952. .clkdm_name = "l4_per_clkdm",
  953. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  954. .mpu_irqs = omap44xx_gpio5_irqs,
  955. .main_clk = "gpio5_ick",
  956. .prcm = {
  957. .omap4 = {
  958. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  959. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  960. .modulemode = MODULEMODE_HWCTRL,
  961. },
  962. },
  963. .opt_clks = gpio5_opt_clks,
  964. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  965. .dev_attr = &gpio_dev_attr,
  966. };
  967. /* gpio6 */
  968. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  969. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  970. { .irq = -1 }
  971. };
  972. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  973. { .role = "dbclk", .clk = "gpio6_dbclk" },
  974. };
  975. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  976. .name = "gpio6",
  977. .class = &omap44xx_gpio_hwmod_class,
  978. .clkdm_name = "l4_per_clkdm",
  979. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  980. .mpu_irqs = omap44xx_gpio6_irqs,
  981. .main_clk = "gpio6_ick",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_HWCTRL,
  987. },
  988. },
  989. .opt_clks = gpio6_opt_clks,
  990. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  991. .dev_attr = &gpio_dev_attr,
  992. };
  993. /*
  994. * 'gpmc' class
  995. * general purpose memory controller
  996. */
  997. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  998. .rev_offs = 0x0000,
  999. .sysc_offs = 0x0010,
  1000. .syss_offs = 0x0014,
  1001. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1002. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1003. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1007. .name = "gpmc",
  1008. .sysc = &omap44xx_gpmc_sysc,
  1009. };
  1010. /* gpmc */
  1011. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1012. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1013. { .irq = -1 }
  1014. };
  1015. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1016. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1017. { .dma_req = -1 }
  1018. };
  1019. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1020. .name = "gpmc",
  1021. .class = &omap44xx_gpmc_hwmod_class,
  1022. .clkdm_name = "l3_2_clkdm",
  1023. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1024. .mpu_irqs = omap44xx_gpmc_irqs,
  1025. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1026. .prcm = {
  1027. .omap4 = {
  1028. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1029. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1030. .modulemode = MODULEMODE_HWCTRL,
  1031. },
  1032. },
  1033. };
  1034. /*
  1035. * 'gpu' class
  1036. * 2d/3d graphics accelerator
  1037. */
  1038. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1039. .rev_offs = 0x1fc00,
  1040. .sysc_offs = 0x1fc10,
  1041. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1042. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1043. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1044. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1045. .sysc_fields = &omap_hwmod_sysc_type2,
  1046. };
  1047. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1048. .name = "gpu",
  1049. .sysc = &omap44xx_gpu_sysc,
  1050. };
  1051. /* gpu */
  1052. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1053. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1054. { .irq = -1 }
  1055. };
  1056. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1057. .name = "gpu",
  1058. .class = &omap44xx_gpu_hwmod_class,
  1059. .clkdm_name = "l3_gfx_clkdm",
  1060. .mpu_irqs = omap44xx_gpu_irqs,
  1061. .main_clk = "gpu_fck",
  1062. .prcm = {
  1063. .omap4 = {
  1064. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1065. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1066. .modulemode = MODULEMODE_SWCTRL,
  1067. },
  1068. },
  1069. };
  1070. /*
  1071. * 'hdq1w' class
  1072. * hdq / 1-wire serial interface controller
  1073. */
  1074. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1075. .rev_offs = 0x0000,
  1076. .sysc_offs = 0x0014,
  1077. .syss_offs = 0x0018,
  1078. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1079. SYSS_HAS_RESET_STATUS),
  1080. .sysc_fields = &omap_hwmod_sysc_type1,
  1081. };
  1082. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1083. .name = "hdq1w",
  1084. .sysc = &omap44xx_hdq1w_sysc,
  1085. };
  1086. /* hdq1w */
  1087. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1088. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1089. { .irq = -1 }
  1090. };
  1091. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1092. .name = "hdq1w",
  1093. .class = &omap44xx_hdq1w_hwmod_class,
  1094. .clkdm_name = "l4_per_clkdm",
  1095. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1096. .mpu_irqs = omap44xx_hdq1w_irqs,
  1097. .main_clk = "hdq1w_fck",
  1098. .prcm = {
  1099. .omap4 = {
  1100. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1101. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1102. .modulemode = MODULEMODE_SWCTRL,
  1103. },
  1104. },
  1105. };
  1106. /*
  1107. * 'hsi' class
  1108. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1109. * serial if)
  1110. */
  1111. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1112. .rev_offs = 0x0000,
  1113. .sysc_offs = 0x0010,
  1114. .syss_offs = 0x0014,
  1115. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1116. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1117. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1118. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1119. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1120. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1121. .sysc_fields = &omap_hwmod_sysc_type1,
  1122. };
  1123. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1124. .name = "hsi",
  1125. .sysc = &omap44xx_hsi_sysc,
  1126. };
  1127. /* hsi */
  1128. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1129. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1130. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1131. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1132. { .irq = -1 }
  1133. };
  1134. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1135. .name = "hsi",
  1136. .class = &omap44xx_hsi_hwmod_class,
  1137. .clkdm_name = "l3_init_clkdm",
  1138. .mpu_irqs = omap44xx_hsi_irqs,
  1139. .main_clk = "hsi_fck",
  1140. .prcm = {
  1141. .omap4 = {
  1142. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1143. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1144. .modulemode = MODULEMODE_HWCTRL,
  1145. },
  1146. },
  1147. };
  1148. /*
  1149. * 'i2c' class
  1150. * multimaster high-speed i2c controller
  1151. */
  1152. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1153. .sysc_offs = 0x0010,
  1154. .syss_offs = 0x0090,
  1155. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1156. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1157. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1158. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1159. SIDLE_SMART_WKUP),
  1160. .clockact = CLOCKACT_TEST_ICLK,
  1161. .sysc_fields = &omap_hwmod_sysc_type1,
  1162. };
  1163. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1164. .name = "i2c",
  1165. .sysc = &omap44xx_i2c_sysc,
  1166. .rev = OMAP_I2C_IP_VERSION_2,
  1167. .reset = &omap_i2c_reset,
  1168. };
  1169. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1170. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1171. };
  1172. /* i2c1 */
  1173. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1174. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1175. { .irq = -1 }
  1176. };
  1177. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1178. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1179. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1180. { .dma_req = -1 }
  1181. };
  1182. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1183. .name = "i2c1",
  1184. .class = &omap44xx_i2c_hwmod_class,
  1185. .clkdm_name = "l4_per_clkdm",
  1186. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1187. .mpu_irqs = omap44xx_i2c1_irqs,
  1188. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1189. .main_clk = "i2c1_fck",
  1190. .prcm = {
  1191. .omap4 = {
  1192. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1193. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1194. .modulemode = MODULEMODE_SWCTRL,
  1195. },
  1196. },
  1197. .dev_attr = &i2c_dev_attr,
  1198. };
  1199. /* i2c2 */
  1200. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1201. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1202. { .irq = -1 }
  1203. };
  1204. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1205. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1206. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1207. { .dma_req = -1 }
  1208. };
  1209. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1210. .name = "i2c2",
  1211. .class = &omap44xx_i2c_hwmod_class,
  1212. .clkdm_name = "l4_per_clkdm",
  1213. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1214. .mpu_irqs = omap44xx_i2c2_irqs,
  1215. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1216. .main_clk = "i2c2_fck",
  1217. .prcm = {
  1218. .omap4 = {
  1219. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1220. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1221. .modulemode = MODULEMODE_SWCTRL,
  1222. },
  1223. },
  1224. .dev_attr = &i2c_dev_attr,
  1225. };
  1226. /* i2c3 */
  1227. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1228. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1229. { .irq = -1 }
  1230. };
  1231. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1232. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1233. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1234. { .dma_req = -1 }
  1235. };
  1236. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1237. .name = "i2c3",
  1238. .class = &omap44xx_i2c_hwmod_class,
  1239. .clkdm_name = "l4_per_clkdm",
  1240. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1241. .mpu_irqs = omap44xx_i2c3_irqs,
  1242. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1243. .main_clk = "i2c3_fck",
  1244. .prcm = {
  1245. .omap4 = {
  1246. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1247. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1248. .modulemode = MODULEMODE_SWCTRL,
  1249. },
  1250. },
  1251. .dev_attr = &i2c_dev_attr,
  1252. };
  1253. /* i2c4 */
  1254. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1255. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1256. { .irq = -1 }
  1257. };
  1258. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1259. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1260. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1261. { .dma_req = -1 }
  1262. };
  1263. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1264. .name = "i2c4",
  1265. .class = &omap44xx_i2c_hwmod_class,
  1266. .clkdm_name = "l4_per_clkdm",
  1267. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1268. .mpu_irqs = omap44xx_i2c4_irqs,
  1269. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1270. .main_clk = "i2c4_fck",
  1271. .prcm = {
  1272. .omap4 = {
  1273. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1274. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1275. .modulemode = MODULEMODE_SWCTRL,
  1276. },
  1277. },
  1278. .dev_attr = &i2c_dev_attr,
  1279. };
  1280. /*
  1281. * 'ipu' class
  1282. * imaging processor unit
  1283. */
  1284. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1285. .name = "ipu",
  1286. };
  1287. /* ipu */
  1288. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1289. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1290. { .irq = -1 }
  1291. };
  1292. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1293. { .name = "cpu0", .rst_shift = 0 },
  1294. { .name = "cpu1", .rst_shift = 1 },
  1295. { .name = "mmu_cache", .rst_shift = 2 },
  1296. };
  1297. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1298. .name = "ipu",
  1299. .class = &omap44xx_ipu_hwmod_class,
  1300. .clkdm_name = "ducati_clkdm",
  1301. .mpu_irqs = omap44xx_ipu_irqs,
  1302. .rst_lines = omap44xx_ipu_resets,
  1303. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1304. .main_clk = "ipu_fck",
  1305. .prcm = {
  1306. .omap4 = {
  1307. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1308. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1309. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1310. .modulemode = MODULEMODE_HWCTRL,
  1311. },
  1312. },
  1313. };
  1314. /*
  1315. * 'iss' class
  1316. * external images sensor pixel data processor
  1317. */
  1318. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1319. .rev_offs = 0x0000,
  1320. .sysc_offs = 0x0010,
  1321. /*
  1322. * ISS needs 100 OCP clk cycles delay after a softreset before
  1323. * accessing sysconfig again.
  1324. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1325. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1326. *
  1327. * TODO: Indicate errata when available.
  1328. */
  1329. .srst_udelay = 2,
  1330. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1331. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1332. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1333. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1334. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1335. .sysc_fields = &omap_hwmod_sysc_type2,
  1336. };
  1337. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1338. .name = "iss",
  1339. .sysc = &omap44xx_iss_sysc,
  1340. };
  1341. /* iss */
  1342. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1343. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1344. { .irq = -1 }
  1345. };
  1346. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1347. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1348. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1349. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1350. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1351. { .dma_req = -1 }
  1352. };
  1353. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1354. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1355. };
  1356. static struct omap_hwmod omap44xx_iss_hwmod = {
  1357. .name = "iss",
  1358. .class = &omap44xx_iss_hwmod_class,
  1359. .clkdm_name = "iss_clkdm",
  1360. .mpu_irqs = omap44xx_iss_irqs,
  1361. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1362. .main_clk = "iss_fck",
  1363. .prcm = {
  1364. .omap4 = {
  1365. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1366. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1367. .modulemode = MODULEMODE_SWCTRL,
  1368. },
  1369. },
  1370. .opt_clks = iss_opt_clks,
  1371. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1372. };
  1373. /*
  1374. * 'iva' class
  1375. * multi-standard video encoder/decoder hardware accelerator
  1376. */
  1377. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1378. .name = "iva",
  1379. };
  1380. /* iva */
  1381. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1382. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1383. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1384. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1385. { .irq = -1 }
  1386. };
  1387. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1388. { .name = "seq0", .rst_shift = 0 },
  1389. { .name = "seq1", .rst_shift = 1 },
  1390. { .name = "logic", .rst_shift = 2 },
  1391. };
  1392. static struct omap_hwmod omap44xx_iva_hwmod = {
  1393. .name = "iva",
  1394. .class = &omap44xx_iva_hwmod_class,
  1395. .clkdm_name = "ivahd_clkdm",
  1396. .mpu_irqs = omap44xx_iva_irqs,
  1397. .rst_lines = omap44xx_iva_resets,
  1398. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1399. .main_clk = "iva_fck",
  1400. .prcm = {
  1401. .omap4 = {
  1402. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1403. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1404. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1405. .modulemode = MODULEMODE_HWCTRL,
  1406. },
  1407. },
  1408. };
  1409. /*
  1410. * 'kbd' class
  1411. * keyboard controller
  1412. */
  1413. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1414. .rev_offs = 0x0000,
  1415. .sysc_offs = 0x0010,
  1416. .syss_offs = 0x0014,
  1417. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1418. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1419. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1420. SYSS_HAS_RESET_STATUS),
  1421. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1422. .sysc_fields = &omap_hwmod_sysc_type1,
  1423. };
  1424. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1425. .name = "kbd",
  1426. .sysc = &omap44xx_kbd_sysc,
  1427. };
  1428. /* kbd */
  1429. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1430. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1431. { .irq = -1 }
  1432. };
  1433. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1434. .name = "kbd",
  1435. .class = &omap44xx_kbd_hwmod_class,
  1436. .clkdm_name = "l4_wkup_clkdm",
  1437. .mpu_irqs = omap44xx_kbd_irqs,
  1438. .main_clk = "kbd_fck",
  1439. .prcm = {
  1440. .omap4 = {
  1441. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1442. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1443. .modulemode = MODULEMODE_SWCTRL,
  1444. },
  1445. },
  1446. };
  1447. /*
  1448. * 'mailbox' class
  1449. * mailbox module allowing communication between the on-chip processors using a
  1450. * queued mailbox-interrupt mechanism.
  1451. */
  1452. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1453. .rev_offs = 0x0000,
  1454. .sysc_offs = 0x0010,
  1455. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1456. SYSC_HAS_SOFTRESET),
  1457. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1458. .sysc_fields = &omap_hwmod_sysc_type2,
  1459. };
  1460. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1461. .name = "mailbox",
  1462. .sysc = &omap44xx_mailbox_sysc,
  1463. };
  1464. /* mailbox */
  1465. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1466. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1467. { .irq = -1 }
  1468. };
  1469. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1470. .name = "mailbox",
  1471. .class = &omap44xx_mailbox_hwmod_class,
  1472. .clkdm_name = "l4_cfg_clkdm",
  1473. .mpu_irqs = omap44xx_mailbox_irqs,
  1474. .prcm = {
  1475. .omap4 = {
  1476. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1477. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1478. },
  1479. },
  1480. };
  1481. /*
  1482. * 'mcbsp' class
  1483. * multi channel buffered serial port controller
  1484. */
  1485. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1486. .sysc_offs = 0x008c,
  1487. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1488. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1489. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1490. .sysc_fields = &omap_hwmod_sysc_type1,
  1491. };
  1492. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1493. .name = "mcbsp",
  1494. .sysc = &omap44xx_mcbsp_sysc,
  1495. .rev = MCBSP_CONFIG_TYPE4,
  1496. };
  1497. /* mcbsp1 */
  1498. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1499. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1500. { .irq = -1 }
  1501. };
  1502. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1503. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1504. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1505. { .dma_req = -1 }
  1506. };
  1507. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1508. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1509. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1510. };
  1511. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1512. .name = "mcbsp1",
  1513. .class = &omap44xx_mcbsp_hwmod_class,
  1514. .clkdm_name = "abe_clkdm",
  1515. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1516. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1517. .main_clk = "mcbsp1_fck",
  1518. .prcm = {
  1519. .omap4 = {
  1520. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1521. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1522. .modulemode = MODULEMODE_SWCTRL,
  1523. },
  1524. },
  1525. .opt_clks = mcbsp1_opt_clks,
  1526. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1527. };
  1528. /* mcbsp2 */
  1529. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1530. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1531. { .irq = -1 }
  1532. };
  1533. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1534. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1539. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1540. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1541. };
  1542. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1543. .name = "mcbsp2",
  1544. .class = &omap44xx_mcbsp_hwmod_class,
  1545. .clkdm_name = "abe_clkdm",
  1546. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1547. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1548. .main_clk = "mcbsp2_fck",
  1549. .prcm = {
  1550. .omap4 = {
  1551. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1552. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1553. .modulemode = MODULEMODE_SWCTRL,
  1554. },
  1555. },
  1556. .opt_clks = mcbsp2_opt_clks,
  1557. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1558. };
  1559. /* mcbsp3 */
  1560. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1561. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1562. { .irq = -1 }
  1563. };
  1564. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1565. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1566. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1567. { .dma_req = -1 }
  1568. };
  1569. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1570. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1571. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1572. };
  1573. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1574. .name = "mcbsp3",
  1575. .class = &omap44xx_mcbsp_hwmod_class,
  1576. .clkdm_name = "abe_clkdm",
  1577. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1578. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1579. .main_clk = "mcbsp3_fck",
  1580. .prcm = {
  1581. .omap4 = {
  1582. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1583. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1584. .modulemode = MODULEMODE_SWCTRL,
  1585. },
  1586. },
  1587. .opt_clks = mcbsp3_opt_clks,
  1588. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1589. };
  1590. /* mcbsp4 */
  1591. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1592. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1593. { .irq = -1 }
  1594. };
  1595. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1596. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1597. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1598. { .dma_req = -1 }
  1599. };
  1600. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1601. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1602. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1603. };
  1604. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1605. .name = "mcbsp4",
  1606. .class = &omap44xx_mcbsp_hwmod_class,
  1607. .clkdm_name = "l4_per_clkdm",
  1608. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1609. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1610. .main_clk = "mcbsp4_fck",
  1611. .prcm = {
  1612. .omap4 = {
  1613. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1614. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1615. .modulemode = MODULEMODE_SWCTRL,
  1616. },
  1617. },
  1618. .opt_clks = mcbsp4_opt_clks,
  1619. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1620. };
  1621. /*
  1622. * 'mcpdm' class
  1623. * multi channel pdm controller (proprietary interface with phoenix power
  1624. * ic)
  1625. */
  1626. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1627. .rev_offs = 0x0000,
  1628. .sysc_offs = 0x0010,
  1629. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1630. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1631. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1632. SIDLE_SMART_WKUP),
  1633. .sysc_fields = &omap_hwmod_sysc_type2,
  1634. };
  1635. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1636. .name = "mcpdm",
  1637. .sysc = &omap44xx_mcpdm_sysc,
  1638. };
  1639. /* mcpdm */
  1640. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1641. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1642. { .irq = -1 }
  1643. };
  1644. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1645. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1646. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1647. { .dma_req = -1 }
  1648. };
  1649. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1650. .name = "mcpdm",
  1651. .class = &omap44xx_mcpdm_hwmod_class,
  1652. .clkdm_name = "abe_clkdm",
  1653. .mpu_irqs = omap44xx_mcpdm_irqs,
  1654. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1655. .main_clk = "mcpdm_fck",
  1656. .prcm = {
  1657. .omap4 = {
  1658. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1659. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1660. .modulemode = MODULEMODE_SWCTRL,
  1661. },
  1662. },
  1663. };
  1664. /*
  1665. * 'mcspi' class
  1666. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1667. * bus
  1668. */
  1669. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1670. .rev_offs = 0x0000,
  1671. .sysc_offs = 0x0010,
  1672. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1673. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1674. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1675. SIDLE_SMART_WKUP),
  1676. .sysc_fields = &omap_hwmod_sysc_type2,
  1677. };
  1678. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1679. .name = "mcspi",
  1680. .sysc = &omap44xx_mcspi_sysc,
  1681. .rev = OMAP4_MCSPI_REV,
  1682. };
  1683. /* mcspi1 */
  1684. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1685. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1686. { .irq = -1 }
  1687. };
  1688. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1689. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1690. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1691. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1694. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1695. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1696. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1697. { .dma_req = -1 }
  1698. };
  1699. /* mcspi1 dev_attr */
  1700. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1701. .num_chipselect = 4,
  1702. };
  1703. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1704. .name = "mcspi1",
  1705. .class = &omap44xx_mcspi_hwmod_class,
  1706. .clkdm_name = "l4_per_clkdm",
  1707. .mpu_irqs = omap44xx_mcspi1_irqs,
  1708. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1709. .main_clk = "mcspi1_fck",
  1710. .prcm = {
  1711. .omap4 = {
  1712. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1713. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1714. .modulemode = MODULEMODE_SWCTRL,
  1715. },
  1716. },
  1717. .dev_attr = &mcspi1_dev_attr,
  1718. };
  1719. /* mcspi2 */
  1720. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1721. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1722. { .irq = -1 }
  1723. };
  1724. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1725. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1726. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1727. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1728. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1729. { .dma_req = -1 }
  1730. };
  1731. /* mcspi2 dev_attr */
  1732. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1733. .num_chipselect = 2,
  1734. };
  1735. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1736. .name = "mcspi2",
  1737. .class = &omap44xx_mcspi_hwmod_class,
  1738. .clkdm_name = "l4_per_clkdm",
  1739. .mpu_irqs = omap44xx_mcspi2_irqs,
  1740. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1741. .main_clk = "mcspi2_fck",
  1742. .prcm = {
  1743. .omap4 = {
  1744. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1745. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1746. .modulemode = MODULEMODE_SWCTRL,
  1747. },
  1748. },
  1749. .dev_attr = &mcspi2_dev_attr,
  1750. };
  1751. /* mcspi3 */
  1752. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1753. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1754. { .irq = -1 }
  1755. };
  1756. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1757. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1758. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1759. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1760. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1761. { .dma_req = -1 }
  1762. };
  1763. /* mcspi3 dev_attr */
  1764. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1765. .num_chipselect = 2,
  1766. };
  1767. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1768. .name = "mcspi3",
  1769. .class = &omap44xx_mcspi_hwmod_class,
  1770. .clkdm_name = "l4_per_clkdm",
  1771. .mpu_irqs = omap44xx_mcspi3_irqs,
  1772. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1773. .main_clk = "mcspi3_fck",
  1774. .prcm = {
  1775. .omap4 = {
  1776. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1777. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1778. .modulemode = MODULEMODE_SWCTRL,
  1779. },
  1780. },
  1781. .dev_attr = &mcspi3_dev_attr,
  1782. };
  1783. /* mcspi4 */
  1784. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1785. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1786. { .irq = -1 }
  1787. };
  1788. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1789. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1790. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1791. { .dma_req = -1 }
  1792. };
  1793. /* mcspi4 dev_attr */
  1794. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1795. .num_chipselect = 1,
  1796. };
  1797. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1798. .name = "mcspi4",
  1799. .class = &omap44xx_mcspi_hwmod_class,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .mpu_irqs = omap44xx_mcspi4_irqs,
  1802. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1803. .main_clk = "mcspi4_fck",
  1804. .prcm = {
  1805. .omap4 = {
  1806. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1807. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1808. .modulemode = MODULEMODE_SWCTRL,
  1809. },
  1810. },
  1811. .dev_attr = &mcspi4_dev_attr,
  1812. };
  1813. /*
  1814. * 'mmc' class
  1815. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1816. */
  1817. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1818. .rev_offs = 0x0000,
  1819. .sysc_offs = 0x0010,
  1820. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1821. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1822. SYSC_HAS_SOFTRESET),
  1823. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1824. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1825. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1826. .sysc_fields = &omap_hwmod_sysc_type2,
  1827. };
  1828. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1829. .name = "mmc",
  1830. .sysc = &omap44xx_mmc_sysc,
  1831. };
  1832. /* mmc1 */
  1833. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1834. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1835. { .irq = -1 }
  1836. };
  1837. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1838. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1839. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1840. { .dma_req = -1 }
  1841. };
  1842. /* mmc1 dev_attr */
  1843. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1844. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1845. };
  1846. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1847. .name = "mmc1",
  1848. .class = &omap44xx_mmc_hwmod_class,
  1849. .clkdm_name = "l3_init_clkdm",
  1850. .mpu_irqs = omap44xx_mmc1_irqs,
  1851. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1852. .main_clk = "mmc1_fck",
  1853. .prcm = {
  1854. .omap4 = {
  1855. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1856. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1857. .modulemode = MODULEMODE_SWCTRL,
  1858. },
  1859. },
  1860. .dev_attr = &mmc1_dev_attr,
  1861. };
  1862. /* mmc2 */
  1863. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1864. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1865. { .irq = -1 }
  1866. };
  1867. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1868. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1869. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1870. { .dma_req = -1 }
  1871. };
  1872. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1873. .name = "mmc2",
  1874. .class = &omap44xx_mmc_hwmod_class,
  1875. .clkdm_name = "l3_init_clkdm",
  1876. .mpu_irqs = omap44xx_mmc2_irqs,
  1877. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1878. .main_clk = "mmc2_fck",
  1879. .prcm = {
  1880. .omap4 = {
  1881. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1882. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1883. .modulemode = MODULEMODE_SWCTRL,
  1884. },
  1885. },
  1886. };
  1887. /* mmc3 */
  1888. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1889. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1890. { .irq = -1 }
  1891. };
  1892. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1893. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1894. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1895. { .dma_req = -1 }
  1896. };
  1897. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1898. .name = "mmc3",
  1899. .class = &omap44xx_mmc_hwmod_class,
  1900. .clkdm_name = "l4_per_clkdm",
  1901. .mpu_irqs = omap44xx_mmc3_irqs,
  1902. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1903. .main_clk = "mmc3_fck",
  1904. .prcm = {
  1905. .omap4 = {
  1906. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1907. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1908. .modulemode = MODULEMODE_SWCTRL,
  1909. },
  1910. },
  1911. };
  1912. /* mmc4 */
  1913. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1914. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1915. { .irq = -1 }
  1916. };
  1917. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1918. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1919. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1920. { .dma_req = -1 }
  1921. };
  1922. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1923. .name = "mmc4",
  1924. .class = &omap44xx_mmc_hwmod_class,
  1925. .clkdm_name = "l4_per_clkdm",
  1926. .mpu_irqs = omap44xx_mmc4_irqs,
  1927. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1928. .main_clk = "mmc4_fck",
  1929. .prcm = {
  1930. .omap4 = {
  1931. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1932. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1933. .modulemode = MODULEMODE_SWCTRL,
  1934. },
  1935. },
  1936. };
  1937. /* mmc5 */
  1938. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1939. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1940. { .irq = -1 }
  1941. };
  1942. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1943. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1944. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1945. { .dma_req = -1 }
  1946. };
  1947. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1948. .name = "mmc5",
  1949. .class = &omap44xx_mmc_hwmod_class,
  1950. .clkdm_name = "l4_per_clkdm",
  1951. .mpu_irqs = omap44xx_mmc5_irqs,
  1952. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1953. .main_clk = "mmc5_fck",
  1954. .prcm = {
  1955. .omap4 = {
  1956. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1957. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1958. .modulemode = MODULEMODE_SWCTRL,
  1959. },
  1960. },
  1961. };
  1962. /*
  1963. * 'mpu' class
  1964. * mpu sub-system
  1965. */
  1966. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1967. .name = "mpu",
  1968. };
  1969. /* mpu */
  1970. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1971. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1972. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1973. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1974. { .irq = -1 }
  1975. };
  1976. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1977. .name = "mpu",
  1978. .class = &omap44xx_mpu_hwmod_class,
  1979. .clkdm_name = "mpuss_clkdm",
  1980. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1981. .mpu_irqs = omap44xx_mpu_irqs,
  1982. .main_clk = "dpll_mpu_m2_ck",
  1983. .prcm = {
  1984. .omap4 = {
  1985. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1986. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1987. },
  1988. },
  1989. };
  1990. /*
  1991. * 'slimbus' class
  1992. * bidirectional, multi-drop, multi-channel two-line serial interface between
  1993. * the device and external components
  1994. */
  1995. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  1996. .rev_offs = 0x0000,
  1997. .sysc_offs = 0x0010,
  1998. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1999. SYSC_HAS_SOFTRESET),
  2000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2001. SIDLE_SMART_WKUP),
  2002. .sysc_fields = &omap_hwmod_sysc_type2,
  2003. };
  2004. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2005. .name = "slimbus",
  2006. .sysc = &omap44xx_slimbus_sysc,
  2007. };
  2008. /* slimbus1 */
  2009. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2010. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2011. { .irq = -1 }
  2012. };
  2013. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2014. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2015. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2016. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2017. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2018. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2019. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2020. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2021. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2022. { .dma_req = -1 }
  2023. };
  2024. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2025. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2026. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2027. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2028. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2029. };
  2030. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2031. .name = "slimbus1",
  2032. .class = &omap44xx_slimbus_hwmod_class,
  2033. .clkdm_name = "abe_clkdm",
  2034. .mpu_irqs = omap44xx_slimbus1_irqs,
  2035. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2036. .prcm = {
  2037. .omap4 = {
  2038. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2039. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2040. .modulemode = MODULEMODE_SWCTRL,
  2041. },
  2042. },
  2043. .opt_clks = slimbus1_opt_clks,
  2044. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2045. };
  2046. /* slimbus2 */
  2047. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2048. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2049. { .irq = -1 }
  2050. };
  2051. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2052. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2053. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2054. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2055. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2056. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2057. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2058. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2059. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2060. { .dma_req = -1 }
  2061. };
  2062. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2063. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2064. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2065. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2066. };
  2067. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2068. .name = "slimbus2",
  2069. .class = &omap44xx_slimbus_hwmod_class,
  2070. .clkdm_name = "l4_per_clkdm",
  2071. .mpu_irqs = omap44xx_slimbus2_irqs,
  2072. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2073. .prcm = {
  2074. .omap4 = {
  2075. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2076. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2077. .modulemode = MODULEMODE_SWCTRL,
  2078. },
  2079. },
  2080. .opt_clks = slimbus2_opt_clks,
  2081. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2082. };
  2083. /*
  2084. * 'smartreflex' class
  2085. * smartreflex module (monitor silicon performance and outputs a measure of
  2086. * performance error)
  2087. */
  2088. /* The IP is not compliant to type1 / type2 scheme */
  2089. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2090. .sidle_shift = 24,
  2091. .enwkup_shift = 26,
  2092. };
  2093. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2094. .sysc_offs = 0x0038,
  2095. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2096. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2097. SIDLE_SMART_WKUP),
  2098. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2099. };
  2100. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2101. .name = "smartreflex",
  2102. .sysc = &omap44xx_smartreflex_sysc,
  2103. .rev = 2,
  2104. };
  2105. /* smartreflex_core */
  2106. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2107. .sensor_voltdm_name = "core",
  2108. };
  2109. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2110. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2111. { .irq = -1 }
  2112. };
  2113. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2114. .name = "smartreflex_core",
  2115. .class = &omap44xx_smartreflex_hwmod_class,
  2116. .clkdm_name = "l4_ao_clkdm",
  2117. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2118. .main_clk = "smartreflex_core_fck",
  2119. .prcm = {
  2120. .omap4 = {
  2121. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2122. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2123. .modulemode = MODULEMODE_SWCTRL,
  2124. },
  2125. },
  2126. .dev_attr = &smartreflex_core_dev_attr,
  2127. };
  2128. /* smartreflex_iva */
  2129. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2130. .sensor_voltdm_name = "iva",
  2131. };
  2132. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2133. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2134. { .irq = -1 }
  2135. };
  2136. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2137. .name = "smartreflex_iva",
  2138. .class = &omap44xx_smartreflex_hwmod_class,
  2139. .clkdm_name = "l4_ao_clkdm",
  2140. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2141. .main_clk = "smartreflex_iva_fck",
  2142. .prcm = {
  2143. .omap4 = {
  2144. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2145. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2146. .modulemode = MODULEMODE_SWCTRL,
  2147. },
  2148. },
  2149. .dev_attr = &smartreflex_iva_dev_attr,
  2150. };
  2151. /* smartreflex_mpu */
  2152. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2153. .sensor_voltdm_name = "mpu",
  2154. };
  2155. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2156. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2157. { .irq = -1 }
  2158. };
  2159. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2160. .name = "smartreflex_mpu",
  2161. .class = &omap44xx_smartreflex_hwmod_class,
  2162. .clkdm_name = "l4_ao_clkdm",
  2163. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2164. .main_clk = "smartreflex_mpu_fck",
  2165. .prcm = {
  2166. .omap4 = {
  2167. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2168. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2169. .modulemode = MODULEMODE_SWCTRL,
  2170. },
  2171. },
  2172. .dev_attr = &smartreflex_mpu_dev_attr,
  2173. };
  2174. /*
  2175. * 'spinlock' class
  2176. * spinlock provides hardware assistance for synchronizing the processes
  2177. * running on multiple processors
  2178. */
  2179. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2180. .rev_offs = 0x0000,
  2181. .sysc_offs = 0x0010,
  2182. .syss_offs = 0x0014,
  2183. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2184. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2185. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2186. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2187. SIDLE_SMART_WKUP),
  2188. .sysc_fields = &omap_hwmod_sysc_type1,
  2189. };
  2190. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2191. .name = "spinlock",
  2192. .sysc = &omap44xx_spinlock_sysc,
  2193. };
  2194. /* spinlock */
  2195. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2196. .name = "spinlock",
  2197. .class = &omap44xx_spinlock_hwmod_class,
  2198. .clkdm_name = "l4_cfg_clkdm",
  2199. .prcm = {
  2200. .omap4 = {
  2201. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2202. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2203. },
  2204. },
  2205. };
  2206. /*
  2207. * 'timer' class
  2208. * general purpose timer module with accurate 1ms tick
  2209. * This class contains several variants: ['timer_1ms', 'timer']
  2210. */
  2211. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2212. .rev_offs = 0x0000,
  2213. .sysc_offs = 0x0010,
  2214. .syss_offs = 0x0014,
  2215. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2216. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2217. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2218. SYSS_HAS_RESET_STATUS),
  2219. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2220. .sysc_fields = &omap_hwmod_sysc_type1,
  2221. };
  2222. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2223. .name = "timer",
  2224. .sysc = &omap44xx_timer_1ms_sysc,
  2225. };
  2226. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2227. .rev_offs = 0x0000,
  2228. .sysc_offs = 0x0010,
  2229. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2230. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2231. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2232. SIDLE_SMART_WKUP),
  2233. .sysc_fields = &omap_hwmod_sysc_type2,
  2234. };
  2235. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2236. .name = "timer",
  2237. .sysc = &omap44xx_timer_sysc,
  2238. };
  2239. /* always-on timers dev attribute */
  2240. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2241. .timer_capability = OMAP_TIMER_ALWON,
  2242. };
  2243. /* pwm timers dev attribute */
  2244. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2245. .timer_capability = OMAP_TIMER_HAS_PWM,
  2246. };
  2247. /* timer1 */
  2248. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2249. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2250. { .irq = -1 }
  2251. };
  2252. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2253. .name = "timer1",
  2254. .class = &omap44xx_timer_1ms_hwmod_class,
  2255. .clkdm_name = "l4_wkup_clkdm",
  2256. .mpu_irqs = omap44xx_timer1_irqs,
  2257. .main_clk = "timer1_fck",
  2258. .prcm = {
  2259. .omap4 = {
  2260. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2261. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2262. .modulemode = MODULEMODE_SWCTRL,
  2263. },
  2264. },
  2265. .dev_attr = &capability_alwon_dev_attr,
  2266. };
  2267. /* timer2 */
  2268. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2269. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2270. { .irq = -1 }
  2271. };
  2272. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2273. .name = "timer2",
  2274. .class = &omap44xx_timer_1ms_hwmod_class,
  2275. .clkdm_name = "l4_per_clkdm",
  2276. .mpu_irqs = omap44xx_timer2_irqs,
  2277. .main_clk = "timer2_fck",
  2278. .prcm = {
  2279. .omap4 = {
  2280. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2281. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2282. .modulemode = MODULEMODE_SWCTRL,
  2283. },
  2284. },
  2285. .dev_attr = &capability_alwon_dev_attr,
  2286. };
  2287. /* timer3 */
  2288. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2289. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2290. { .irq = -1 }
  2291. };
  2292. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2293. .name = "timer3",
  2294. .class = &omap44xx_timer_hwmod_class,
  2295. .clkdm_name = "l4_per_clkdm",
  2296. .mpu_irqs = omap44xx_timer3_irqs,
  2297. .main_clk = "timer3_fck",
  2298. .prcm = {
  2299. .omap4 = {
  2300. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2301. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2302. .modulemode = MODULEMODE_SWCTRL,
  2303. },
  2304. },
  2305. .dev_attr = &capability_alwon_dev_attr,
  2306. };
  2307. /* timer4 */
  2308. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2309. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2310. { .irq = -1 }
  2311. };
  2312. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2313. .name = "timer4",
  2314. .class = &omap44xx_timer_hwmod_class,
  2315. .clkdm_name = "l4_per_clkdm",
  2316. .mpu_irqs = omap44xx_timer4_irqs,
  2317. .main_clk = "timer4_fck",
  2318. .prcm = {
  2319. .omap4 = {
  2320. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2321. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2322. .modulemode = MODULEMODE_SWCTRL,
  2323. },
  2324. },
  2325. .dev_attr = &capability_alwon_dev_attr,
  2326. };
  2327. /* timer5 */
  2328. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2329. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2330. { .irq = -1 }
  2331. };
  2332. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2333. .name = "timer5",
  2334. .class = &omap44xx_timer_hwmod_class,
  2335. .clkdm_name = "abe_clkdm",
  2336. .mpu_irqs = omap44xx_timer5_irqs,
  2337. .main_clk = "timer5_fck",
  2338. .prcm = {
  2339. .omap4 = {
  2340. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2341. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2342. .modulemode = MODULEMODE_SWCTRL,
  2343. },
  2344. },
  2345. .dev_attr = &capability_alwon_dev_attr,
  2346. };
  2347. /* timer6 */
  2348. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2349. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2350. { .irq = -1 }
  2351. };
  2352. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2353. .name = "timer6",
  2354. .class = &omap44xx_timer_hwmod_class,
  2355. .clkdm_name = "abe_clkdm",
  2356. .mpu_irqs = omap44xx_timer6_irqs,
  2357. .main_clk = "timer6_fck",
  2358. .prcm = {
  2359. .omap4 = {
  2360. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2361. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2362. .modulemode = MODULEMODE_SWCTRL,
  2363. },
  2364. },
  2365. .dev_attr = &capability_alwon_dev_attr,
  2366. };
  2367. /* timer7 */
  2368. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2369. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2370. { .irq = -1 }
  2371. };
  2372. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2373. .name = "timer7",
  2374. .class = &omap44xx_timer_hwmod_class,
  2375. .clkdm_name = "abe_clkdm",
  2376. .mpu_irqs = omap44xx_timer7_irqs,
  2377. .main_clk = "timer7_fck",
  2378. .prcm = {
  2379. .omap4 = {
  2380. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2381. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2382. .modulemode = MODULEMODE_SWCTRL,
  2383. },
  2384. },
  2385. .dev_attr = &capability_alwon_dev_attr,
  2386. };
  2387. /* timer8 */
  2388. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2389. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2390. { .irq = -1 }
  2391. };
  2392. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2393. .name = "timer8",
  2394. .class = &omap44xx_timer_hwmod_class,
  2395. .clkdm_name = "abe_clkdm",
  2396. .mpu_irqs = omap44xx_timer8_irqs,
  2397. .main_clk = "timer8_fck",
  2398. .prcm = {
  2399. .omap4 = {
  2400. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2401. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2402. .modulemode = MODULEMODE_SWCTRL,
  2403. },
  2404. },
  2405. .dev_attr = &capability_pwm_dev_attr,
  2406. };
  2407. /* timer9 */
  2408. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2409. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2410. { .irq = -1 }
  2411. };
  2412. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2413. .name = "timer9",
  2414. .class = &omap44xx_timer_hwmod_class,
  2415. .clkdm_name = "l4_per_clkdm",
  2416. .mpu_irqs = omap44xx_timer9_irqs,
  2417. .main_clk = "timer9_fck",
  2418. .prcm = {
  2419. .omap4 = {
  2420. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2421. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2422. .modulemode = MODULEMODE_SWCTRL,
  2423. },
  2424. },
  2425. .dev_attr = &capability_pwm_dev_attr,
  2426. };
  2427. /* timer10 */
  2428. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2429. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2430. { .irq = -1 }
  2431. };
  2432. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2433. .name = "timer10",
  2434. .class = &omap44xx_timer_1ms_hwmod_class,
  2435. .clkdm_name = "l4_per_clkdm",
  2436. .mpu_irqs = omap44xx_timer10_irqs,
  2437. .main_clk = "timer10_fck",
  2438. .prcm = {
  2439. .omap4 = {
  2440. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2441. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2442. .modulemode = MODULEMODE_SWCTRL,
  2443. },
  2444. },
  2445. .dev_attr = &capability_pwm_dev_attr,
  2446. };
  2447. /* timer11 */
  2448. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2449. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2450. { .irq = -1 }
  2451. };
  2452. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2453. .name = "timer11",
  2454. .class = &omap44xx_timer_hwmod_class,
  2455. .clkdm_name = "l4_per_clkdm",
  2456. .mpu_irqs = omap44xx_timer11_irqs,
  2457. .main_clk = "timer11_fck",
  2458. .prcm = {
  2459. .omap4 = {
  2460. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2461. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2462. .modulemode = MODULEMODE_SWCTRL,
  2463. },
  2464. },
  2465. .dev_attr = &capability_pwm_dev_attr,
  2466. };
  2467. /*
  2468. * 'uart' class
  2469. * universal asynchronous receiver/transmitter (uart)
  2470. */
  2471. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2472. .rev_offs = 0x0050,
  2473. .sysc_offs = 0x0054,
  2474. .syss_offs = 0x0058,
  2475. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2476. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2477. SYSS_HAS_RESET_STATUS),
  2478. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2479. SIDLE_SMART_WKUP),
  2480. .sysc_fields = &omap_hwmod_sysc_type1,
  2481. };
  2482. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2483. .name = "uart",
  2484. .sysc = &omap44xx_uart_sysc,
  2485. };
  2486. /* uart1 */
  2487. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2488. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2489. { .irq = -1 }
  2490. };
  2491. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2492. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2493. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2494. { .dma_req = -1 }
  2495. };
  2496. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2497. .name = "uart1",
  2498. .class = &omap44xx_uart_hwmod_class,
  2499. .clkdm_name = "l4_per_clkdm",
  2500. .mpu_irqs = omap44xx_uart1_irqs,
  2501. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2502. .main_clk = "uart1_fck",
  2503. .prcm = {
  2504. .omap4 = {
  2505. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2506. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2507. .modulemode = MODULEMODE_SWCTRL,
  2508. },
  2509. },
  2510. };
  2511. /* uart2 */
  2512. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2513. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2514. { .irq = -1 }
  2515. };
  2516. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2517. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2518. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2519. { .dma_req = -1 }
  2520. };
  2521. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2522. .name = "uart2",
  2523. .class = &omap44xx_uart_hwmod_class,
  2524. .clkdm_name = "l4_per_clkdm",
  2525. .mpu_irqs = omap44xx_uart2_irqs,
  2526. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2527. .main_clk = "uart2_fck",
  2528. .prcm = {
  2529. .omap4 = {
  2530. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2531. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2532. .modulemode = MODULEMODE_SWCTRL,
  2533. },
  2534. },
  2535. };
  2536. /* uart3 */
  2537. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2538. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2539. { .irq = -1 }
  2540. };
  2541. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2542. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2544. { .dma_req = -1 }
  2545. };
  2546. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2547. .name = "uart3",
  2548. .class = &omap44xx_uart_hwmod_class,
  2549. .clkdm_name = "l4_per_clkdm",
  2550. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2551. .mpu_irqs = omap44xx_uart3_irqs,
  2552. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2553. .main_clk = "uart3_fck",
  2554. .prcm = {
  2555. .omap4 = {
  2556. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2557. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2558. .modulemode = MODULEMODE_SWCTRL,
  2559. },
  2560. },
  2561. };
  2562. /* uart4 */
  2563. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2564. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2565. { .irq = -1 }
  2566. };
  2567. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2568. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2569. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2570. { .dma_req = -1 }
  2571. };
  2572. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2573. .name = "uart4",
  2574. .class = &omap44xx_uart_hwmod_class,
  2575. .clkdm_name = "l4_per_clkdm",
  2576. .mpu_irqs = omap44xx_uart4_irqs,
  2577. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2578. .main_clk = "uart4_fck",
  2579. .prcm = {
  2580. .omap4 = {
  2581. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2582. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2583. .modulemode = MODULEMODE_SWCTRL,
  2584. },
  2585. },
  2586. };
  2587. /*
  2588. * 'usb_host_hs' class
  2589. * high-speed multi-port usb host controller
  2590. */
  2591. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2592. .rev_offs = 0x0000,
  2593. .sysc_offs = 0x0010,
  2594. .syss_offs = 0x0014,
  2595. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2596. SYSC_HAS_SOFTRESET),
  2597. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2598. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2599. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2600. .sysc_fields = &omap_hwmod_sysc_type2,
  2601. };
  2602. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2603. .name = "usb_host_hs",
  2604. .sysc = &omap44xx_usb_host_hs_sysc,
  2605. };
  2606. /* usb_host_hs */
  2607. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2608. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2609. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2610. { .irq = -1 }
  2611. };
  2612. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2613. .name = "usb_host_hs",
  2614. .class = &omap44xx_usb_host_hs_hwmod_class,
  2615. .clkdm_name = "l3_init_clkdm",
  2616. .main_clk = "usb_host_hs_fck",
  2617. .prcm = {
  2618. .omap4 = {
  2619. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2620. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2621. .modulemode = MODULEMODE_SWCTRL,
  2622. },
  2623. },
  2624. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2625. /*
  2626. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2627. * id: i660
  2628. *
  2629. * Description:
  2630. * In the following configuration :
  2631. * - USBHOST module is set to smart-idle mode
  2632. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2633. * happens when the system is going to a low power mode : all ports
  2634. * have been suspended, the master part of the USBHOST module has
  2635. * entered the standby state, and SW has cut the functional clocks)
  2636. * - an USBHOST interrupt occurs before the module is able to answer
  2637. * idle_ack, typically a remote wakeup IRQ.
  2638. * Then the USB HOST module will enter a deadlock situation where it
  2639. * is no more accessible nor functional.
  2640. *
  2641. * Workaround:
  2642. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2643. */
  2644. /*
  2645. * Errata: USB host EHCI may stall when entering smart-standby mode
  2646. * Id: i571
  2647. *
  2648. * Description:
  2649. * When the USBHOST module is set to smart-standby mode, and when it is
  2650. * ready to enter the standby state (i.e. all ports are suspended and
  2651. * all attached devices are in suspend mode), then it can wrongly assert
  2652. * the Mstandby signal too early while there are still some residual OCP
  2653. * transactions ongoing. If this condition occurs, the internal state
  2654. * machine may go to an undefined state and the USB link may be stuck
  2655. * upon the next resume.
  2656. *
  2657. * Workaround:
  2658. * Don't use smart standby; use only force standby,
  2659. * hence HWMOD_SWSUP_MSTANDBY
  2660. */
  2661. /*
  2662. * During system boot; If the hwmod framework resets the module
  2663. * the module will have smart idle settings; which can lead to deadlock
  2664. * (above Errata Id:i660); so, dont reset the module during boot;
  2665. * Use HWMOD_INIT_NO_RESET.
  2666. */
  2667. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2668. HWMOD_INIT_NO_RESET,
  2669. };
  2670. /*
  2671. * 'usb_otg_hs' class
  2672. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2673. */
  2674. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2675. .rev_offs = 0x0400,
  2676. .sysc_offs = 0x0404,
  2677. .syss_offs = 0x0408,
  2678. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2679. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2680. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2681. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2682. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2683. MSTANDBY_SMART),
  2684. .sysc_fields = &omap_hwmod_sysc_type1,
  2685. };
  2686. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2687. .name = "usb_otg_hs",
  2688. .sysc = &omap44xx_usb_otg_hs_sysc,
  2689. };
  2690. /* usb_otg_hs */
  2691. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2692. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2693. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2694. { .irq = -1 }
  2695. };
  2696. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2697. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2698. };
  2699. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2700. .name = "usb_otg_hs",
  2701. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2702. .clkdm_name = "l3_init_clkdm",
  2703. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2704. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2705. .main_clk = "usb_otg_hs_ick",
  2706. .prcm = {
  2707. .omap4 = {
  2708. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2709. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2710. .modulemode = MODULEMODE_HWCTRL,
  2711. },
  2712. },
  2713. .opt_clks = usb_otg_hs_opt_clks,
  2714. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2715. };
  2716. /*
  2717. * 'usb_tll_hs' class
  2718. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2719. */
  2720. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2721. .rev_offs = 0x0000,
  2722. .sysc_offs = 0x0010,
  2723. .syss_offs = 0x0014,
  2724. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2725. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2726. SYSC_HAS_AUTOIDLE),
  2727. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2728. .sysc_fields = &omap_hwmod_sysc_type1,
  2729. };
  2730. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2731. .name = "usb_tll_hs",
  2732. .sysc = &omap44xx_usb_tll_hs_sysc,
  2733. };
  2734. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2735. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2736. { .irq = -1 }
  2737. };
  2738. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2739. .name = "usb_tll_hs",
  2740. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2741. .clkdm_name = "l3_init_clkdm",
  2742. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2743. .main_clk = "usb_tll_hs_ick",
  2744. .prcm = {
  2745. .omap4 = {
  2746. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2747. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2748. .modulemode = MODULEMODE_HWCTRL,
  2749. },
  2750. },
  2751. };
  2752. /*
  2753. * 'wd_timer' class
  2754. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2755. * overflow condition
  2756. */
  2757. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2758. .rev_offs = 0x0000,
  2759. .sysc_offs = 0x0010,
  2760. .syss_offs = 0x0014,
  2761. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2762. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2763. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2764. SIDLE_SMART_WKUP),
  2765. .sysc_fields = &omap_hwmod_sysc_type1,
  2766. };
  2767. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2768. .name = "wd_timer",
  2769. .sysc = &omap44xx_wd_timer_sysc,
  2770. .pre_shutdown = &omap2_wd_timer_disable,
  2771. };
  2772. /* wd_timer2 */
  2773. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2774. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2775. { .irq = -1 }
  2776. };
  2777. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2778. .name = "wd_timer2",
  2779. .class = &omap44xx_wd_timer_hwmod_class,
  2780. .clkdm_name = "l4_wkup_clkdm",
  2781. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2782. .main_clk = "wd_timer2_fck",
  2783. .prcm = {
  2784. .omap4 = {
  2785. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2786. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2787. .modulemode = MODULEMODE_SWCTRL,
  2788. },
  2789. },
  2790. };
  2791. /* wd_timer3 */
  2792. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2793. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2794. { .irq = -1 }
  2795. };
  2796. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2797. .name = "wd_timer3",
  2798. .class = &omap44xx_wd_timer_hwmod_class,
  2799. .clkdm_name = "abe_clkdm",
  2800. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2801. .main_clk = "wd_timer3_fck",
  2802. .prcm = {
  2803. .omap4 = {
  2804. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2805. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2806. .modulemode = MODULEMODE_SWCTRL,
  2807. },
  2808. },
  2809. };
  2810. /*
  2811. * interfaces
  2812. */
  2813. /* l3_main_1 -> dmm */
  2814. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2815. .master = &omap44xx_l3_main_1_hwmod,
  2816. .slave = &omap44xx_dmm_hwmod,
  2817. .clk = "l3_div_ck",
  2818. .user = OCP_USER_SDMA,
  2819. };
  2820. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2821. {
  2822. .pa_start = 0x4e000000,
  2823. .pa_end = 0x4e0007ff,
  2824. .flags = ADDR_TYPE_RT
  2825. },
  2826. { }
  2827. };
  2828. /* mpu -> dmm */
  2829. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2830. .master = &omap44xx_mpu_hwmod,
  2831. .slave = &omap44xx_dmm_hwmod,
  2832. .clk = "l3_div_ck",
  2833. .addr = omap44xx_dmm_addrs,
  2834. .user = OCP_USER_MPU,
  2835. };
  2836. /* dmm -> emif_fw */
  2837. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2838. .master = &omap44xx_dmm_hwmod,
  2839. .slave = &omap44xx_emif_fw_hwmod,
  2840. .clk = "l3_div_ck",
  2841. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2842. };
  2843. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2844. {
  2845. .pa_start = 0x4a20c000,
  2846. .pa_end = 0x4a20c0ff,
  2847. .flags = ADDR_TYPE_RT
  2848. },
  2849. { }
  2850. };
  2851. /* l4_cfg -> emif_fw */
  2852. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2853. .master = &omap44xx_l4_cfg_hwmod,
  2854. .slave = &omap44xx_emif_fw_hwmod,
  2855. .clk = "l4_div_ck",
  2856. .addr = omap44xx_emif_fw_addrs,
  2857. .user = OCP_USER_MPU,
  2858. };
  2859. /* iva -> l3_instr */
  2860. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2861. .master = &omap44xx_iva_hwmod,
  2862. .slave = &omap44xx_l3_instr_hwmod,
  2863. .clk = "l3_div_ck",
  2864. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2865. };
  2866. /* l3_main_3 -> l3_instr */
  2867. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2868. .master = &omap44xx_l3_main_3_hwmod,
  2869. .slave = &omap44xx_l3_instr_hwmod,
  2870. .clk = "l3_div_ck",
  2871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2872. };
  2873. /* dsp -> l3_main_1 */
  2874. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2875. .master = &omap44xx_dsp_hwmod,
  2876. .slave = &omap44xx_l3_main_1_hwmod,
  2877. .clk = "l3_div_ck",
  2878. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2879. };
  2880. /* dss -> l3_main_1 */
  2881. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2882. .master = &omap44xx_dss_hwmod,
  2883. .slave = &omap44xx_l3_main_1_hwmod,
  2884. .clk = "l3_div_ck",
  2885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2886. };
  2887. /* l3_main_2 -> l3_main_1 */
  2888. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2889. .master = &omap44xx_l3_main_2_hwmod,
  2890. .slave = &omap44xx_l3_main_1_hwmod,
  2891. .clk = "l3_div_ck",
  2892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2893. };
  2894. /* l4_cfg -> l3_main_1 */
  2895. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2896. .master = &omap44xx_l4_cfg_hwmod,
  2897. .slave = &omap44xx_l3_main_1_hwmod,
  2898. .clk = "l4_div_ck",
  2899. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2900. };
  2901. /* mmc1 -> l3_main_1 */
  2902. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2903. .master = &omap44xx_mmc1_hwmod,
  2904. .slave = &omap44xx_l3_main_1_hwmod,
  2905. .clk = "l3_div_ck",
  2906. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2907. };
  2908. /* mmc2 -> l3_main_1 */
  2909. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2910. .master = &omap44xx_mmc2_hwmod,
  2911. .slave = &omap44xx_l3_main_1_hwmod,
  2912. .clk = "l3_div_ck",
  2913. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2914. };
  2915. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2916. {
  2917. .pa_start = 0x44000000,
  2918. .pa_end = 0x44000fff,
  2919. .flags = ADDR_TYPE_RT
  2920. },
  2921. { }
  2922. };
  2923. /* mpu -> l3_main_1 */
  2924. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2925. .master = &omap44xx_mpu_hwmod,
  2926. .slave = &omap44xx_l3_main_1_hwmod,
  2927. .clk = "l3_div_ck",
  2928. .addr = omap44xx_l3_main_1_addrs,
  2929. .user = OCP_USER_MPU,
  2930. };
  2931. /* dma_system -> l3_main_2 */
  2932. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2933. .master = &omap44xx_dma_system_hwmod,
  2934. .slave = &omap44xx_l3_main_2_hwmod,
  2935. .clk = "l3_div_ck",
  2936. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2937. };
  2938. /* fdif -> l3_main_2 */
  2939. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2940. .master = &omap44xx_fdif_hwmod,
  2941. .slave = &omap44xx_l3_main_2_hwmod,
  2942. .clk = "l3_div_ck",
  2943. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2944. };
  2945. /* gpu -> l3_main_2 */
  2946. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  2947. .master = &omap44xx_gpu_hwmod,
  2948. .slave = &omap44xx_l3_main_2_hwmod,
  2949. .clk = "l3_div_ck",
  2950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2951. };
  2952. /* hsi -> l3_main_2 */
  2953. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2954. .master = &omap44xx_hsi_hwmod,
  2955. .slave = &omap44xx_l3_main_2_hwmod,
  2956. .clk = "l3_div_ck",
  2957. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2958. };
  2959. /* ipu -> l3_main_2 */
  2960. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2961. .master = &omap44xx_ipu_hwmod,
  2962. .slave = &omap44xx_l3_main_2_hwmod,
  2963. .clk = "l3_div_ck",
  2964. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2965. };
  2966. /* iss -> l3_main_2 */
  2967. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2968. .master = &omap44xx_iss_hwmod,
  2969. .slave = &omap44xx_l3_main_2_hwmod,
  2970. .clk = "l3_div_ck",
  2971. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2972. };
  2973. /* iva -> l3_main_2 */
  2974. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2975. .master = &omap44xx_iva_hwmod,
  2976. .slave = &omap44xx_l3_main_2_hwmod,
  2977. .clk = "l3_div_ck",
  2978. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2979. };
  2980. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2981. {
  2982. .pa_start = 0x44800000,
  2983. .pa_end = 0x44801fff,
  2984. .flags = ADDR_TYPE_RT
  2985. },
  2986. { }
  2987. };
  2988. /* l3_main_1 -> l3_main_2 */
  2989. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2990. .master = &omap44xx_l3_main_1_hwmod,
  2991. .slave = &omap44xx_l3_main_2_hwmod,
  2992. .clk = "l3_div_ck",
  2993. .addr = omap44xx_l3_main_2_addrs,
  2994. .user = OCP_USER_MPU,
  2995. };
  2996. /* l4_cfg -> l3_main_2 */
  2997. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2998. .master = &omap44xx_l4_cfg_hwmod,
  2999. .slave = &omap44xx_l3_main_2_hwmod,
  3000. .clk = "l4_div_ck",
  3001. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3002. };
  3003. /* usb_host_hs -> l3_main_2 */
  3004. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3005. .master = &omap44xx_usb_host_hs_hwmod,
  3006. .slave = &omap44xx_l3_main_2_hwmod,
  3007. .clk = "l3_div_ck",
  3008. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3009. };
  3010. /* usb_otg_hs -> l3_main_2 */
  3011. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3012. .master = &omap44xx_usb_otg_hs_hwmod,
  3013. .slave = &omap44xx_l3_main_2_hwmod,
  3014. .clk = "l3_div_ck",
  3015. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3016. };
  3017. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3018. {
  3019. .pa_start = 0x45000000,
  3020. .pa_end = 0x45000fff,
  3021. .flags = ADDR_TYPE_RT
  3022. },
  3023. { }
  3024. };
  3025. /* l3_main_1 -> l3_main_3 */
  3026. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3027. .master = &omap44xx_l3_main_1_hwmod,
  3028. .slave = &omap44xx_l3_main_3_hwmod,
  3029. .clk = "l3_div_ck",
  3030. .addr = omap44xx_l3_main_3_addrs,
  3031. .user = OCP_USER_MPU,
  3032. };
  3033. /* l3_main_2 -> l3_main_3 */
  3034. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3035. .master = &omap44xx_l3_main_2_hwmod,
  3036. .slave = &omap44xx_l3_main_3_hwmod,
  3037. .clk = "l3_div_ck",
  3038. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3039. };
  3040. /* l4_cfg -> l3_main_3 */
  3041. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3042. .master = &omap44xx_l4_cfg_hwmod,
  3043. .slave = &omap44xx_l3_main_3_hwmod,
  3044. .clk = "l4_div_ck",
  3045. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3046. };
  3047. /* aess -> l4_abe */
  3048. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  3049. .master = &omap44xx_aess_hwmod,
  3050. .slave = &omap44xx_l4_abe_hwmod,
  3051. .clk = "ocp_abe_iclk",
  3052. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3053. };
  3054. /* dsp -> l4_abe */
  3055. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3056. .master = &omap44xx_dsp_hwmod,
  3057. .slave = &omap44xx_l4_abe_hwmod,
  3058. .clk = "ocp_abe_iclk",
  3059. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3060. };
  3061. /* l3_main_1 -> l4_abe */
  3062. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3063. .master = &omap44xx_l3_main_1_hwmod,
  3064. .slave = &omap44xx_l4_abe_hwmod,
  3065. .clk = "l3_div_ck",
  3066. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3067. };
  3068. /* mpu -> l4_abe */
  3069. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3070. .master = &omap44xx_mpu_hwmod,
  3071. .slave = &omap44xx_l4_abe_hwmod,
  3072. .clk = "ocp_abe_iclk",
  3073. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3074. };
  3075. /* l3_main_1 -> l4_cfg */
  3076. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3077. .master = &omap44xx_l3_main_1_hwmod,
  3078. .slave = &omap44xx_l4_cfg_hwmod,
  3079. .clk = "l3_div_ck",
  3080. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3081. };
  3082. /* l3_main_2 -> l4_per */
  3083. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3084. .master = &omap44xx_l3_main_2_hwmod,
  3085. .slave = &omap44xx_l4_per_hwmod,
  3086. .clk = "l3_div_ck",
  3087. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3088. };
  3089. /* l4_cfg -> l4_wkup */
  3090. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3091. .master = &omap44xx_l4_cfg_hwmod,
  3092. .slave = &omap44xx_l4_wkup_hwmod,
  3093. .clk = "l4_div_ck",
  3094. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3095. };
  3096. /* mpu -> mpu_private */
  3097. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3098. .master = &omap44xx_mpu_hwmod,
  3099. .slave = &omap44xx_mpu_private_hwmod,
  3100. .clk = "l3_div_ck",
  3101. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3102. };
  3103. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3104. {
  3105. .pa_start = 0x401f1000,
  3106. .pa_end = 0x401f13ff,
  3107. .flags = ADDR_TYPE_RT
  3108. },
  3109. { }
  3110. };
  3111. /* l4_abe -> aess */
  3112. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  3113. .master = &omap44xx_l4_abe_hwmod,
  3114. .slave = &omap44xx_aess_hwmod,
  3115. .clk = "ocp_abe_iclk",
  3116. .addr = omap44xx_aess_addrs,
  3117. .user = OCP_USER_MPU,
  3118. };
  3119. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3120. {
  3121. .pa_start = 0x490f1000,
  3122. .pa_end = 0x490f13ff,
  3123. .flags = ADDR_TYPE_RT
  3124. },
  3125. { }
  3126. };
  3127. /* l4_abe -> aess (dma) */
  3128. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  3129. .master = &omap44xx_l4_abe_hwmod,
  3130. .slave = &omap44xx_aess_hwmod,
  3131. .clk = "ocp_abe_iclk",
  3132. .addr = omap44xx_aess_dma_addrs,
  3133. .user = OCP_USER_SDMA,
  3134. };
  3135. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3136. {
  3137. .pa_start = 0x4a304000,
  3138. .pa_end = 0x4a30401f,
  3139. .flags = ADDR_TYPE_RT
  3140. },
  3141. { }
  3142. };
  3143. /* l4_wkup -> counter_32k */
  3144. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3145. .master = &omap44xx_l4_wkup_hwmod,
  3146. .slave = &omap44xx_counter_32k_hwmod,
  3147. .clk = "l4_wkup_clk_mux_ck",
  3148. .addr = omap44xx_counter_32k_addrs,
  3149. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3150. };
  3151. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3152. {
  3153. .pa_start = 0x4a056000,
  3154. .pa_end = 0x4a056fff,
  3155. .flags = ADDR_TYPE_RT
  3156. },
  3157. { }
  3158. };
  3159. /* l4_cfg -> dma_system */
  3160. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3161. .master = &omap44xx_l4_cfg_hwmod,
  3162. .slave = &omap44xx_dma_system_hwmod,
  3163. .clk = "l4_div_ck",
  3164. .addr = omap44xx_dma_system_addrs,
  3165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3166. };
  3167. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3168. {
  3169. .name = "mpu",
  3170. .pa_start = 0x4012e000,
  3171. .pa_end = 0x4012e07f,
  3172. .flags = ADDR_TYPE_RT
  3173. },
  3174. { }
  3175. };
  3176. /* l4_abe -> dmic */
  3177. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3178. .master = &omap44xx_l4_abe_hwmod,
  3179. .slave = &omap44xx_dmic_hwmod,
  3180. .clk = "ocp_abe_iclk",
  3181. .addr = omap44xx_dmic_addrs,
  3182. .user = OCP_USER_MPU,
  3183. };
  3184. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3185. {
  3186. .name = "dma",
  3187. .pa_start = 0x4902e000,
  3188. .pa_end = 0x4902e07f,
  3189. .flags = ADDR_TYPE_RT
  3190. },
  3191. { }
  3192. };
  3193. /* l4_abe -> dmic (dma) */
  3194. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3195. .master = &omap44xx_l4_abe_hwmod,
  3196. .slave = &omap44xx_dmic_hwmod,
  3197. .clk = "ocp_abe_iclk",
  3198. .addr = omap44xx_dmic_dma_addrs,
  3199. .user = OCP_USER_SDMA,
  3200. };
  3201. /* dsp -> iva */
  3202. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3203. .master = &omap44xx_dsp_hwmod,
  3204. .slave = &omap44xx_iva_hwmod,
  3205. .clk = "dpll_iva_m5x2_ck",
  3206. .user = OCP_USER_DSP,
  3207. };
  3208. /* l4_cfg -> dsp */
  3209. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3210. .master = &omap44xx_l4_cfg_hwmod,
  3211. .slave = &omap44xx_dsp_hwmod,
  3212. .clk = "l4_div_ck",
  3213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3214. };
  3215. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3216. {
  3217. .pa_start = 0x58000000,
  3218. .pa_end = 0x5800007f,
  3219. .flags = ADDR_TYPE_RT
  3220. },
  3221. { }
  3222. };
  3223. /* l3_main_2 -> dss */
  3224. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3225. .master = &omap44xx_l3_main_2_hwmod,
  3226. .slave = &omap44xx_dss_hwmod,
  3227. .clk = "dss_fck",
  3228. .addr = omap44xx_dss_dma_addrs,
  3229. .user = OCP_USER_SDMA,
  3230. };
  3231. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3232. {
  3233. .pa_start = 0x48040000,
  3234. .pa_end = 0x4804007f,
  3235. .flags = ADDR_TYPE_RT
  3236. },
  3237. { }
  3238. };
  3239. /* l4_per -> dss */
  3240. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3241. .master = &omap44xx_l4_per_hwmod,
  3242. .slave = &omap44xx_dss_hwmod,
  3243. .clk = "l4_div_ck",
  3244. .addr = omap44xx_dss_addrs,
  3245. .user = OCP_USER_MPU,
  3246. };
  3247. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3248. {
  3249. .pa_start = 0x58001000,
  3250. .pa_end = 0x58001fff,
  3251. .flags = ADDR_TYPE_RT
  3252. },
  3253. { }
  3254. };
  3255. /* l3_main_2 -> dss_dispc */
  3256. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3257. .master = &omap44xx_l3_main_2_hwmod,
  3258. .slave = &omap44xx_dss_dispc_hwmod,
  3259. .clk = "dss_fck",
  3260. .addr = omap44xx_dss_dispc_dma_addrs,
  3261. .user = OCP_USER_SDMA,
  3262. };
  3263. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3264. {
  3265. .pa_start = 0x48041000,
  3266. .pa_end = 0x48041fff,
  3267. .flags = ADDR_TYPE_RT
  3268. },
  3269. { }
  3270. };
  3271. /* l4_per -> dss_dispc */
  3272. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3273. .master = &omap44xx_l4_per_hwmod,
  3274. .slave = &omap44xx_dss_dispc_hwmod,
  3275. .clk = "l4_div_ck",
  3276. .addr = omap44xx_dss_dispc_addrs,
  3277. .user = OCP_USER_MPU,
  3278. };
  3279. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3280. {
  3281. .pa_start = 0x58004000,
  3282. .pa_end = 0x580041ff,
  3283. .flags = ADDR_TYPE_RT
  3284. },
  3285. { }
  3286. };
  3287. /* l3_main_2 -> dss_dsi1 */
  3288. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3289. .master = &omap44xx_l3_main_2_hwmod,
  3290. .slave = &omap44xx_dss_dsi1_hwmod,
  3291. .clk = "dss_fck",
  3292. .addr = omap44xx_dss_dsi1_dma_addrs,
  3293. .user = OCP_USER_SDMA,
  3294. };
  3295. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3296. {
  3297. .pa_start = 0x48044000,
  3298. .pa_end = 0x480441ff,
  3299. .flags = ADDR_TYPE_RT
  3300. },
  3301. { }
  3302. };
  3303. /* l4_per -> dss_dsi1 */
  3304. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3305. .master = &omap44xx_l4_per_hwmod,
  3306. .slave = &omap44xx_dss_dsi1_hwmod,
  3307. .clk = "l4_div_ck",
  3308. .addr = omap44xx_dss_dsi1_addrs,
  3309. .user = OCP_USER_MPU,
  3310. };
  3311. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3312. {
  3313. .pa_start = 0x58005000,
  3314. .pa_end = 0x580051ff,
  3315. .flags = ADDR_TYPE_RT
  3316. },
  3317. { }
  3318. };
  3319. /* l3_main_2 -> dss_dsi2 */
  3320. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3321. .master = &omap44xx_l3_main_2_hwmod,
  3322. .slave = &omap44xx_dss_dsi2_hwmod,
  3323. .clk = "dss_fck",
  3324. .addr = omap44xx_dss_dsi2_dma_addrs,
  3325. .user = OCP_USER_SDMA,
  3326. };
  3327. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3328. {
  3329. .pa_start = 0x48045000,
  3330. .pa_end = 0x480451ff,
  3331. .flags = ADDR_TYPE_RT
  3332. },
  3333. { }
  3334. };
  3335. /* l4_per -> dss_dsi2 */
  3336. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3337. .master = &omap44xx_l4_per_hwmod,
  3338. .slave = &omap44xx_dss_dsi2_hwmod,
  3339. .clk = "l4_div_ck",
  3340. .addr = omap44xx_dss_dsi2_addrs,
  3341. .user = OCP_USER_MPU,
  3342. };
  3343. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3344. {
  3345. .pa_start = 0x58006000,
  3346. .pa_end = 0x58006fff,
  3347. .flags = ADDR_TYPE_RT
  3348. },
  3349. { }
  3350. };
  3351. /* l3_main_2 -> dss_hdmi */
  3352. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3353. .master = &omap44xx_l3_main_2_hwmod,
  3354. .slave = &omap44xx_dss_hdmi_hwmod,
  3355. .clk = "dss_fck",
  3356. .addr = omap44xx_dss_hdmi_dma_addrs,
  3357. .user = OCP_USER_SDMA,
  3358. };
  3359. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3360. {
  3361. .pa_start = 0x48046000,
  3362. .pa_end = 0x48046fff,
  3363. .flags = ADDR_TYPE_RT
  3364. },
  3365. { }
  3366. };
  3367. /* l4_per -> dss_hdmi */
  3368. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3369. .master = &omap44xx_l4_per_hwmod,
  3370. .slave = &omap44xx_dss_hdmi_hwmod,
  3371. .clk = "l4_div_ck",
  3372. .addr = omap44xx_dss_hdmi_addrs,
  3373. .user = OCP_USER_MPU,
  3374. };
  3375. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3376. {
  3377. .pa_start = 0x58002000,
  3378. .pa_end = 0x580020ff,
  3379. .flags = ADDR_TYPE_RT
  3380. },
  3381. { }
  3382. };
  3383. /* l3_main_2 -> dss_rfbi */
  3384. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3385. .master = &omap44xx_l3_main_2_hwmod,
  3386. .slave = &omap44xx_dss_rfbi_hwmod,
  3387. .clk = "dss_fck",
  3388. .addr = omap44xx_dss_rfbi_dma_addrs,
  3389. .user = OCP_USER_SDMA,
  3390. };
  3391. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3392. {
  3393. .pa_start = 0x48042000,
  3394. .pa_end = 0x480420ff,
  3395. .flags = ADDR_TYPE_RT
  3396. },
  3397. { }
  3398. };
  3399. /* l4_per -> dss_rfbi */
  3400. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3401. .master = &omap44xx_l4_per_hwmod,
  3402. .slave = &omap44xx_dss_rfbi_hwmod,
  3403. .clk = "l4_div_ck",
  3404. .addr = omap44xx_dss_rfbi_addrs,
  3405. .user = OCP_USER_MPU,
  3406. };
  3407. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3408. {
  3409. .pa_start = 0x58003000,
  3410. .pa_end = 0x580030ff,
  3411. .flags = ADDR_TYPE_RT
  3412. },
  3413. { }
  3414. };
  3415. /* l3_main_2 -> dss_venc */
  3416. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3417. .master = &omap44xx_l3_main_2_hwmod,
  3418. .slave = &omap44xx_dss_venc_hwmod,
  3419. .clk = "dss_fck",
  3420. .addr = omap44xx_dss_venc_dma_addrs,
  3421. .user = OCP_USER_SDMA,
  3422. };
  3423. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3424. {
  3425. .pa_start = 0x48043000,
  3426. .pa_end = 0x480430ff,
  3427. .flags = ADDR_TYPE_RT
  3428. },
  3429. { }
  3430. };
  3431. /* l4_per -> dss_venc */
  3432. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3433. .master = &omap44xx_l4_per_hwmod,
  3434. .slave = &omap44xx_dss_venc_hwmod,
  3435. .clk = "l4_div_ck",
  3436. .addr = omap44xx_dss_venc_addrs,
  3437. .user = OCP_USER_MPU,
  3438. };
  3439. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3440. {
  3441. .pa_start = 0x4c000000,
  3442. .pa_end = 0x4c0000ff,
  3443. .flags = ADDR_TYPE_RT
  3444. },
  3445. { }
  3446. };
  3447. /* emif_fw -> emif1 */
  3448. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3449. .master = &omap44xx_emif_fw_hwmod,
  3450. .slave = &omap44xx_emif1_hwmod,
  3451. .clk = "l3_div_ck",
  3452. .addr = omap44xx_emif1_addrs,
  3453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3454. };
  3455. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3456. {
  3457. .pa_start = 0x4d000000,
  3458. .pa_end = 0x4d0000ff,
  3459. .flags = ADDR_TYPE_RT
  3460. },
  3461. { }
  3462. };
  3463. /* emif_fw -> emif2 */
  3464. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3465. .master = &omap44xx_emif_fw_hwmod,
  3466. .slave = &omap44xx_emif2_hwmod,
  3467. .clk = "l3_div_ck",
  3468. .addr = omap44xx_emif2_addrs,
  3469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3470. };
  3471. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3472. {
  3473. .pa_start = 0x4a10a000,
  3474. .pa_end = 0x4a10a1ff,
  3475. .flags = ADDR_TYPE_RT
  3476. },
  3477. { }
  3478. };
  3479. /* l4_cfg -> fdif */
  3480. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3481. .master = &omap44xx_l4_cfg_hwmod,
  3482. .slave = &omap44xx_fdif_hwmod,
  3483. .clk = "l4_div_ck",
  3484. .addr = omap44xx_fdif_addrs,
  3485. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3486. };
  3487. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3488. {
  3489. .pa_start = 0x4a310000,
  3490. .pa_end = 0x4a3101ff,
  3491. .flags = ADDR_TYPE_RT
  3492. },
  3493. { }
  3494. };
  3495. /* l4_wkup -> gpio1 */
  3496. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3497. .master = &omap44xx_l4_wkup_hwmod,
  3498. .slave = &omap44xx_gpio1_hwmod,
  3499. .clk = "l4_wkup_clk_mux_ck",
  3500. .addr = omap44xx_gpio1_addrs,
  3501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3502. };
  3503. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3504. {
  3505. .pa_start = 0x48055000,
  3506. .pa_end = 0x480551ff,
  3507. .flags = ADDR_TYPE_RT
  3508. },
  3509. { }
  3510. };
  3511. /* l4_per -> gpio2 */
  3512. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3513. .master = &omap44xx_l4_per_hwmod,
  3514. .slave = &omap44xx_gpio2_hwmod,
  3515. .clk = "l4_div_ck",
  3516. .addr = omap44xx_gpio2_addrs,
  3517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3518. };
  3519. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3520. {
  3521. .pa_start = 0x48057000,
  3522. .pa_end = 0x480571ff,
  3523. .flags = ADDR_TYPE_RT
  3524. },
  3525. { }
  3526. };
  3527. /* l4_per -> gpio3 */
  3528. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3529. .master = &omap44xx_l4_per_hwmod,
  3530. .slave = &omap44xx_gpio3_hwmod,
  3531. .clk = "l4_div_ck",
  3532. .addr = omap44xx_gpio3_addrs,
  3533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3534. };
  3535. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3536. {
  3537. .pa_start = 0x48059000,
  3538. .pa_end = 0x480591ff,
  3539. .flags = ADDR_TYPE_RT
  3540. },
  3541. { }
  3542. };
  3543. /* l4_per -> gpio4 */
  3544. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3545. .master = &omap44xx_l4_per_hwmod,
  3546. .slave = &omap44xx_gpio4_hwmod,
  3547. .clk = "l4_div_ck",
  3548. .addr = omap44xx_gpio4_addrs,
  3549. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3550. };
  3551. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3552. {
  3553. .pa_start = 0x4805b000,
  3554. .pa_end = 0x4805b1ff,
  3555. .flags = ADDR_TYPE_RT
  3556. },
  3557. { }
  3558. };
  3559. /* l4_per -> gpio5 */
  3560. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3561. .master = &omap44xx_l4_per_hwmod,
  3562. .slave = &omap44xx_gpio5_hwmod,
  3563. .clk = "l4_div_ck",
  3564. .addr = omap44xx_gpio5_addrs,
  3565. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3566. };
  3567. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3568. {
  3569. .pa_start = 0x4805d000,
  3570. .pa_end = 0x4805d1ff,
  3571. .flags = ADDR_TYPE_RT
  3572. },
  3573. { }
  3574. };
  3575. /* l4_per -> gpio6 */
  3576. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3577. .master = &omap44xx_l4_per_hwmod,
  3578. .slave = &omap44xx_gpio6_hwmod,
  3579. .clk = "l4_div_ck",
  3580. .addr = omap44xx_gpio6_addrs,
  3581. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3582. };
  3583. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  3584. {
  3585. .pa_start = 0x50000000,
  3586. .pa_end = 0x500003ff,
  3587. .flags = ADDR_TYPE_RT
  3588. },
  3589. { }
  3590. };
  3591. /* l3_main_2 -> gpmc */
  3592. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  3593. .master = &omap44xx_l3_main_2_hwmod,
  3594. .slave = &omap44xx_gpmc_hwmod,
  3595. .clk = "l3_div_ck",
  3596. .addr = omap44xx_gpmc_addrs,
  3597. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3598. };
  3599. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  3600. {
  3601. .pa_start = 0x56000000,
  3602. .pa_end = 0x5600ffff,
  3603. .flags = ADDR_TYPE_RT
  3604. },
  3605. { }
  3606. };
  3607. /* l3_main_2 -> gpu */
  3608. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  3609. .master = &omap44xx_l3_main_2_hwmod,
  3610. .slave = &omap44xx_gpu_hwmod,
  3611. .clk = "l3_div_ck",
  3612. .addr = omap44xx_gpu_addrs,
  3613. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3614. };
  3615. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3616. {
  3617. .pa_start = 0x480b2000,
  3618. .pa_end = 0x480b201f,
  3619. .flags = ADDR_TYPE_RT
  3620. },
  3621. { }
  3622. };
  3623. /* l4_per -> hdq1w */
  3624. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3625. .master = &omap44xx_l4_per_hwmod,
  3626. .slave = &omap44xx_hdq1w_hwmod,
  3627. .clk = "l4_div_ck",
  3628. .addr = omap44xx_hdq1w_addrs,
  3629. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3630. };
  3631. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3632. {
  3633. .pa_start = 0x4a058000,
  3634. .pa_end = 0x4a05bfff,
  3635. .flags = ADDR_TYPE_RT
  3636. },
  3637. { }
  3638. };
  3639. /* l4_cfg -> hsi */
  3640. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3641. .master = &omap44xx_l4_cfg_hwmod,
  3642. .slave = &omap44xx_hsi_hwmod,
  3643. .clk = "l4_div_ck",
  3644. .addr = omap44xx_hsi_addrs,
  3645. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3646. };
  3647. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3648. {
  3649. .pa_start = 0x48070000,
  3650. .pa_end = 0x480700ff,
  3651. .flags = ADDR_TYPE_RT
  3652. },
  3653. { }
  3654. };
  3655. /* l4_per -> i2c1 */
  3656. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3657. .master = &omap44xx_l4_per_hwmod,
  3658. .slave = &omap44xx_i2c1_hwmod,
  3659. .clk = "l4_div_ck",
  3660. .addr = omap44xx_i2c1_addrs,
  3661. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3662. };
  3663. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3664. {
  3665. .pa_start = 0x48072000,
  3666. .pa_end = 0x480720ff,
  3667. .flags = ADDR_TYPE_RT
  3668. },
  3669. { }
  3670. };
  3671. /* l4_per -> i2c2 */
  3672. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3673. .master = &omap44xx_l4_per_hwmod,
  3674. .slave = &omap44xx_i2c2_hwmod,
  3675. .clk = "l4_div_ck",
  3676. .addr = omap44xx_i2c2_addrs,
  3677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3678. };
  3679. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3680. {
  3681. .pa_start = 0x48060000,
  3682. .pa_end = 0x480600ff,
  3683. .flags = ADDR_TYPE_RT
  3684. },
  3685. { }
  3686. };
  3687. /* l4_per -> i2c3 */
  3688. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3689. .master = &omap44xx_l4_per_hwmod,
  3690. .slave = &omap44xx_i2c3_hwmod,
  3691. .clk = "l4_div_ck",
  3692. .addr = omap44xx_i2c3_addrs,
  3693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3694. };
  3695. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3696. {
  3697. .pa_start = 0x48350000,
  3698. .pa_end = 0x483500ff,
  3699. .flags = ADDR_TYPE_RT
  3700. },
  3701. { }
  3702. };
  3703. /* l4_per -> i2c4 */
  3704. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3705. .master = &omap44xx_l4_per_hwmod,
  3706. .slave = &omap44xx_i2c4_hwmod,
  3707. .clk = "l4_div_ck",
  3708. .addr = omap44xx_i2c4_addrs,
  3709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3710. };
  3711. /* l3_main_2 -> ipu */
  3712. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3713. .master = &omap44xx_l3_main_2_hwmod,
  3714. .slave = &omap44xx_ipu_hwmod,
  3715. .clk = "l3_div_ck",
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3719. {
  3720. .pa_start = 0x52000000,
  3721. .pa_end = 0x520000ff,
  3722. .flags = ADDR_TYPE_RT
  3723. },
  3724. { }
  3725. };
  3726. /* l3_main_2 -> iss */
  3727. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3728. .master = &omap44xx_l3_main_2_hwmod,
  3729. .slave = &omap44xx_iss_hwmod,
  3730. .clk = "l3_div_ck",
  3731. .addr = omap44xx_iss_addrs,
  3732. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3733. };
  3734. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3735. {
  3736. .pa_start = 0x5a000000,
  3737. .pa_end = 0x5a07ffff,
  3738. .flags = ADDR_TYPE_RT
  3739. },
  3740. { }
  3741. };
  3742. /* l3_main_2 -> iva */
  3743. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3744. .master = &omap44xx_l3_main_2_hwmod,
  3745. .slave = &omap44xx_iva_hwmod,
  3746. .clk = "l3_div_ck",
  3747. .addr = omap44xx_iva_addrs,
  3748. .user = OCP_USER_MPU,
  3749. };
  3750. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3751. {
  3752. .pa_start = 0x4a31c000,
  3753. .pa_end = 0x4a31c07f,
  3754. .flags = ADDR_TYPE_RT
  3755. },
  3756. { }
  3757. };
  3758. /* l4_wkup -> kbd */
  3759. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3760. .master = &omap44xx_l4_wkup_hwmod,
  3761. .slave = &omap44xx_kbd_hwmod,
  3762. .clk = "l4_wkup_clk_mux_ck",
  3763. .addr = omap44xx_kbd_addrs,
  3764. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3765. };
  3766. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3767. {
  3768. .pa_start = 0x4a0f4000,
  3769. .pa_end = 0x4a0f41ff,
  3770. .flags = ADDR_TYPE_RT
  3771. },
  3772. { }
  3773. };
  3774. /* l4_cfg -> mailbox */
  3775. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3776. .master = &omap44xx_l4_cfg_hwmod,
  3777. .slave = &omap44xx_mailbox_hwmod,
  3778. .clk = "l4_div_ck",
  3779. .addr = omap44xx_mailbox_addrs,
  3780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3781. };
  3782. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3783. {
  3784. .name = "mpu",
  3785. .pa_start = 0x40122000,
  3786. .pa_end = 0x401220ff,
  3787. .flags = ADDR_TYPE_RT
  3788. },
  3789. { }
  3790. };
  3791. /* l4_abe -> mcbsp1 */
  3792. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3793. .master = &omap44xx_l4_abe_hwmod,
  3794. .slave = &omap44xx_mcbsp1_hwmod,
  3795. .clk = "ocp_abe_iclk",
  3796. .addr = omap44xx_mcbsp1_addrs,
  3797. .user = OCP_USER_MPU,
  3798. };
  3799. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3800. {
  3801. .name = "dma",
  3802. .pa_start = 0x49022000,
  3803. .pa_end = 0x490220ff,
  3804. .flags = ADDR_TYPE_RT
  3805. },
  3806. { }
  3807. };
  3808. /* l4_abe -> mcbsp1 (dma) */
  3809. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3810. .master = &omap44xx_l4_abe_hwmod,
  3811. .slave = &omap44xx_mcbsp1_hwmod,
  3812. .clk = "ocp_abe_iclk",
  3813. .addr = omap44xx_mcbsp1_dma_addrs,
  3814. .user = OCP_USER_SDMA,
  3815. };
  3816. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3817. {
  3818. .name = "mpu",
  3819. .pa_start = 0x40124000,
  3820. .pa_end = 0x401240ff,
  3821. .flags = ADDR_TYPE_RT
  3822. },
  3823. { }
  3824. };
  3825. /* l4_abe -> mcbsp2 */
  3826. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3827. .master = &omap44xx_l4_abe_hwmod,
  3828. .slave = &omap44xx_mcbsp2_hwmod,
  3829. .clk = "ocp_abe_iclk",
  3830. .addr = omap44xx_mcbsp2_addrs,
  3831. .user = OCP_USER_MPU,
  3832. };
  3833. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3834. {
  3835. .name = "dma",
  3836. .pa_start = 0x49024000,
  3837. .pa_end = 0x490240ff,
  3838. .flags = ADDR_TYPE_RT
  3839. },
  3840. { }
  3841. };
  3842. /* l4_abe -> mcbsp2 (dma) */
  3843. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3844. .master = &omap44xx_l4_abe_hwmod,
  3845. .slave = &omap44xx_mcbsp2_hwmod,
  3846. .clk = "ocp_abe_iclk",
  3847. .addr = omap44xx_mcbsp2_dma_addrs,
  3848. .user = OCP_USER_SDMA,
  3849. };
  3850. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3851. {
  3852. .name = "mpu",
  3853. .pa_start = 0x40126000,
  3854. .pa_end = 0x401260ff,
  3855. .flags = ADDR_TYPE_RT
  3856. },
  3857. { }
  3858. };
  3859. /* l4_abe -> mcbsp3 */
  3860. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3861. .master = &omap44xx_l4_abe_hwmod,
  3862. .slave = &omap44xx_mcbsp3_hwmod,
  3863. .clk = "ocp_abe_iclk",
  3864. .addr = omap44xx_mcbsp3_addrs,
  3865. .user = OCP_USER_MPU,
  3866. };
  3867. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3868. {
  3869. .name = "dma",
  3870. .pa_start = 0x49026000,
  3871. .pa_end = 0x490260ff,
  3872. .flags = ADDR_TYPE_RT
  3873. },
  3874. { }
  3875. };
  3876. /* l4_abe -> mcbsp3 (dma) */
  3877. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3878. .master = &omap44xx_l4_abe_hwmod,
  3879. .slave = &omap44xx_mcbsp3_hwmod,
  3880. .clk = "ocp_abe_iclk",
  3881. .addr = omap44xx_mcbsp3_dma_addrs,
  3882. .user = OCP_USER_SDMA,
  3883. };
  3884. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3885. {
  3886. .pa_start = 0x48096000,
  3887. .pa_end = 0x480960ff,
  3888. .flags = ADDR_TYPE_RT
  3889. },
  3890. { }
  3891. };
  3892. /* l4_per -> mcbsp4 */
  3893. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3894. .master = &omap44xx_l4_per_hwmod,
  3895. .slave = &omap44xx_mcbsp4_hwmod,
  3896. .clk = "l4_div_ck",
  3897. .addr = omap44xx_mcbsp4_addrs,
  3898. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3899. };
  3900. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3901. {
  3902. .pa_start = 0x40132000,
  3903. .pa_end = 0x4013207f,
  3904. .flags = ADDR_TYPE_RT
  3905. },
  3906. { }
  3907. };
  3908. /* l4_abe -> mcpdm */
  3909. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3910. .master = &omap44xx_l4_abe_hwmod,
  3911. .slave = &omap44xx_mcpdm_hwmod,
  3912. .clk = "ocp_abe_iclk",
  3913. .addr = omap44xx_mcpdm_addrs,
  3914. .user = OCP_USER_MPU,
  3915. };
  3916. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3917. {
  3918. .pa_start = 0x49032000,
  3919. .pa_end = 0x4903207f,
  3920. .flags = ADDR_TYPE_RT
  3921. },
  3922. { }
  3923. };
  3924. /* l4_abe -> mcpdm (dma) */
  3925. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3926. .master = &omap44xx_l4_abe_hwmod,
  3927. .slave = &omap44xx_mcpdm_hwmod,
  3928. .clk = "ocp_abe_iclk",
  3929. .addr = omap44xx_mcpdm_dma_addrs,
  3930. .user = OCP_USER_SDMA,
  3931. };
  3932. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3933. {
  3934. .pa_start = 0x48098000,
  3935. .pa_end = 0x480981ff,
  3936. .flags = ADDR_TYPE_RT
  3937. },
  3938. { }
  3939. };
  3940. /* l4_per -> mcspi1 */
  3941. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3942. .master = &omap44xx_l4_per_hwmod,
  3943. .slave = &omap44xx_mcspi1_hwmod,
  3944. .clk = "l4_div_ck",
  3945. .addr = omap44xx_mcspi1_addrs,
  3946. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3947. };
  3948. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3949. {
  3950. .pa_start = 0x4809a000,
  3951. .pa_end = 0x4809a1ff,
  3952. .flags = ADDR_TYPE_RT
  3953. },
  3954. { }
  3955. };
  3956. /* l4_per -> mcspi2 */
  3957. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3958. .master = &omap44xx_l4_per_hwmod,
  3959. .slave = &omap44xx_mcspi2_hwmod,
  3960. .clk = "l4_div_ck",
  3961. .addr = omap44xx_mcspi2_addrs,
  3962. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3963. };
  3964. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3965. {
  3966. .pa_start = 0x480b8000,
  3967. .pa_end = 0x480b81ff,
  3968. .flags = ADDR_TYPE_RT
  3969. },
  3970. { }
  3971. };
  3972. /* l4_per -> mcspi3 */
  3973. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3974. .master = &omap44xx_l4_per_hwmod,
  3975. .slave = &omap44xx_mcspi3_hwmod,
  3976. .clk = "l4_div_ck",
  3977. .addr = omap44xx_mcspi3_addrs,
  3978. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3979. };
  3980. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3981. {
  3982. .pa_start = 0x480ba000,
  3983. .pa_end = 0x480ba1ff,
  3984. .flags = ADDR_TYPE_RT
  3985. },
  3986. { }
  3987. };
  3988. /* l4_per -> mcspi4 */
  3989. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3990. .master = &omap44xx_l4_per_hwmod,
  3991. .slave = &omap44xx_mcspi4_hwmod,
  3992. .clk = "l4_div_ck",
  3993. .addr = omap44xx_mcspi4_addrs,
  3994. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3995. };
  3996. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3997. {
  3998. .pa_start = 0x4809c000,
  3999. .pa_end = 0x4809c3ff,
  4000. .flags = ADDR_TYPE_RT
  4001. },
  4002. { }
  4003. };
  4004. /* l4_per -> mmc1 */
  4005. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4006. .master = &omap44xx_l4_per_hwmod,
  4007. .slave = &omap44xx_mmc1_hwmod,
  4008. .clk = "l4_div_ck",
  4009. .addr = omap44xx_mmc1_addrs,
  4010. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4011. };
  4012. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4013. {
  4014. .pa_start = 0x480b4000,
  4015. .pa_end = 0x480b43ff,
  4016. .flags = ADDR_TYPE_RT
  4017. },
  4018. { }
  4019. };
  4020. /* l4_per -> mmc2 */
  4021. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4022. .master = &omap44xx_l4_per_hwmod,
  4023. .slave = &omap44xx_mmc2_hwmod,
  4024. .clk = "l4_div_ck",
  4025. .addr = omap44xx_mmc2_addrs,
  4026. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4027. };
  4028. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4029. {
  4030. .pa_start = 0x480ad000,
  4031. .pa_end = 0x480ad3ff,
  4032. .flags = ADDR_TYPE_RT
  4033. },
  4034. { }
  4035. };
  4036. /* l4_per -> mmc3 */
  4037. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4038. .master = &omap44xx_l4_per_hwmod,
  4039. .slave = &omap44xx_mmc3_hwmod,
  4040. .clk = "l4_div_ck",
  4041. .addr = omap44xx_mmc3_addrs,
  4042. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4043. };
  4044. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4045. {
  4046. .pa_start = 0x480d1000,
  4047. .pa_end = 0x480d13ff,
  4048. .flags = ADDR_TYPE_RT
  4049. },
  4050. { }
  4051. };
  4052. /* l4_per -> mmc4 */
  4053. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4054. .master = &omap44xx_l4_per_hwmod,
  4055. .slave = &omap44xx_mmc4_hwmod,
  4056. .clk = "l4_div_ck",
  4057. .addr = omap44xx_mmc4_addrs,
  4058. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4059. };
  4060. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4061. {
  4062. .pa_start = 0x480d5000,
  4063. .pa_end = 0x480d53ff,
  4064. .flags = ADDR_TYPE_RT
  4065. },
  4066. { }
  4067. };
  4068. /* l4_per -> mmc5 */
  4069. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4070. .master = &omap44xx_l4_per_hwmod,
  4071. .slave = &omap44xx_mmc5_hwmod,
  4072. .clk = "l4_div_ck",
  4073. .addr = omap44xx_mmc5_addrs,
  4074. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4075. };
  4076. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4077. {
  4078. .pa_start = 0x4012c000,
  4079. .pa_end = 0x4012c3ff,
  4080. .flags = ADDR_TYPE_RT
  4081. },
  4082. { }
  4083. };
  4084. /* l4_abe -> slimbus1 */
  4085. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4086. .master = &omap44xx_l4_abe_hwmod,
  4087. .slave = &omap44xx_slimbus1_hwmod,
  4088. .clk = "ocp_abe_iclk",
  4089. .addr = omap44xx_slimbus1_addrs,
  4090. .user = OCP_USER_MPU,
  4091. };
  4092. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4093. {
  4094. .pa_start = 0x4902c000,
  4095. .pa_end = 0x4902c3ff,
  4096. .flags = ADDR_TYPE_RT
  4097. },
  4098. { }
  4099. };
  4100. /* l4_abe -> slimbus1 (dma) */
  4101. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4102. .master = &omap44xx_l4_abe_hwmod,
  4103. .slave = &omap44xx_slimbus1_hwmod,
  4104. .clk = "ocp_abe_iclk",
  4105. .addr = omap44xx_slimbus1_dma_addrs,
  4106. .user = OCP_USER_SDMA,
  4107. };
  4108. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4109. {
  4110. .pa_start = 0x48076000,
  4111. .pa_end = 0x480763ff,
  4112. .flags = ADDR_TYPE_RT
  4113. },
  4114. { }
  4115. };
  4116. /* l4_per -> slimbus2 */
  4117. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4118. .master = &omap44xx_l4_per_hwmod,
  4119. .slave = &omap44xx_slimbus2_hwmod,
  4120. .clk = "l4_div_ck",
  4121. .addr = omap44xx_slimbus2_addrs,
  4122. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4123. };
  4124. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4125. {
  4126. .pa_start = 0x4a0dd000,
  4127. .pa_end = 0x4a0dd03f,
  4128. .flags = ADDR_TYPE_RT
  4129. },
  4130. { }
  4131. };
  4132. /* l4_cfg -> smartreflex_core */
  4133. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4134. .master = &omap44xx_l4_cfg_hwmod,
  4135. .slave = &omap44xx_smartreflex_core_hwmod,
  4136. .clk = "l4_div_ck",
  4137. .addr = omap44xx_smartreflex_core_addrs,
  4138. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4139. };
  4140. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4141. {
  4142. .pa_start = 0x4a0db000,
  4143. .pa_end = 0x4a0db03f,
  4144. .flags = ADDR_TYPE_RT
  4145. },
  4146. { }
  4147. };
  4148. /* l4_cfg -> smartreflex_iva */
  4149. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4150. .master = &omap44xx_l4_cfg_hwmod,
  4151. .slave = &omap44xx_smartreflex_iva_hwmod,
  4152. .clk = "l4_div_ck",
  4153. .addr = omap44xx_smartreflex_iva_addrs,
  4154. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4155. };
  4156. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4157. {
  4158. .pa_start = 0x4a0d9000,
  4159. .pa_end = 0x4a0d903f,
  4160. .flags = ADDR_TYPE_RT
  4161. },
  4162. { }
  4163. };
  4164. /* l4_cfg -> smartreflex_mpu */
  4165. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4166. .master = &omap44xx_l4_cfg_hwmod,
  4167. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4168. .clk = "l4_div_ck",
  4169. .addr = omap44xx_smartreflex_mpu_addrs,
  4170. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4171. };
  4172. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4173. {
  4174. .pa_start = 0x4a0f6000,
  4175. .pa_end = 0x4a0f6fff,
  4176. .flags = ADDR_TYPE_RT
  4177. },
  4178. { }
  4179. };
  4180. /* l4_cfg -> spinlock */
  4181. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4182. .master = &omap44xx_l4_cfg_hwmod,
  4183. .slave = &omap44xx_spinlock_hwmod,
  4184. .clk = "l4_div_ck",
  4185. .addr = omap44xx_spinlock_addrs,
  4186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4187. };
  4188. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4189. {
  4190. .pa_start = 0x4a318000,
  4191. .pa_end = 0x4a31807f,
  4192. .flags = ADDR_TYPE_RT
  4193. },
  4194. { }
  4195. };
  4196. /* l4_wkup -> timer1 */
  4197. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4198. .master = &omap44xx_l4_wkup_hwmod,
  4199. .slave = &omap44xx_timer1_hwmod,
  4200. .clk = "l4_wkup_clk_mux_ck",
  4201. .addr = omap44xx_timer1_addrs,
  4202. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4203. };
  4204. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4205. {
  4206. .pa_start = 0x48032000,
  4207. .pa_end = 0x4803207f,
  4208. .flags = ADDR_TYPE_RT
  4209. },
  4210. { }
  4211. };
  4212. /* l4_per -> timer2 */
  4213. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4214. .master = &omap44xx_l4_per_hwmod,
  4215. .slave = &omap44xx_timer2_hwmod,
  4216. .clk = "l4_div_ck",
  4217. .addr = omap44xx_timer2_addrs,
  4218. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4219. };
  4220. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4221. {
  4222. .pa_start = 0x48034000,
  4223. .pa_end = 0x4803407f,
  4224. .flags = ADDR_TYPE_RT
  4225. },
  4226. { }
  4227. };
  4228. /* l4_per -> timer3 */
  4229. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4230. .master = &omap44xx_l4_per_hwmod,
  4231. .slave = &omap44xx_timer3_hwmod,
  4232. .clk = "l4_div_ck",
  4233. .addr = omap44xx_timer3_addrs,
  4234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4235. };
  4236. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4237. {
  4238. .pa_start = 0x48036000,
  4239. .pa_end = 0x4803607f,
  4240. .flags = ADDR_TYPE_RT
  4241. },
  4242. { }
  4243. };
  4244. /* l4_per -> timer4 */
  4245. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4246. .master = &omap44xx_l4_per_hwmod,
  4247. .slave = &omap44xx_timer4_hwmod,
  4248. .clk = "l4_div_ck",
  4249. .addr = omap44xx_timer4_addrs,
  4250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4251. };
  4252. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4253. {
  4254. .pa_start = 0x40138000,
  4255. .pa_end = 0x4013807f,
  4256. .flags = ADDR_TYPE_RT
  4257. },
  4258. { }
  4259. };
  4260. /* l4_abe -> timer5 */
  4261. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4262. .master = &omap44xx_l4_abe_hwmod,
  4263. .slave = &omap44xx_timer5_hwmod,
  4264. .clk = "ocp_abe_iclk",
  4265. .addr = omap44xx_timer5_addrs,
  4266. .user = OCP_USER_MPU,
  4267. };
  4268. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4269. {
  4270. .pa_start = 0x49038000,
  4271. .pa_end = 0x4903807f,
  4272. .flags = ADDR_TYPE_RT
  4273. },
  4274. { }
  4275. };
  4276. /* l4_abe -> timer5 (dma) */
  4277. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4278. .master = &omap44xx_l4_abe_hwmod,
  4279. .slave = &omap44xx_timer5_hwmod,
  4280. .clk = "ocp_abe_iclk",
  4281. .addr = omap44xx_timer5_dma_addrs,
  4282. .user = OCP_USER_SDMA,
  4283. };
  4284. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4285. {
  4286. .pa_start = 0x4013a000,
  4287. .pa_end = 0x4013a07f,
  4288. .flags = ADDR_TYPE_RT
  4289. },
  4290. { }
  4291. };
  4292. /* l4_abe -> timer6 */
  4293. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4294. .master = &omap44xx_l4_abe_hwmod,
  4295. .slave = &omap44xx_timer6_hwmod,
  4296. .clk = "ocp_abe_iclk",
  4297. .addr = omap44xx_timer6_addrs,
  4298. .user = OCP_USER_MPU,
  4299. };
  4300. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4301. {
  4302. .pa_start = 0x4903a000,
  4303. .pa_end = 0x4903a07f,
  4304. .flags = ADDR_TYPE_RT
  4305. },
  4306. { }
  4307. };
  4308. /* l4_abe -> timer6 (dma) */
  4309. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4310. .master = &omap44xx_l4_abe_hwmod,
  4311. .slave = &omap44xx_timer6_hwmod,
  4312. .clk = "ocp_abe_iclk",
  4313. .addr = omap44xx_timer6_dma_addrs,
  4314. .user = OCP_USER_SDMA,
  4315. };
  4316. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4317. {
  4318. .pa_start = 0x4013c000,
  4319. .pa_end = 0x4013c07f,
  4320. .flags = ADDR_TYPE_RT
  4321. },
  4322. { }
  4323. };
  4324. /* l4_abe -> timer7 */
  4325. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4326. .master = &omap44xx_l4_abe_hwmod,
  4327. .slave = &omap44xx_timer7_hwmod,
  4328. .clk = "ocp_abe_iclk",
  4329. .addr = omap44xx_timer7_addrs,
  4330. .user = OCP_USER_MPU,
  4331. };
  4332. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4333. {
  4334. .pa_start = 0x4903c000,
  4335. .pa_end = 0x4903c07f,
  4336. .flags = ADDR_TYPE_RT
  4337. },
  4338. { }
  4339. };
  4340. /* l4_abe -> timer7 (dma) */
  4341. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4342. .master = &omap44xx_l4_abe_hwmod,
  4343. .slave = &omap44xx_timer7_hwmod,
  4344. .clk = "ocp_abe_iclk",
  4345. .addr = omap44xx_timer7_dma_addrs,
  4346. .user = OCP_USER_SDMA,
  4347. };
  4348. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4349. {
  4350. .pa_start = 0x4013e000,
  4351. .pa_end = 0x4013e07f,
  4352. .flags = ADDR_TYPE_RT
  4353. },
  4354. { }
  4355. };
  4356. /* l4_abe -> timer8 */
  4357. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4358. .master = &omap44xx_l4_abe_hwmod,
  4359. .slave = &omap44xx_timer8_hwmod,
  4360. .clk = "ocp_abe_iclk",
  4361. .addr = omap44xx_timer8_addrs,
  4362. .user = OCP_USER_MPU,
  4363. };
  4364. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4365. {
  4366. .pa_start = 0x4903e000,
  4367. .pa_end = 0x4903e07f,
  4368. .flags = ADDR_TYPE_RT
  4369. },
  4370. { }
  4371. };
  4372. /* l4_abe -> timer8 (dma) */
  4373. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4374. .master = &omap44xx_l4_abe_hwmod,
  4375. .slave = &omap44xx_timer8_hwmod,
  4376. .clk = "ocp_abe_iclk",
  4377. .addr = omap44xx_timer8_dma_addrs,
  4378. .user = OCP_USER_SDMA,
  4379. };
  4380. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4381. {
  4382. .pa_start = 0x4803e000,
  4383. .pa_end = 0x4803e07f,
  4384. .flags = ADDR_TYPE_RT
  4385. },
  4386. { }
  4387. };
  4388. /* l4_per -> timer9 */
  4389. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4390. .master = &omap44xx_l4_per_hwmod,
  4391. .slave = &omap44xx_timer9_hwmod,
  4392. .clk = "l4_div_ck",
  4393. .addr = omap44xx_timer9_addrs,
  4394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4395. };
  4396. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4397. {
  4398. .pa_start = 0x48086000,
  4399. .pa_end = 0x4808607f,
  4400. .flags = ADDR_TYPE_RT
  4401. },
  4402. { }
  4403. };
  4404. /* l4_per -> timer10 */
  4405. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4406. .master = &omap44xx_l4_per_hwmod,
  4407. .slave = &omap44xx_timer10_hwmod,
  4408. .clk = "l4_div_ck",
  4409. .addr = omap44xx_timer10_addrs,
  4410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4411. };
  4412. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4413. {
  4414. .pa_start = 0x48088000,
  4415. .pa_end = 0x4808807f,
  4416. .flags = ADDR_TYPE_RT
  4417. },
  4418. { }
  4419. };
  4420. /* l4_per -> timer11 */
  4421. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4422. .master = &omap44xx_l4_per_hwmod,
  4423. .slave = &omap44xx_timer11_hwmod,
  4424. .clk = "l4_div_ck",
  4425. .addr = omap44xx_timer11_addrs,
  4426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4427. };
  4428. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4429. {
  4430. .pa_start = 0x4806a000,
  4431. .pa_end = 0x4806a0ff,
  4432. .flags = ADDR_TYPE_RT
  4433. },
  4434. { }
  4435. };
  4436. /* l4_per -> uart1 */
  4437. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4438. .master = &omap44xx_l4_per_hwmod,
  4439. .slave = &omap44xx_uart1_hwmod,
  4440. .clk = "l4_div_ck",
  4441. .addr = omap44xx_uart1_addrs,
  4442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4443. };
  4444. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4445. {
  4446. .pa_start = 0x4806c000,
  4447. .pa_end = 0x4806c0ff,
  4448. .flags = ADDR_TYPE_RT
  4449. },
  4450. { }
  4451. };
  4452. /* l4_per -> uart2 */
  4453. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4454. .master = &omap44xx_l4_per_hwmod,
  4455. .slave = &omap44xx_uart2_hwmod,
  4456. .clk = "l4_div_ck",
  4457. .addr = omap44xx_uart2_addrs,
  4458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4459. };
  4460. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4461. {
  4462. .pa_start = 0x48020000,
  4463. .pa_end = 0x480200ff,
  4464. .flags = ADDR_TYPE_RT
  4465. },
  4466. { }
  4467. };
  4468. /* l4_per -> uart3 */
  4469. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4470. .master = &omap44xx_l4_per_hwmod,
  4471. .slave = &omap44xx_uart3_hwmod,
  4472. .clk = "l4_div_ck",
  4473. .addr = omap44xx_uart3_addrs,
  4474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4475. };
  4476. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4477. {
  4478. .pa_start = 0x4806e000,
  4479. .pa_end = 0x4806e0ff,
  4480. .flags = ADDR_TYPE_RT
  4481. },
  4482. { }
  4483. };
  4484. /* l4_per -> uart4 */
  4485. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4486. .master = &omap44xx_l4_per_hwmod,
  4487. .slave = &omap44xx_uart4_hwmod,
  4488. .clk = "l4_div_ck",
  4489. .addr = omap44xx_uart4_addrs,
  4490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4491. };
  4492. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4493. {
  4494. .name = "uhh",
  4495. .pa_start = 0x4a064000,
  4496. .pa_end = 0x4a0647ff,
  4497. .flags = ADDR_TYPE_RT
  4498. },
  4499. {
  4500. .name = "ohci",
  4501. .pa_start = 0x4a064800,
  4502. .pa_end = 0x4a064bff,
  4503. },
  4504. {
  4505. .name = "ehci",
  4506. .pa_start = 0x4a064c00,
  4507. .pa_end = 0x4a064fff,
  4508. },
  4509. {}
  4510. };
  4511. /* l4_cfg -> usb_host_hs */
  4512. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4513. .master = &omap44xx_l4_cfg_hwmod,
  4514. .slave = &omap44xx_usb_host_hs_hwmod,
  4515. .clk = "l4_div_ck",
  4516. .addr = omap44xx_usb_host_hs_addrs,
  4517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4518. };
  4519. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4520. {
  4521. .pa_start = 0x4a0ab000,
  4522. .pa_end = 0x4a0ab003,
  4523. .flags = ADDR_TYPE_RT
  4524. },
  4525. { }
  4526. };
  4527. /* l4_cfg -> usb_otg_hs */
  4528. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4529. .master = &omap44xx_l4_cfg_hwmod,
  4530. .slave = &omap44xx_usb_otg_hs_hwmod,
  4531. .clk = "l4_div_ck",
  4532. .addr = omap44xx_usb_otg_hs_addrs,
  4533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4534. };
  4535. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4536. {
  4537. .name = "tll",
  4538. .pa_start = 0x4a062000,
  4539. .pa_end = 0x4a063fff,
  4540. .flags = ADDR_TYPE_RT
  4541. },
  4542. {}
  4543. };
  4544. /* l4_cfg -> usb_tll_hs */
  4545. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4546. .master = &omap44xx_l4_cfg_hwmod,
  4547. .slave = &omap44xx_usb_tll_hs_hwmod,
  4548. .clk = "l4_div_ck",
  4549. .addr = omap44xx_usb_tll_hs_addrs,
  4550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4551. };
  4552. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4553. {
  4554. .pa_start = 0x4a314000,
  4555. .pa_end = 0x4a31407f,
  4556. .flags = ADDR_TYPE_RT
  4557. },
  4558. { }
  4559. };
  4560. /* l4_wkup -> wd_timer2 */
  4561. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4562. .master = &omap44xx_l4_wkup_hwmod,
  4563. .slave = &omap44xx_wd_timer2_hwmod,
  4564. .clk = "l4_wkup_clk_mux_ck",
  4565. .addr = omap44xx_wd_timer2_addrs,
  4566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4567. };
  4568. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4569. {
  4570. .pa_start = 0x40130000,
  4571. .pa_end = 0x4013007f,
  4572. .flags = ADDR_TYPE_RT
  4573. },
  4574. { }
  4575. };
  4576. /* l4_abe -> wd_timer3 */
  4577. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4578. .master = &omap44xx_l4_abe_hwmod,
  4579. .slave = &omap44xx_wd_timer3_hwmod,
  4580. .clk = "ocp_abe_iclk",
  4581. .addr = omap44xx_wd_timer3_addrs,
  4582. .user = OCP_USER_MPU,
  4583. };
  4584. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4585. {
  4586. .pa_start = 0x49030000,
  4587. .pa_end = 0x4903007f,
  4588. .flags = ADDR_TYPE_RT
  4589. },
  4590. { }
  4591. };
  4592. /* l4_abe -> wd_timer3 (dma) */
  4593. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4594. .master = &omap44xx_l4_abe_hwmod,
  4595. .slave = &omap44xx_wd_timer3_hwmod,
  4596. .clk = "ocp_abe_iclk",
  4597. .addr = omap44xx_wd_timer3_dma_addrs,
  4598. .user = OCP_USER_SDMA,
  4599. };
  4600. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4601. &omap44xx_l3_main_1__dmm,
  4602. &omap44xx_mpu__dmm,
  4603. &omap44xx_dmm__emif_fw,
  4604. &omap44xx_l4_cfg__emif_fw,
  4605. &omap44xx_iva__l3_instr,
  4606. &omap44xx_l3_main_3__l3_instr,
  4607. &omap44xx_dsp__l3_main_1,
  4608. &omap44xx_dss__l3_main_1,
  4609. &omap44xx_l3_main_2__l3_main_1,
  4610. &omap44xx_l4_cfg__l3_main_1,
  4611. &omap44xx_mmc1__l3_main_1,
  4612. &omap44xx_mmc2__l3_main_1,
  4613. &omap44xx_mpu__l3_main_1,
  4614. &omap44xx_dma_system__l3_main_2,
  4615. &omap44xx_fdif__l3_main_2,
  4616. &omap44xx_gpu__l3_main_2,
  4617. &omap44xx_hsi__l3_main_2,
  4618. &omap44xx_ipu__l3_main_2,
  4619. &omap44xx_iss__l3_main_2,
  4620. &omap44xx_iva__l3_main_2,
  4621. &omap44xx_l3_main_1__l3_main_2,
  4622. &omap44xx_l4_cfg__l3_main_2,
  4623. &omap44xx_usb_host_hs__l3_main_2,
  4624. &omap44xx_usb_otg_hs__l3_main_2,
  4625. &omap44xx_l3_main_1__l3_main_3,
  4626. &omap44xx_l3_main_2__l3_main_3,
  4627. &omap44xx_l4_cfg__l3_main_3,
  4628. &omap44xx_aess__l4_abe,
  4629. &omap44xx_dsp__l4_abe,
  4630. &omap44xx_l3_main_1__l4_abe,
  4631. &omap44xx_mpu__l4_abe,
  4632. &omap44xx_l3_main_1__l4_cfg,
  4633. &omap44xx_l3_main_2__l4_per,
  4634. &omap44xx_l4_cfg__l4_wkup,
  4635. &omap44xx_mpu__mpu_private,
  4636. &omap44xx_l4_abe__aess,
  4637. &omap44xx_l4_abe__aess_dma,
  4638. &omap44xx_l4_wkup__counter_32k,
  4639. &omap44xx_l4_cfg__dma_system,
  4640. &omap44xx_l4_abe__dmic,
  4641. &omap44xx_l4_abe__dmic_dma,
  4642. &omap44xx_dsp__iva,
  4643. &omap44xx_l4_cfg__dsp,
  4644. &omap44xx_l3_main_2__dss,
  4645. &omap44xx_l4_per__dss,
  4646. &omap44xx_l3_main_2__dss_dispc,
  4647. &omap44xx_l4_per__dss_dispc,
  4648. &omap44xx_l3_main_2__dss_dsi1,
  4649. &omap44xx_l4_per__dss_dsi1,
  4650. &omap44xx_l3_main_2__dss_dsi2,
  4651. &omap44xx_l4_per__dss_dsi2,
  4652. &omap44xx_l3_main_2__dss_hdmi,
  4653. &omap44xx_l4_per__dss_hdmi,
  4654. &omap44xx_l3_main_2__dss_rfbi,
  4655. &omap44xx_l4_per__dss_rfbi,
  4656. &omap44xx_l3_main_2__dss_venc,
  4657. &omap44xx_l4_per__dss_venc,
  4658. &omap44xx_emif_fw__emif1,
  4659. &omap44xx_emif_fw__emif2,
  4660. &omap44xx_l4_cfg__fdif,
  4661. &omap44xx_l4_wkup__gpio1,
  4662. &omap44xx_l4_per__gpio2,
  4663. &omap44xx_l4_per__gpio3,
  4664. &omap44xx_l4_per__gpio4,
  4665. &omap44xx_l4_per__gpio5,
  4666. &omap44xx_l4_per__gpio6,
  4667. &omap44xx_l3_main_2__gpmc,
  4668. &omap44xx_l3_main_2__gpu,
  4669. &omap44xx_l4_per__hdq1w,
  4670. &omap44xx_l4_cfg__hsi,
  4671. &omap44xx_l4_per__i2c1,
  4672. &omap44xx_l4_per__i2c2,
  4673. &omap44xx_l4_per__i2c3,
  4674. &omap44xx_l4_per__i2c4,
  4675. &omap44xx_l3_main_2__ipu,
  4676. &omap44xx_l3_main_2__iss,
  4677. &omap44xx_l3_main_2__iva,
  4678. &omap44xx_l4_wkup__kbd,
  4679. &omap44xx_l4_cfg__mailbox,
  4680. &omap44xx_l4_abe__mcbsp1,
  4681. &omap44xx_l4_abe__mcbsp1_dma,
  4682. &omap44xx_l4_abe__mcbsp2,
  4683. &omap44xx_l4_abe__mcbsp2_dma,
  4684. &omap44xx_l4_abe__mcbsp3,
  4685. &omap44xx_l4_abe__mcbsp3_dma,
  4686. &omap44xx_l4_per__mcbsp4,
  4687. &omap44xx_l4_abe__mcpdm,
  4688. &omap44xx_l4_abe__mcpdm_dma,
  4689. &omap44xx_l4_per__mcspi1,
  4690. &omap44xx_l4_per__mcspi2,
  4691. &omap44xx_l4_per__mcspi3,
  4692. &omap44xx_l4_per__mcspi4,
  4693. &omap44xx_l4_per__mmc1,
  4694. &omap44xx_l4_per__mmc2,
  4695. &omap44xx_l4_per__mmc3,
  4696. &omap44xx_l4_per__mmc4,
  4697. &omap44xx_l4_per__mmc5,
  4698. &omap44xx_l4_abe__slimbus1,
  4699. &omap44xx_l4_abe__slimbus1_dma,
  4700. &omap44xx_l4_per__slimbus2,
  4701. &omap44xx_l4_cfg__smartreflex_core,
  4702. &omap44xx_l4_cfg__smartreflex_iva,
  4703. &omap44xx_l4_cfg__smartreflex_mpu,
  4704. &omap44xx_l4_cfg__spinlock,
  4705. &omap44xx_l4_wkup__timer1,
  4706. &omap44xx_l4_per__timer2,
  4707. &omap44xx_l4_per__timer3,
  4708. &omap44xx_l4_per__timer4,
  4709. &omap44xx_l4_abe__timer5,
  4710. &omap44xx_l4_abe__timer5_dma,
  4711. &omap44xx_l4_abe__timer6,
  4712. &omap44xx_l4_abe__timer6_dma,
  4713. &omap44xx_l4_abe__timer7,
  4714. &omap44xx_l4_abe__timer7_dma,
  4715. &omap44xx_l4_abe__timer8,
  4716. &omap44xx_l4_abe__timer8_dma,
  4717. &omap44xx_l4_per__timer9,
  4718. &omap44xx_l4_per__timer10,
  4719. &omap44xx_l4_per__timer11,
  4720. &omap44xx_l4_per__uart1,
  4721. &omap44xx_l4_per__uart2,
  4722. &omap44xx_l4_per__uart3,
  4723. &omap44xx_l4_per__uart4,
  4724. &omap44xx_l4_cfg__usb_host_hs,
  4725. &omap44xx_l4_cfg__usb_otg_hs,
  4726. &omap44xx_l4_cfg__usb_tll_hs,
  4727. &omap44xx_l4_wkup__wd_timer2,
  4728. &omap44xx_l4_abe__wd_timer3,
  4729. &omap44xx_l4_abe__wd_timer3_dma,
  4730. NULL,
  4731. };
  4732. int __init omap44xx_hwmod_init(void)
  4733. {
  4734. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4735. }