eq.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry)
  94. {
  95. unsigned long off = (entry & (eq->nent - 1)) * MLX4_EQ_ENTRY_SIZE;
  96. return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
  97. }
  98. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq)
  99. {
  100. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index);
  101. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  102. }
  103. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  104. {
  105. struct mlx4_eqe *eqe =
  106. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  107. return (!!(eqe->owner & 0x80) ^
  108. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  109. eqe : NULL;
  110. }
  111. void mlx4_gen_slave_eqe(struct work_struct *work)
  112. {
  113. struct mlx4_mfunc_master_ctx *master =
  114. container_of(work, struct mlx4_mfunc_master_ctx,
  115. slave_event_work);
  116. struct mlx4_mfunc *mfunc =
  117. container_of(master, struct mlx4_mfunc, master);
  118. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  119. struct mlx4_dev *dev = &priv->dev;
  120. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  121. struct mlx4_eqe *eqe;
  122. u8 slave;
  123. int i;
  124. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  125. eqe = next_slave_event_eqe(slave_eq)) {
  126. slave = eqe->slave_id;
  127. /* All active slaves need to receive the event */
  128. if (slave == ALL_SLAVES) {
  129. for (i = 0; i < dev->num_slaves; i++) {
  130. if (i != dev->caps.function &&
  131. master->slave_state[i].active)
  132. if (mlx4_GEN_EQE(dev, i, eqe))
  133. mlx4_warn(dev, "Failed to "
  134. " generate event "
  135. "for slave %d\n", i);
  136. }
  137. } else {
  138. if (mlx4_GEN_EQE(dev, slave, eqe))
  139. mlx4_warn(dev, "Failed to generate event "
  140. "for slave %d\n", slave);
  141. }
  142. ++slave_eq->cons;
  143. }
  144. }
  145. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  146. {
  147. struct mlx4_priv *priv = mlx4_priv(dev);
  148. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  149. struct mlx4_eqe *s_eqe;
  150. unsigned long flags;
  151. spin_lock_irqsave(&slave_eq->event_lock, flags);
  152. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  153. if ((!!(s_eqe->owner & 0x80)) ^
  154. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  155. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  156. "No free EQE on slave events queue\n", slave);
  157. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  158. return;
  159. }
  160. memcpy(s_eqe, eqe, sizeof(struct mlx4_eqe) - 1);
  161. s_eqe->slave_id = slave;
  162. /* ensure all information is written before setting the ownersip bit */
  163. wmb();
  164. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  165. ++slave_eq->prod;
  166. queue_work(priv->mfunc.master.comm_wq,
  167. &priv->mfunc.master.slave_event_work);
  168. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  169. }
  170. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  171. struct mlx4_eqe *eqe)
  172. {
  173. struct mlx4_priv *priv = mlx4_priv(dev);
  174. struct mlx4_slave_state *s_slave =
  175. &priv->mfunc.master.slave_state[slave];
  176. if (!s_slave->active) {
  177. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  178. return;
  179. }
  180. slave_event(dev, slave, eqe);
  181. }
  182. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  183. {
  184. struct mlx4_eqe eqe;
  185. struct mlx4_priv *priv = mlx4_priv(dev);
  186. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  187. if (!s_slave->active)
  188. return 0;
  189. memset(&eqe, 0, sizeof eqe);
  190. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  191. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  192. eqe.event.port_mgmt_change.port = port;
  193. return mlx4_GEN_EQE(dev, slave, &eqe);
  194. }
  195. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  196. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  197. {
  198. struct mlx4_eqe eqe;
  199. /*don't send if we don't have the that slave */
  200. if (dev->num_vfs < slave)
  201. return 0;
  202. memset(&eqe, 0, sizeof eqe);
  203. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  204. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  205. eqe.event.port_mgmt_change.port = port;
  206. return mlx4_GEN_EQE(dev, slave, &eqe);
  207. }
  208. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  209. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  210. u8 port_subtype_change)
  211. {
  212. struct mlx4_eqe eqe;
  213. /*don't send if we don't have the that slave */
  214. if (dev->num_vfs < slave)
  215. return 0;
  216. memset(&eqe, 0, sizeof eqe);
  217. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  218. eqe.subtype = port_subtype_change;
  219. eqe.event.port_change.port = cpu_to_be32(port << 28);
  220. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  221. port_subtype_change, slave, port);
  222. return mlx4_GEN_EQE(dev, slave, &eqe);
  223. }
  224. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  225. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  226. {
  227. struct mlx4_priv *priv = mlx4_priv(dev);
  228. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  229. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  230. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  231. __func__, slave, port);
  232. return SLAVE_PORT_DOWN;
  233. }
  234. return s_state[slave].port_state[port];
  235. }
  236. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  237. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  238. enum slave_port_state state)
  239. {
  240. struct mlx4_priv *priv = mlx4_priv(dev);
  241. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  242. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  243. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  244. __func__, slave, port);
  245. return -1;
  246. }
  247. s_state[slave].port_state[port] = state;
  248. return 0;
  249. }
  250. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  251. {
  252. int i;
  253. enum slave_port_gen_event gen_event;
  254. for (i = 0; i < dev->num_slaves; i++)
  255. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  256. }
  257. /**************************************************************************
  258. The function get as input the new event to that port,
  259. and according to the prev state change the slave's port state.
  260. The events are:
  261. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  262. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  263. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  264. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  265. ***************************************************************************/
  266. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  267. u8 port, int event,
  268. enum slave_port_gen_event *gen_event)
  269. {
  270. struct mlx4_priv *priv = mlx4_priv(dev);
  271. struct mlx4_slave_state *ctx = NULL;
  272. unsigned long flags;
  273. int ret = -1;
  274. enum slave_port_state cur_state =
  275. mlx4_get_slave_port_state(dev, slave, port);
  276. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  277. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  278. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  279. __func__, slave, port);
  280. return ret;
  281. }
  282. ctx = &priv->mfunc.master.slave_state[slave];
  283. spin_lock_irqsave(&ctx->lock, flags);
  284. switch (cur_state) {
  285. case SLAVE_PORT_DOWN:
  286. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  287. mlx4_set_slave_port_state(dev, slave, port,
  288. SLAVE_PENDING_UP);
  289. break;
  290. case SLAVE_PENDING_UP:
  291. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  292. mlx4_set_slave_port_state(dev, slave, port,
  293. SLAVE_PORT_DOWN);
  294. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  295. mlx4_set_slave_port_state(dev, slave, port,
  296. SLAVE_PORT_UP);
  297. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  298. }
  299. break;
  300. case SLAVE_PORT_UP:
  301. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  302. mlx4_set_slave_port_state(dev, slave, port,
  303. SLAVE_PORT_DOWN);
  304. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  305. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  306. event) {
  307. mlx4_set_slave_port_state(dev, slave, port,
  308. SLAVE_PENDING_UP);
  309. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  310. }
  311. break;
  312. default:
  313. pr_err("%s: BUG!!! UNKNOWN state: "
  314. "slave:%d, port:%d\n", __func__, slave, port);
  315. goto out;
  316. }
  317. ret = mlx4_get_slave_port_state(dev, slave, port);
  318. out:
  319. spin_unlock_irqrestore(&ctx->lock, flags);
  320. return ret;
  321. }
  322. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  323. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  324. {
  325. struct mlx4_eqe eqe;
  326. memset(&eqe, 0, sizeof eqe);
  327. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  328. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  329. eqe.event.port_mgmt_change.port = port;
  330. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  331. cpu_to_be32((u32) attr);
  332. slave_event(dev, ALL_SLAVES, &eqe);
  333. return 0;
  334. }
  335. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  336. void mlx4_master_handle_slave_flr(struct work_struct *work)
  337. {
  338. struct mlx4_mfunc_master_ctx *master =
  339. container_of(work, struct mlx4_mfunc_master_ctx,
  340. slave_flr_event_work);
  341. struct mlx4_mfunc *mfunc =
  342. container_of(master, struct mlx4_mfunc, master);
  343. struct mlx4_priv *priv =
  344. container_of(mfunc, struct mlx4_priv, mfunc);
  345. struct mlx4_dev *dev = &priv->dev;
  346. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  347. int i;
  348. int err;
  349. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  350. for (i = 0 ; i < dev->num_slaves; i++) {
  351. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  352. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  353. "clean slave: %d\n", i);
  354. mlx4_delete_all_resources_for_slave(dev, i);
  355. /*return the slave to running mode*/
  356. spin_lock(&priv->mfunc.master.slave_state_lock);
  357. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  358. slave_state[i].is_slave_going_down = 0;
  359. spin_unlock(&priv->mfunc.master.slave_state_lock);
  360. /*notify the FW:*/
  361. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  362. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  363. if (err)
  364. mlx4_warn(dev, "Failed to notify FW on "
  365. "FLR done (slave:%d)\n", i);
  366. }
  367. }
  368. }
  369. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  370. {
  371. struct mlx4_priv *priv = mlx4_priv(dev);
  372. struct mlx4_eqe *eqe;
  373. int cqn;
  374. int eqes_found = 0;
  375. int set_ci = 0;
  376. int port;
  377. int slave = 0;
  378. int ret;
  379. u32 flr_slave;
  380. u8 update_slave_state;
  381. int i;
  382. enum slave_port_gen_event gen_event;
  383. while ((eqe = next_eqe_sw(eq))) {
  384. /*
  385. * Make sure we read EQ entry contents after we've
  386. * checked the ownership bit.
  387. */
  388. rmb();
  389. switch (eqe->type) {
  390. case MLX4_EVENT_TYPE_COMP:
  391. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  392. mlx4_cq_completion(dev, cqn);
  393. break;
  394. case MLX4_EVENT_TYPE_PATH_MIG:
  395. case MLX4_EVENT_TYPE_COMM_EST:
  396. case MLX4_EVENT_TYPE_SQ_DRAINED:
  397. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  398. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  399. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  400. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  401. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  402. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  403. if (mlx4_is_master(dev)) {
  404. /* forward only to slave owning the QP */
  405. ret = mlx4_get_slave_from_resource_id(dev,
  406. RES_QP,
  407. be32_to_cpu(eqe->event.qp.qpn)
  408. & 0xffffff, &slave);
  409. if (ret && ret != -ENOENT) {
  410. mlx4_dbg(dev, "QP event %02x(%02x) on "
  411. "EQ %d at index %u: could "
  412. "not get slave id (%d)\n",
  413. eqe->type, eqe->subtype,
  414. eq->eqn, eq->cons_index, ret);
  415. break;
  416. }
  417. if (!ret && slave != dev->caps.function) {
  418. mlx4_slave_event(dev, slave, eqe);
  419. break;
  420. }
  421. }
  422. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  423. 0xffffff, eqe->type);
  424. break;
  425. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  426. mlx4_warn(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  427. __func__);
  428. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  429. if (mlx4_is_master(dev)) {
  430. /* forward only to slave owning the SRQ */
  431. ret = mlx4_get_slave_from_resource_id(dev,
  432. RES_SRQ,
  433. be32_to_cpu(eqe->event.srq.srqn)
  434. & 0xffffff,
  435. &slave);
  436. if (ret && ret != -ENOENT) {
  437. mlx4_warn(dev, "SRQ event %02x(%02x) "
  438. "on EQ %d at index %u: could"
  439. " not get slave id (%d)\n",
  440. eqe->type, eqe->subtype,
  441. eq->eqn, eq->cons_index, ret);
  442. break;
  443. }
  444. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  445. " event: %02x(%02x)\n", __func__,
  446. slave,
  447. be32_to_cpu(eqe->event.srq.srqn),
  448. eqe->type, eqe->subtype);
  449. if (!ret && slave != dev->caps.function) {
  450. mlx4_warn(dev, "%s: sending event "
  451. "%02x(%02x) to slave:%d\n",
  452. __func__, eqe->type,
  453. eqe->subtype, slave);
  454. mlx4_slave_event(dev, slave, eqe);
  455. break;
  456. }
  457. }
  458. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  459. 0xffffff, eqe->type);
  460. break;
  461. case MLX4_EVENT_TYPE_CMD:
  462. mlx4_cmd_event(dev,
  463. be16_to_cpu(eqe->event.cmd.token),
  464. eqe->event.cmd.status,
  465. be64_to_cpu(eqe->event.cmd.out_param));
  466. break;
  467. case MLX4_EVENT_TYPE_PORT_CHANGE:
  468. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  469. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  470. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  471. port);
  472. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  473. if (!mlx4_is_master(dev))
  474. break;
  475. for (i = 0; i < dev->num_slaves; i++) {
  476. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  477. if (i == mlx4_master_func_num(dev))
  478. continue;
  479. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  480. " to slave: %d, port:%d\n",
  481. __func__, i, port);
  482. mlx4_slave_event(dev, i, eqe);
  483. } else { /* IB port */
  484. set_and_calc_slave_port_state(dev, i, port,
  485. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  486. &gen_event);
  487. /*we can be in pending state, then do not send port_down event*/
  488. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  489. if (i == mlx4_master_func_num(dev))
  490. continue;
  491. mlx4_slave_event(dev, i, eqe);
  492. }
  493. }
  494. }
  495. } else {
  496. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  497. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  498. if (!mlx4_is_master(dev))
  499. break;
  500. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  501. for (i = 0; i < dev->num_slaves; i++) {
  502. if (i == mlx4_master_func_num(dev))
  503. continue;
  504. mlx4_slave_event(dev, i, eqe);
  505. }
  506. else /* IB port */
  507. /* port-up event will be sent to a slave when the
  508. * slave's alias-guid is set. This is done in alias_GUID.c
  509. */
  510. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  511. }
  512. break;
  513. case MLX4_EVENT_TYPE_CQ_ERROR:
  514. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  515. eqe->event.cq_err.syndrome == 1 ?
  516. "overrun" : "access violation",
  517. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  518. if (mlx4_is_master(dev)) {
  519. ret = mlx4_get_slave_from_resource_id(dev,
  520. RES_CQ,
  521. be32_to_cpu(eqe->event.cq_err.cqn)
  522. & 0xffffff, &slave);
  523. if (ret && ret != -ENOENT) {
  524. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  525. "EQ %d at index %u: could "
  526. "not get slave id (%d)\n",
  527. eqe->type, eqe->subtype,
  528. eq->eqn, eq->cons_index, ret);
  529. break;
  530. }
  531. if (!ret && slave != dev->caps.function) {
  532. mlx4_slave_event(dev, slave, eqe);
  533. break;
  534. }
  535. }
  536. mlx4_cq_event(dev,
  537. be32_to_cpu(eqe->event.cq_err.cqn)
  538. & 0xffffff,
  539. eqe->type);
  540. break;
  541. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  542. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  543. break;
  544. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  545. if (!mlx4_is_master(dev)) {
  546. mlx4_warn(dev, "Received comm channel event "
  547. "for non master device\n");
  548. break;
  549. }
  550. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  551. eqe->event.comm_channel_arm.bit_vec,
  552. sizeof eqe->event.comm_channel_arm.bit_vec);
  553. queue_work(priv->mfunc.master.comm_wq,
  554. &priv->mfunc.master.comm_work);
  555. break;
  556. case MLX4_EVENT_TYPE_FLR_EVENT:
  557. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  558. if (!mlx4_is_master(dev)) {
  559. mlx4_warn(dev, "Non-master function received"
  560. "FLR event\n");
  561. break;
  562. }
  563. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  564. if (flr_slave >= dev->num_slaves) {
  565. mlx4_warn(dev,
  566. "Got FLR for unknown function: %d\n",
  567. flr_slave);
  568. update_slave_state = 0;
  569. } else
  570. update_slave_state = 1;
  571. spin_lock(&priv->mfunc.master.slave_state_lock);
  572. if (update_slave_state) {
  573. priv->mfunc.master.slave_state[flr_slave].active = false;
  574. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  575. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  576. }
  577. spin_unlock(&priv->mfunc.master.slave_state_lock);
  578. queue_work(priv->mfunc.master.comm_wq,
  579. &priv->mfunc.master.slave_flr_event_work);
  580. break;
  581. case MLX4_EVENT_TYPE_FATAL_WARNING:
  582. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  583. if (mlx4_is_master(dev))
  584. for (i = 0; i < dev->num_slaves; i++) {
  585. mlx4_dbg(dev, "%s: Sending "
  586. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  587. " to slave: %d\n", __func__, i);
  588. if (i == dev->caps.function)
  589. continue;
  590. mlx4_slave_event(dev, i, eqe);
  591. }
  592. mlx4_err(dev, "Temperature Threshold was reached! "
  593. "Threshold: %d celsius degrees; "
  594. "Current Temperature: %d\n",
  595. be16_to_cpu(eqe->event.warming.warning_threshold),
  596. be16_to_cpu(eqe->event.warming.current_temperature));
  597. } else
  598. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  599. "subtype %02x on EQ %d at index %u. owner=%x, "
  600. "nent=0x%x, slave=%x, ownership=%s\n",
  601. eqe->type, eqe->subtype, eq->eqn,
  602. eq->cons_index, eqe->owner, eq->nent,
  603. eqe->slave_id,
  604. !!(eqe->owner & 0x80) ^
  605. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  606. break;
  607. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  608. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  609. (unsigned long) eqe);
  610. break;
  611. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  612. case MLX4_EVENT_TYPE_ECC_DETECT:
  613. default:
  614. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  615. "index %u. owner=%x, nent=0x%x, slave=%x, "
  616. "ownership=%s\n",
  617. eqe->type, eqe->subtype, eq->eqn,
  618. eq->cons_index, eqe->owner, eq->nent,
  619. eqe->slave_id,
  620. !!(eqe->owner & 0x80) ^
  621. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  622. break;
  623. };
  624. ++eq->cons_index;
  625. eqes_found = 1;
  626. ++set_ci;
  627. /*
  628. * The HCA will think the queue has overflowed if we
  629. * don't tell it we've been processing events. We
  630. * create our EQs with MLX4_NUM_SPARE_EQE extra
  631. * entries, so we must update our consumer index at
  632. * least that often.
  633. */
  634. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  635. eq_set_ci(eq, 0);
  636. set_ci = 0;
  637. }
  638. }
  639. eq_set_ci(eq, 1);
  640. return eqes_found;
  641. }
  642. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  643. {
  644. struct mlx4_dev *dev = dev_ptr;
  645. struct mlx4_priv *priv = mlx4_priv(dev);
  646. int work = 0;
  647. int i;
  648. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  649. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  650. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  651. return IRQ_RETVAL(work);
  652. }
  653. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  654. {
  655. struct mlx4_eq *eq = eq_ptr;
  656. struct mlx4_dev *dev = eq->dev;
  657. mlx4_eq_int(dev, eq);
  658. /* MSI-X vectors always belong to us */
  659. return IRQ_HANDLED;
  660. }
  661. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  662. struct mlx4_vhcr *vhcr,
  663. struct mlx4_cmd_mailbox *inbox,
  664. struct mlx4_cmd_mailbox *outbox,
  665. struct mlx4_cmd_info *cmd)
  666. {
  667. struct mlx4_priv *priv = mlx4_priv(dev);
  668. struct mlx4_slave_event_eq_info *event_eq =
  669. priv->mfunc.master.slave_state[slave].event_eq;
  670. u32 in_modifier = vhcr->in_modifier;
  671. u32 eqn = in_modifier & 0x1FF;
  672. u64 in_param = vhcr->in_param;
  673. int err = 0;
  674. int i;
  675. if (slave == dev->caps.function)
  676. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  677. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  678. MLX4_CMD_NATIVE);
  679. if (!err)
  680. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  681. if (in_param & (1LL << i))
  682. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  683. return err;
  684. }
  685. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  686. int eq_num)
  687. {
  688. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  689. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  690. MLX4_CMD_WRAPPED);
  691. }
  692. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  693. int eq_num)
  694. {
  695. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  696. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  697. MLX4_CMD_WRAPPED);
  698. }
  699. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  700. int eq_num)
  701. {
  702. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  703. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  704. MLX4_CMD_WRAPPED);
  705. }
  706. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  707. {
  708. /*
  709. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  710. * we need to map, take the difference of highest index and
  711. * the lowest index we'll use and add 1.
  712. */
  713. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  714. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  715. }
  716. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  717. {
  718. struct mlx4_priv *priv = mlx4_priv(dev);
  719. int index;
  720. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  721. if (!priv->eq_table.uar_map[index]) {
  722. priv->eq_table.uar_map[index] =
  723. ioremap(pci_resource_start(dev->pdev, 2) +
  724. ((eq->eqn / 4) << PAGE_SHIFT),
  725. PAGE_SIZE);
  726. if (!priv->eq_table.uar_map[index]) {
  727. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  728. eq->eqn);
  729. return NULL;
  730. }
  731. }
  732. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  733. }
  734. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  735. u8 intr, struct mlx4_eq *eq)
  736. {
  737. struct mlx4_priv *priv = mlx4_priv(dev);
  738. struct mlx4_cmd_mailbox *mailbox;
  739. struct mlx4_eq_context *eq_context;
  740. int npages;
  741. u64 *dma_list = NULL;
  742. dma_addr_t t;
  743. u64 mtt_addr;
  744. int err = -ENOMEM;
  745. int i;
  746. eq->dev = dev;
  747. eq->nent = roundup_pow_of_two(max(nent, 2));
  748. npages = PAGE_ALIGN(eq->nent * MLX4_EQ_ENTRY_SIZE) / PAGE_SIZE;
  749. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  750. GFP_KERNEL);
  751. if (!eq->page_list)
  752. goto err_out;
  753. for (i = 0; i < npages; ++i)
  754. eq->page_list[i].buf = NULL;
  755. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  756. if (!dma_list)
  757. goto err_out_free;
  758. mailbox = mlx4_alloc_cmd_mailbox(dev);
  759. if (IS_ERR(mailbox))
  760. goto err_out_free;
  761. eq_context = mailbox->buf;
  762. for (i = 0; i < npages; ++i) {
  763. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  764. PAGE_SIZE, &t, GFP_KERNEL);
  765. if (!eq->page_list[i].buf)
  766. goto err_out_free_pages;
  767. dma_list[i] = t;
  768. eq->page_list[i].map = t;
  769. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  770. }
  771. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  772. if (eq->eqn == -1)
  773. goto err_out_free_pages;
  774. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  775. if (!eq->doorbell) {
  776. err = -ENOMEM;
  777. goto err_out_free_eq;
  778. }
  779. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  780. if (err)
  781. goto err_out_free_eq;
  782. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  783. if (err)
  784. goto err_out_free_mtt;
  785. memset(eq_context, 0, sizeof *eq_context);
  786. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  787. MLX4_EQ_STATE_ARMED);
  788. eq_context->log_eq_size = ilog2(eq->nent);
  789. eq_context->intr = intr;
  790. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  791. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  792. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  793. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  794. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  795. if (err) {
  796. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  797. goto err_out_free_mtt;
  798. }
  799. kfree(dma_list);
  800. mlx4_free_cmd_mailbox(dev, mailbox);
  801. eq->cons_index = 0;
  802. return err;
  803. err_out_free_mtt:
  804. mlx4_mtt_cleanup(dev, &eq->mtt);
  805. err_out_free_eq:
  806. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  807. err_out_free_pages:
  808. for (i = 0; i < npages; ++i)
  809. if (eq->page_list[i].buf)
  810. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  811. eq->page_list[i].buf,
  812. eq->page_list[i].map);
  813. mlx4_free_cmd_mailbox(dev, mailbox);
  814. err_out_free:
  815. kfree(eq->page_list);
  816. kfree(dma_list);
  817. err_out:
  818. return err;
  819. }
  820. static void mlx4_free_eq(struct mlx4_dev *dev,
  821. struct mlx4_eq *eq)
  822. {
  823. struct mlx4_priv *priv = mlx4_priv(dev);
  824. struct mlx4_cmd_mailbox *mailbox;
  825. int err;
  826. int npages = PAGE_ALIGN(MLX4_EQ_ENTRY_SIZE * eq->nent) / PAGE_SIZE;
  827. int i;
  828. mailbox = mlx4_alloc_cmd_mailbox(dev);
  829. if (IS_ERR(mailbox))
  830. return;
  831. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  832. if (err)
  833. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  834. if (0) {
  835. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  836. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  837. if (i % 4 == 0)
  838. pr_cont("[%02x] ", i * 4);
  839. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  840. if ((i + 1) % 4 == 0)
  841. pr_cont("\n");
  842. }
  843. }
  844. mlx4_mtt_cleanup(dev, &eq->mtt);
  845. for (i = 0; i < npages; ++i)
  846. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  847. eq->page_list[i].buf,
  848. eq->page_list[i].map);
  849. kfree(eq->page_list);
  850. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  851. mlx4_free_cmd_mailbox(dev, mailbox);
  852. }
  853. static void mlx4_free_irqs(struct mlx4_dev *dev)
  854. {
  855. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  856. struct mlx4_priv *priv = mlx4_priv(dev);
  857. int i, vec;
  858. if (eq_table->have_irq)
  859. free_irq(dev->pdev->irq, dev);
  860. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  861. if (eq_table->eq[i].have_irq) {
  862. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  863. eq_table->eq[i].have_irq = 0;
  864. }
  865. for (i = 0; i < dev->caps.comp_pool; i++) {
  866. /*
  867. * Freeing the assigned irq's
  868. * all bits should be 0, but we need to validate
  869. */
  870. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  871. /* NO need protecting*/
  872. vec = dev->caps.num_comp_vectors + 1 + i;
  873. free_irq(priv->eq_table.eq[vec].irq,
  874. &priv->eq_table.eq[vec]);
  875. }
  876. }
  877. kfree(eq_table->irq_names);
  878. }
  879. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  880. {
  881. struct mlx4_priv *priv = mlx4_priv(dev);
  882. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  883. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  884. if (!priv->clr_base) {
  885. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  886. return -ENOMEM;
  887. }
  888. return 0;
  889. }
  890. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  891. {
  892. struct mlx4_priv *priv = mlx4_priv(dev);
  893. iounmap(priv->clr_base);
  894. }
  895. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  896. {
  897. struct mlx4_priv *priv = mlx4_priv(dev);
  898. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  899. sizeof *priv->eq_table.eq, GFP_KERNEL);
  900. if (!priv->eq_table.eq)
  901. return -ENOMEM;
  902. return 0;
  903. }
  904. void mlx4_free_eq_table(struct mlx4_dev *dev)
  905. {
  906. kfree(mlx4_priv(dev)->eq_table.eq);
  907. }
  908. int mlx4_init_eq_table(struct mlx4_dev *dev)
  909. {
  910. struct mlx4_priv *priv = mlx4_priv(dev);
  911. int err;
  912. int i;
  913. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  914. sizeof *priv->eq_table.uar_map,
  915. GFP_KERNEL);
  916. if (!priv->eq_table.uar_map) {
  917. err = -ENOMEM;
  918. goto err_out_free;
  919. }
  920. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  921. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  922. if (err)
  923. goto err_out_free;
  924. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  925. priv->eq_table.uar_map[i] = NULL;
  926. if (!mlx4_is_slave(dev)) {
  927. err = mlx4_map_clr_int(dev);
  928. if (err)
  929. goto err_out_bitmap;
  930. priv->eq_table.clr_mask =
  931. swab32(1 << (priv->eq_table.inta_pin & 31));
  932. priv->eq_table.clr_int = priv->clr_base +
  933. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  934. }
  935. priv->eq_table.irq_names =
  936. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  937. dev->caps.comp_pool),
  938. GFP_KERNEL);
  939. if (!priv->eq_table.irq_names) {
  940. err = -ENOMEM;
  941. goto err_out_bitmap;
  942. }
  943. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  944. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  945. dev->caps.reserved_cqs +
  946. MLX4_NUM_SPARE_EQE,
  947. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  948. &priv->eq_table.eq[i]);
  949. if (err) {
  950. --i;
  951. goto err_out_unmap;
  952. }
  953. }
  954. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  955. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  956. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  957. if (err)
  958. goto err_out_comp;
  959. /*if additional completion vectors poolsize is 0 this loop will not run*/
  960. for (i = dev->caps.num_comp_vectors + 1;
  961. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  962. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  963. dev->caps.reserved_cqs +
  964. MLX4_NUM_SPARE_EQE,
  965. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  966. &priv->eq_table.eq[i]);
  967. if (err) {
  968. --i;
  969. goto err_out_unmap;
  970. }
  971. }
  972. if (dev->flags & MLX4_FLAG_MSI_X) {
  973. const char *eq_name;
  974. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  975. if (i < dev->caps.num_comp_vectors) {
  976. snprintf(priv->eq_table.irq_names +
  977. i * MLX4_IRQNAME_SIZE,
  978. MLX4_IRQNAME_SIZE,
  979. "mlx4-comp-%d@pci:%s", i,
  980. pci_name(dev->pdev));
  981. } else {
  982. snprintf(priv->eq_table.irq_names +
  983. i * MLX4_IRQNAME_SIZE,
  984. MLX4_IRQNAME_SIZE,
  985. "mlx4-async@pci:%s",
  986. pci_name(dev->pdev));
  987. }
  988. eq_name = priv->eq_table.irq_names +
  989. i * MLX4_IRQNAME_SIZE;
  990. err = request_irq(priv->eq_table.eq[i].irq,
  991. mlx4_msi_x_interrupt, 0, eq_name,
  992. priv->eq_table.eq + i);
  993. if (err)
  994. goto err_out_async;
  995. priv->eq_table.eq[i].have_irq = 1;
  996. }
  997. } else {
  998. snprintf(priv->eq_table.irq_names,
  999. MLX4_IRQNAME_SIZE,
  1000. DRV_NAME "@pci:%s",
  1001. pci_name(dev->pdev));
  1002. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1003. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1004. if (err)
  1005. goto err_out_async;
  1006. priv->eq_table.have_irq = 1;
  1007. }
  1008. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1009. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1010. if (err)
  1011. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1012. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1013. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1014. eq_set_ci(&priv->eq_table.eq[i], 1);
  1015. return 0;
  1016. err_out_async:
  1017. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1018. err_out_comp:
  1019. i = dev->caps.num_comp_vectors - 1;
  1020. err_out_unmap:
  1021. while (i >= 0) {
  1022. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1023. --i;
  1024. }
  1025. if (!mlx4_is_slave(dev))
  1026. mlx4_unmap_clr_int(dev);
  1027. mlx4_free_irqs(dev);
  1028. err_out_bitmap:
  1029. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1030. err_out_free:
  1031. kfree(priv->eq_table.uar_map);
  1032. return err;
  1033. }
  1034. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1035. {
  1036. struct mlx4_priv *priv = mlx4_priv(dev);
  1037. int i;
  1038. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1039. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1040. mlx4_free_irqs(dev);
  1041. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1042. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1043. if (!mlx4_is_slave(dev))
  1044. mlx4_unmap_clr_int(dev);
  1045. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  1046. if (priv->eq_table.uar_map[i])
  1047. iounmap(priv->eq_table.uar_map[i]);
  1048. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1049. kfree(priv->eq_table.uar_map);
  1050. }
  1051. /* A test that verifies that we can accept interrupts on all
  1052. * the irq vectors of the device.
  1053. * Interrupts are checked using the NOP command.
  1054. */
  1055. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1056. {
  1057. struct mlx4_priv *priv = mlx4_priv(dev);
  1058. int i;
  1059. int err;
  1060. err = mlx4_NOP(dev);
  1061. /* When not in MSI_X, there is only one irq to check */
  1062. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1063. return err;
  1064. /* A loop over all completion vectors, for each vector we will check
  1065. * whether it works by mapping command completions to that vector
  1066. * and performing a NOP command
  1067. */
  1068. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1069. /* Temporary use polling for command completions */
  1070. mlx4_cmd_use_polling(dev);
  1071. /* Map the new eq to handle all asyncronous events */
  1072. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1073. priv->eq_table.eq[i].eqn);
  1074. if (err) {
  1075. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1076. mlx4_cmd_use_events(dev);
  1077. break;
  1078. }
  1079. /* Go back to using events */
  1080. mlx4_cmd_use_events(dev);
  1081. err = mlx4_NOP(dev);
  1082. }
  1083. /* Return to default */
  1084. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1085. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1086. return err;
  1087. }
  1088. EXPORT_SYMBOL(mlx4_test_interrupts);
  1089. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1090. int *vector)
  1091. {
  1092. struct mlx4_priv *priv = mlx4_priv(dev);
  1093. int vec = 0, err = 0, i;
  1094. mutex_lock(&priv->msix_ctl.pool_lock);
  1095. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1096. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1097. priv->msix_ctl.pool_bm |= 1ULL << i;
  1098. vec = dev->caps.num_comp_vectors + 1 + i;
  1099. snprintf(priv->eq_table.irq_names +
  1100. vec * MLX4_IRQNAME_SIZE,
  1101. MLX4_IRQNAME_SIZE, "%s", name);
  1102. #ifdef CONFIG_RFS_ACCEL
  1103. if (rmap) {
  1104. err = irq_cpu_rmap_add(rmap,
  1105. priv->eq_table.eq[vec].irq);
  1106. if (err)
  1107. mlx4_warn(dev, "Failed adding irq rmap\n");
  1108. }
  1109. #endif
  1110. err = request_irq(priv->eq_table.eq[vec].irq,
  1111. mlx4_msi_x_interrupt, 0,
  1112. &priv->eq_table.irq_names[vec<<5],
  1113. priv->eq_table.eq + vec);
  1114. if (err) {
  1115. /*zero out bit by fliping it*/
  1116. priv->msix_ctl.pool_bm ^= 1 << i;
  1117. vec = 0;
  1118. continue;
  1119. /*we dont want to break here*/
  1120. }
  1121. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1122. }
  1123. }
  1124. mutex_unlock(&priv->msix_ctl.pool_lock);
  1125. if (vec) {
  1126. *vector = vec;
  1127. } else {
  1128. *vector = 0;
  1129. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1130. }
  1131. return err;
  1132. }
  1133. EXPORT_SYMBOL(mlx4_assign_eq);
  1134. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1135. {
  1136. struct mlx4_priv *priv = mlx4_priv(dev);
  1137. /*bm index*/
  1138. int i = vec - dev->caps.num_comp_vectors - 1;
  1139. if (likely(i >= 0)) {
  1140. /*sanity check , making sure were not trying to free irq's
  1141. Belonging to a legacy EQ*/
  1142. mutex_lock(&priv->msix_ctl.pool_lock);
  1143. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1144. free_irq(priv->eq_table.eq[vec].irq,
  1145. &priv->eq_table.eq[vec]);
  1146. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1147. }
  1148. mutex_unlock(&priv->msix_ctl.pool_lock);
  1149. }
  1150. }
  1151. EXPORT_SYMBOL(mlx4_release_eq);