nouveau_dma.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #include "nouveau_bo.h"
  29. #include "nouveau_chan.h"
  30. int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  31. void nv50_dma_push(struct nouveau_channel *, struct nouveau_bo *,
  32. int delta, int length);
  33. /*
  34. * There's a hw race condition where you can't jump to your PUT offset,
  35. * to avoid this we jump to offset + SKIPS and fill the difference with
  36. * NOPs.
  37. *
  38. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  39. * a SKIPS value of 8. Lets assume that the race condition is to do
  40. * with writing into the fetch area, we configure a fetch size of 128
  41. * bytes so we need a larger SKIPS value.
  42. */
  43. #define NOUVEAU_DMA_SKIPS (128 / 4)
  44. /* Hardcoded object assignments to subchannels (subchannel id). */
  45. enum {
  46. NvSubCtxSurf2D = 0,
  47. NvSubSw = 1,
  48. NvSubImageBlit = 2,
  49. NvSubGdiRect = 3,
  50. NvSub2D = 3, /* DO NOT CHANGE - hardcoded for kepler gr fifo */
  51. NvSubCopy = 4, /* DO NOT CHANGE - hardcoded for kepler gr fifo */
  52. FermiSw = 5, /* DO NOT CHANGE (well.. 6/7 will work...) */
  53. };
  54. /* Object handles. */
  55. enum {
  56. NvM2MF = 0x80000001,
  57. NvDmaFB = 0x80000002,
  58. NvDmaTT = 0x80000003,
  59. NvNotify0 = 0x80000006,
  60. Nv2D = 0x80000007,
  61. NvCtxSurf2D = 0x80000008,
  62. NvRop = 0x80000009,
  63. NvImagePatt = 0x8000000a,
  64. NvClipRect = 0x8000000b,
  65. NvGdiRect = 0x8000000c,
  66. NvImageBlit = 0x8000000d,
  67. NvSw = 0x8000000e,
  68. NvSema = 0x8000000f,
  69. NvEvoSema0 = 0x80000010,
  70. NvEvoSema1 = 0x80000011,
  71. NvNotify1 = 0x80000012,
  72. /* G80+ display objects */
  73. NvEvoVRAM = 0x01000000,
  74. NvEvoFB16 = 0x01000001,
  75. NvEvoFB32 = 0x01000002,
  76. NvEvoVRAM_LP = 0x01000003,
  77. NvEvoSync = 0xcafe0000
  78. };
  79. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  80. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  81. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  82. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  83. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  84. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  85. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  86. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  87. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  88. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  89. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  90. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  91. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  92. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  93. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  94. static __must_check inline int
  95. RING_SPACE(struct nouveau_channel *chan, int size)
  96. {
  97. int ret;
  98. ret = nouveau_dma_wait(chan, 1, size);
  99. if (ret)
  100. return ret;
  101. chan->dma.free -= size;
  102. return 0;
  103. }
  104. static inline void
  105. OUT_RING(struct nouveau_channel *chan, int data)
  106. {
  107. nouveau_bo_wr32(chan->push.buffer, chan->dma.cur++, data);
  108. }
  109. extern void
  110. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  111. static inline void
  112. BEGIN_NV04(struct nouveau_channel *chan, int subc, int mthd, int size)
  113. {
  114. OUT_RING(chan, 0x00000000 | (subc << 13) | (size << 18) | mthd);
  115. }
  116. static inline void
  117. BEGIN_NI04(struct nouveau_channel *chan, int subc, int mthd, int size)
  118. {
  119. OUT_RING(chan, 0x40000000 | (subc << 13) | (size << 18) | mthd);
  120. }
  121. static inline void
  122. BEGIN_NVC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  123. {
  124. OUT_RING(chan, 0x20000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  125. }
  126. static inline void
  127. BEGIN_NIC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  128. {
  129. OUT_RING(chan, 0x60000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  130. }
  131. static inline void
  132. BEGIN_IMC0(struct nouveau_channel *chan, int subc, int mthd, u16 data)
  133. {
  134. OUT_RING(chan, 0x80000000 | (data << 16) | (subc << 13) | (mthd >> 2));
  135. }
  136. #define WRITE_PUT(val) do { \
  137. DRM_MEMORYBARRIER(); \
  138. nouveau_bo_rd32(chan->push.buffer, 0); \
  139. nv_wo32(chan->object, chan->user_put, ((val) << 2) + chan->push.vma.offset); \
  140. } while (0)
  141. static inline void
  142. FIRE_RING(struct nouveau_channel *chan)
  143. {
  144. if (chan->dma.cur == chan->dma.put)
  145. return;
  146. chan->accel_done = true;
  147. if (chan->dma.ib_max) {
  148. nv50_dma_push(chan, chan->push.buffer, chan->dma.put << 2,
  149. (chan->dma.cur - chan->dma.put) << 2);
  150. } else {
  151. WRITE_PUT(chan->dma.cur);
  152. }
  153. chan->dma.put = chan->dma.cur;
  154. }
  155. static inline void
  156. WIND_RING(struct nouveau_channel *chan)
  157. {
  158. chan->dma.cur = chan->dma.put;
  159. }
  160. /* FIFO methods */
  161. #define NV01_SUBCHAN_OBJECT 0x00000000
  162. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  163. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  164. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  165. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  166. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  167. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  168. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  169. #define NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD 0x00001000
  170. #define NV84_SUBCHAN_UEVENT 0x00000020
  171. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  172. #define NV10_SUBCHAN_REF_CNT 0x00000050
  173. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  174. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  175. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  176. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  177. #define NV40_SUBCHAN_YIELD 0x00000080
  178. /* NV_SW object class */
  179. #define NV_SW_DMA_VBLSEM 0x0000018c
  180. #define NV_SW_VBLSEM_OFFSET 0x00000400
  181. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  182. #define NV_SW_VBLSEM_RELEASE 0x00000408
  183. #define NV_SW_PAGE_FLIP 0x00000500
  184. #endif