netxen_nic_hw.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <linux/firmware.h>
  34. #include <net/ip.h>
  35. #define MASK(n) ((1ULL<<(n))-1)
  36. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  38. #define MS_WIN(addr) (addr & 0x0ffc0000)
  39. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  40. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  41. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  42. #define CRB_WINDOW_2M (0x130060)
  43. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  44. #define CRB_INDIRECT_2M (0x1e0000UL)
  45. #define CRB_WIN_LOCK_TIMEOUT 100000000
  46. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  47. {{{0, 0, 0, 0} } }, /* 0: PCI */
  48. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  49. {1, 0x0110000, 0x0120000, 0x130000},
  50. {1, 0x0120000, 0x0122000, 0x124000},
  51. {1, 0x0130000, 0x0132000, 0x126000},
  52. {1, 0x0140000, 0x0142000, 0x128000},
  53. {1, 0x0150000, 0x0152000, 0x12a000},
  54. {1, 0x0160000, 0x0170000, 0x110000},
  55. {1, 0x0170000, 0x0172000, 0x12e000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {1, 0x01e0000, 0x01e0800, 0x122000},
  63. {0, 0x0000000, 0x0000000, 0x000000} } },
  64. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  65. {{{0, 0, 0, 0} } }, /* 3: */
  66. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  67. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  68. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  69. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  70. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  86. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  102. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  118. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  134. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  135. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  136. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  137. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  138. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  139. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  140. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  141. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  142. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  143. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  144. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  145. {{{0, 0, 0, 0} } }, /* 23: */
  146. {{{0, 0, 0, 0} } }, /* 24: */
  147. {{{0, 0, 0, 0} } }, /* 25: */
  148. {{{0, 0, 0, 0} } }, /* 26: */
  149. {{{0, 0, 0, 0} } }, /* 27: */
  150. {{{0, 0, 0, 0} } }, /* 28: */
  151. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  152. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  153. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  154. {{{0} } }, /* 32: PCI */
  155. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  156. {1, 0x2110000, 0x2120000, 0x130000},
  157. {1, 0x2120000, 0x2122000, 0x124000},
  158. {1, 0x2130000, 0x2132000, 0x126000},
  159. {1, 0x2140000, 0x2142000, 0x128000},
  160. {1, 0x2150000, 0x2152000, 0x12a000},
  161. {1, 0x2160000, 0x2170000, 0x110000},
  162. {1, 0x2170000, 0x2172000, 0x12e000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000} } },
  171. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  172. {{{0} } }, /* 35: */
  173. {{{0} } }, /* 36: */
  174. {{{0} } }, /* 37: */
  175. {{{0} } }, /* 38: */
  176. {{{0} } }, /* 39: */
  177. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  178. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  179. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  180. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  181. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  182. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  183. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  184. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  185. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  186. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  187. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  188. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  189. {{{0} } }, /* 52: */
  190. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  191. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  192. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  193. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  194. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  195. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  196. {{{0} } }, /* 59: I2C0 */
  197. {{{0} } }, /* 60: I2C1 */
  198. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  199. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  200. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  201. };
  202. /*
  203. * top 12 bits of crb internal address (hub, agent)
  204. */
  205. static unsigned crb_hub_agt[64] =
  206. {
  207. 0,
  208. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  209. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  211. 0,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  213. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  234. 0,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  242. 0,
  243. 0,
  244. 0,
  245. 0,
  246. 0,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  270. 0,
  271. };
  272. /* PCI Windowing for DDR regions. */
  273. #define ADDR_IN_RANGE(addr, low, high) \
  274. (((addr) <= (high)) && ((addr) >= (low)))
  275. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  276. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  277. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  278. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  279. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  280. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  281. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  282. {
  283. struct netxen_adapter *adapter = netdev_priv(netdev);
  284. struct sockaddr *addr = p;
  285. if (netif_running(netdev))
  286. return -EBUSY;
  287. if (!is_valid_ether_addr(addr->sa_data))
  288. return -EADDRNOTAVAIL;
  289. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  290. /* For P3, MAC addr is not set in NIU */
  291. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  292. if (adapter->macaddr_set)
  293. adapter->macaddr_set(adapter, addr->sa_data);
  294. return 0;
  295. }
  296. #define NETXEN_UNICAST_ADDR(port, index) \
  297. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  298. #define NETXEN_MCAST_ADDR(port, index) \
  299. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  300. #define MAC_HI(addr) \
  301. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  302. #define MAC_LO(addr) \
  303. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  304. static int
  305. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  306. {
  307. u32 val = 0;
  308. u16 port = adapter->physical_port;
  309. u8 *addr = adapter->netdev->dev_addr;
  310. if (adapter->mc_enabled)
  311. return 0;
  312. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  313. val |= (1UL << (28+port));
  314. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. /* add broadcast addr to filter */
  316. val = 0xffffff;
  317. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  318. netxen_crb_writelit_adapter(adapter,
  319. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  320. /* add station addr to filter */
  321. val = MAC_HI(addr);
  322. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  323. val = MAC_LO(addr);
  324. netxen_crb_writelit_adapter(adapter,
  325. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  326. adapter->mc_enabled = 1;
  327. return 0;
  328. }
  329. static int
  330. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  331. {
  332. u32 val = 0;
  333. u16 port = adapter->physical_port;
  334. u8 *addr = adapter->netdev->dev_addr;
  335. if (!adapter->mc_enabled)
  336. return 0;
  337. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  338. val &= ~(1UL << (28+port));
  339. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val = MAC_HI(addr);
  341. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  342. val = MAC_LO(addr);
  343. netxen_crb_writelit_adapter(adapter,
  344. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  345. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  346. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  347. adapter->mc_enabled = 0;
  348. return 0;
  349. }
  350. static int
  351. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  352. int index, u8 *addr)
  353. {
  354. u32 hi = 0, lo = 0;
  355. u16 port = adapter->physical_port;
  356. lo = MAC_LO(addr);
  357. hi = MAC_HI(addr);
  358. netxen_crb_writelit_adapter(adapter,
  359. NETXEN_MCAST_ADDR(port, index), hi);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index)+4, lo);
  362. return 0;
  363. }
  364. void netxen_p2_nic_set_multi(struct net_device *netdev)
  365. {
  366. struct netxen_adapter *adapter = netdev_priv(netdev);
  367. struct dev_mc_list *mc_ptr;
  368. u8 null_addr[6];
  369. int index = 0;
  370. memset(null_addr, 0, 6);
  371. if (netdev->flags & IFF_PROMISC) {
  372. adapter->set_promisc(adapter,
  373. NETXEN_NIU_PROMISC_MODE);
  374. /* Full promiscuous mode */
  375. netxen_nic_disable_mcast_filter(adapter);
  376. return;
  377. }
  378. if (netdev->mc_count == 0) {
  379. adapter->set_promisc(adapter,
  380. NETXEN_NIU_NON_PROMISC_MODE);
  381. netxen_nic_disable_mcast_filter(adapter);
  382. return;
  383. }
  384. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  385. if (netdev->flags & IFF_ALLMULTI ||
  386. netdev->mc_count > adapter->max_mc_count) {
  387. netxen_nic_disable_mcast_filter(adapter);
  388. return;
  389. }
  390. netxen_nic_enable_mcast_filter(adapter);
  391. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  392. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  393. if (index != netdev->mc_count)
  394. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  395. netxen_nic_driver_name, netdev->name);
  396. /* Clear out remaining addresses */
  397. for (; index < adapter->max_mc_count; index++)
  398. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  399. }
  400. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  401. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  402. {
  403. nx_mac_list_t *cur, *prev;
  404. /* if in del_list, move it to adapter->mac_list */
  405. for (cur = *del_list, prev = NULL; cur;) {
  406. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  407. if (prev == NULL)
  408. *del_list = cur->next;
  409. else
  410. prev->next = cur->next;
  411. cur->next = adapter->mac_list;
  412. adapter->mac_list = cur;
  413. return 0;
  414. }
  415. prev = cur;
  416. cur = cur->next;
  417. }
  418. /* make sure to add each mac address only once */
  419. for (cur = adapter->mac_list; cur; cur = cur->next) {
  420. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  421. return 0;
  422. }
  423. /* not in del_list, create new entry and add to add_list */
  424. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  425. if (cur == NULL) {
  426. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  427. "not work properly from now.\n", __func__);
  428. return -1;
  429. }
  430. memcpy(cur->mac_addr, addr, ETH_ALEN);
  431. cur->next = *add_list;
  432. *add_list = cur;
  433. return 0;
  434. }
  435. static int
  436. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  437. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  438. {
  439. uint32_t i, producer;
  440. struct netxen_cmd_buffer *pbuf;
  441. struct cmd_desc_type0 *cmd_desc;
  442. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  443. printk(KERN_WARNING "%s: Too many command descriptors in a "
  444. "request\n", __func__);
  445. return -EINVAL;
  446. }
  447. i = 0;
  448. netif_tx_lock_bh(adapter->netdev);
  449. producer = adapter->cmd_producer;
  450. do {
  451. cmd_desc = &cmd_desc_arr[i];
  452. pbuf = &adapter->cmd_buf_arr[producer];
  453. pbuf->skb = NULL;
  454. pbuf->frag_count = 0;
  455. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  456. memcpy(&adapter->ahw.cmd_desc_head[producer],
  457. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  458. producer = get_next_index(producer,
  459. adapter->max_tx_desc_count);
  460. i++;
  461. } while (i != nr_elements);
  462. adapter->cmd_producer = producer;
  463. /* write producer index to start the xmit */
  464. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  465. netif_tx_unlock_bh(adapter->netdev);
  466. return 0;
  467. }
  468. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  469. u8 *addr, unsigned op)
  470. {
  471. struct netxen_adapter *adapter = netdev_priv(dev);
  472. nx_nic_req_t req;
  473. nx_mac_req_t *mac_req;
  474. u64 word;
  475. int rv;
  476. memset(&req, 0, sizeof(nx_nic_req_t));
  477. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  478. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  479. req.req_hdr = cpu_to_le64(word);
  480. mac_req = (nx_mac_req_t *)&req.words[0];
  481. mac_req->op = op;
  482. memcpy(mac_req->mac_addr, addr, 6);
  483. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  484. if (rv != 0) {
  485. printk(KERN_ERR "ERROR. Could not send mac update\n");
  486. return rv;
  487. }
  488. return 0;
  489. }
  490. void netxen_p3_nic_set_multi(struct net_device *netdev)
  491. {
  492. struct netxen_adapter *adapter = netdev_priv(netdev);
  493. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  494. struct dev_mc_list *mc_ptr;
  495. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  496. u32 mode = VPORT_MISS_MODE_DROP;
  497. del_list = adapter->mac_list;
  498. adapter->mac_list = NULL;
  499. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  500. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  501. if (netdev->flags & IFF_PROMISC) {
  502. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  503. goto send_fw_cmd;
  504. }
  505. if ((netdev->flags & IFF_ALLMULTI) ||
  506. (netdev->mc_count > adapter->max_mc_count)) {
  507. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  508. goto send_fw_cmd;
  509. }
  510. if (netdev->mc_count > 0) {
  511. for (mc_ptr = netdev->mc_list; mc_ptr;
  512. mc_ptr = mc_ptr->next) {
  513. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  514. &add_list, &del_list);
  515. }
  516. }
  517. send_fw_cmd:
  518. adapter->set_promisc(adapter, mode);
  519. for (cur = del_list; cur;) {
  520. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  521. next = cur->next;
  522. kfree(cur);
  523. cur = next;
  524. }
  525. for (cur = add_list; cur;) {
  526. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  527. next = cur->next;
  528. cur->next = adapter->mac_list;
  529. adapter->mac_list = cur;
  530. cur = next;
  531. }
  532. }
  533. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  534. {
  535. nx_nic_req_t req;
  536. u64 word;
  537. memset(&req, 0, sizeof(nx_nic_req_t));
  538. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  539. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  540. ((u64)adapter->portnum << 16);
  541. req.req_hdr = cpu_to_le64(word);
  542. req.words[0] = cpu_to_le64(mode);
  543. return netxen_send_cmd_descs(adapter,
  544. (struct cmd_desc_type0 *)&req, 1);
  545. }
  546. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  547. {
  548. nx_mac_list_t *cur, *next;
  549. cur = adapter->mac_list;
  550. while (cur) {
  551. next = cur->next;
  552. kfree(cur);
  553. cur = next;
  554. }
  555. }
  556. #define NETXEN_CONFIG_INTR_COALESCE 3
  557. /*
  558. * Send the interrupt coalescing parameter set by ethtool to the card.
  559. */
  560. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  561. {
  562. nx_nic_req_t req;
  563. u64 word;
  564. int rv;
  565. memset(&req, 0, sizeof(nx_nic_req_t));
  566. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  567. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  568. req.req_hdr = cpu_to_le64(word);
  569. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  570. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  571. if (rv != 0) {
  572. printk(KERN_ERR "ERROR. Could not send "
  573. "interrupt coalescing parameters\n");
  574. }
  575. return rv;
  576. }
  577. /*
  578. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  579. * @returns 0 on success, negative on failure
  580. */
  581. #define MTU_FUDGE_FACTOR 100
  582. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  583. {
  584. struct netxen_adapter *adapter = netdev_priv(netdev);
  585. int max_mtu;
  586. int rc = 0;
  587. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  588. max_mtu = P3_MAX_MTU;
  589. else
  590. max_mtu = P2_MAX_MTU;
  591. if (mtu > max_mtu) {
  592. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  593. netdev->name, max_mtu);
  594. return -EINVAL;
  595. }
  596. if (adapter->set_mtu)
  597. rc = adapter->set_mtu(adapter, mtu);
  598. if (!rc)
  599. netdev->mtu = mtu;
  600. return rc;
  601. }
  602. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  603. {
  604. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  605. int addr, val01, val02, i, j;
  606. /* if the flash size less than 4Mb, make huge war cry and die */
  607. for (j = 1; j < 4; j++) {
  608. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  609. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  610. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  611. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  612. &val02) == 0) {
  613. if (val01 == val02)
  614. return -1;
  615. } else
  616. return -1;
  617. }
  618. }
  619. return 0;
  620. }
  621. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  622. int size, __le32 * buf)
  623. {
  624. int i, v, addr;
  625. __le32 *ptr32;
  626. addr = base;
  627. ptr32 = buf;
  628. for (i = 0; i < size / sizeof(u32); i++) {
  629. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  630. return -1;
  631. *ptr32 = cpu_to_le32(v);
  632. ptr32++;
  633. addr += sizeof(u32);
  634. }
  635. if ((char *)buf + size > (char *)ptr32) {
  636. __le32 local;
  637. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  638. return -1;
  639. local = cpu_to_le32(v);
  640. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  641. }
  642. return 0;
  643. }
  644. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  645. {
  646. __le32 *pmac = (__le32 *) mac;
  647. u32 offset;
  648. offset = NETXEN_USER_START +
  649. offsetof(struct netxen_new_user_info, mac_addr) +
  650. adapter->portnum * sizeof(u64);
  651. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  652. return -1;
  653. if (*mac == cpu_to_le64(~0ULL)) {
  654. offset = NETXEN_USER_START_OLD +
  655. offsetof(struct netxen_user_old_info, mac_addr) +
  656. adapter->portnum * sizeof(u64);
  657. if (netxen_get_flash_block(adapter,
  658. offset, sizeof(u64), pmac) == -1)
  659. return -1;
  660. if (*mac == cpu_to_le64(~0ULL))
  661. return -1;
  662. }
  663. return 0;
  664. }
  665. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  666. {
  667. uint32_t crbaddr, mac_hi, mac_lo;
  668. int pci_func = adapter->ahw.pci_func;
  669. crbaddr = CRB_MAC_BLOCK_START +
  670. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  671. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  672. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  673. if (pci_func & 1)
  674. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  675. else
  676. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  677. return 0;
  678. }
  679. #define CRB_WIN_LOCK_TIMEOUT 100000000
  680. static int crb_win_lock(struct netxen_adapter *adapter)
  681. {
  682. int done = 0, timeout = 0;
  683. while (!done) {
  684. /* acquire semaphore3 from PCI HW block */
  685. adapter->hw_read_wx(adapter,
  686. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  687. if (done == 1)
  688. break;
  689. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  690. return -1;
  691. timeout++;
  692. udelay(1);
  693. }
  694. netxen_crb_writelit_adapter(adapter,
  695. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  696. return 0;
  697. }
  698. static void crb_win_unlock(struct netxen_adapter *adapter)
  699. {
  700. int val;
  701. adapter->hw_read_wx(adapter,
  702. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  703. }
  704. /*
  705. * Changes the CRB window to the specified window.
  706. */
  707. void
  708. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  709. {
  710. void __iomem *offset;
  711. u32 tmp;
  712. int count = 0;
  713. uint8_t func = adapter->ahw.pci_func;
  714. if (adapter->curr_window == wndw)
  715. return;
  716. /*
  717. * Move the CRB window.
  718. * We need to write to the "direct access" region of PCI
  719. * to avoid a race condition where the window register has
  720. * not been successfully written across CRB before the target
  721. * register address is received by PCI. The direct region bypasses
  722. * the CRB bus.
  723. */
  724. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  725. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  726. if (wndw & 0x1)
  727. wndw = NETXEN_WINDOW_ONE;
  728. writel(wndw, offset);
  729. /* MUST make sure window is set before we forge on... */
  730. while ((tmp = readl(offset)) != wndw) {
  731. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  732. "registered properly: 0x%08x.\n",
  733. netxen_nic_driver_name, __func__, tmp);
  734. mdelay(1);
  735. if (count >= 10)
  736. break;
  737. count++;
  738. }
  739. if (wndw == NETXEN_WINDOW_ONE)
  740. adapter->curr_window = 1;
  741. else
  742. adapter->curr_window = 0;
  743. }
  744. /*
  745. * Return -1 if off is not valid,
  746. * 1 if window access is needed. 'off' is set to offset from
  747. * CRB space in 128M pci map
  748. * 0 if no window access is needed. 'off' is set to 2M addr
  749. * In: 'off' is offset from base in 128M pci map
  750. */
  751. static int
  752. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  753. ulong *off, int len)
  754. {
  755. unsigned long end = *off + len;
  756. crb_128M_2M_sub_block_map_t *m;
  757. if (*off >= NETXEN_CRB_MAX)
  758. return -1;
  759. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  760. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  761. (ulong)adapter->ahw.pci_base0;
  762. return 0;
  763. }
  764. if (*off < NETXEN_PCI_CRBSPACE)
  765. return -1;
  766. *off -= NETXEN_PCI_CRBSPACE;
  767. end = *off + len;
  768. /*
  769. * Try direct map
  770. */
  771. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  772. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  773. *off = *off + m->start_2M - m->start_128M +
  774. (ulong)adapter->ahw.pci_base0;
  775. return 0;
  776. }
  777. /*
  778. * Not in direct map, use crb window
  779. */
  780. return 1;
  781. }
  782. /*
  783. * In: 'off' is offset from CRB space in 128M pci map
  784. * Out: 'off' is 2M pci map addr
  785. * side effect: lock crb window
  786. */
  787. static void
  788. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  789. {
  790. u32 win_read;
  791. adapter->crb_win = CRB_HI(*off);
  792. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  793. /*
  794. * Read back value to make sure write has gone through before trying
  795. * to use it.
  796. */
  797. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  798. if (win_read != adapter->crb_win) {
  799. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  800. "Read crbwin (0x%x), off=0x%lx\n",
  801. __func__, adapter->crb_win, win_read, *off);
  802. }
  803. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  804. (ulong)adapter->ahw.pci_base0;
  805. }
  806. static int
  807. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  808. const struct firmware *fw)
  809. {
  810. u64 *ptr64;
  811. u32 i, flashaddr, size;
  812. struct pci_dev *pdev = adapter->pdev;
  813. if (fw)
  814. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  815. else
  816. dev_info(&pdev->dev, "loading firmware from flash\n");
  817. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  818. adapter->pci_write_normalize(adapter,
  819. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  820. if (fw) {
  821. __le64 data;
  822. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  823. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  824. flashaddr = NETXEN_BOOTLD_START;
  825. for (i = 0; i < size; i++) {
  826. data = cpu_to_le64(ptr64[i]);
  827. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  828. flashaddr += 8;
  829. }
  830. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  831. size = (__force u32)cpu_to_le32(size) / 8;
  832. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  833. flashaddr = NETXEN_IMAGE_START;
  834. for (i = 0; i < size; i++) {
  835. data = cpu_to_le64(ptr64[i]);
  836. if (adapter->pci_mem_write(adapter,
  837. flashaddr, &data, 8))
  838. return -EIO;
  839. flashaddr += 8;
  840. }
  841. } else {
  842. u32 data;
  843. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  844. flashaddr = NETXEN_BOOTLD_START;
  845. for (i = 0; i < size; i++) {
  846. if (netxen_rom_fast_read(adapter,
  847. flashaddr, (int *)&data) != 0)
  848. return -EIO;
  849. if (adapter->pci_mem_write(adapter,
  850. flashaddr, &data, 4))
  851. return -EIO;
  852. flashaddr += 4;
  853. }
  854. }
  855. msleep(1);
  856. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  857. adapter->pci_write_normalize(adapter,
  858. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  859. else {
  860. adapter->pci_write_normalize(adapter,
  861. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  862. adapter->pci_write_normalize(adapter,
  863. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  864. }
  865. return 0;
  866. }
  867. static int
  868. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  869. const struct firmware *fw)
  870. {
  871. __le32 val;
  872. u32 major, minor, build, ver, min_ver, bios;
  873. struct pci_dev *pdev = adapter->pdev;
  874. if (fw->size < NX_FW_MIN_SIZE)
  875. return -EINVAL;
  876. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  877. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  878. return -EINVAL;
  879. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  880. major = (__force u32)val & 0xff;
  881. minor = ((__force u32)val >> 8) & 0xff;
  882. build = (__force u32)val >> 16;
  883. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  884. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  885. else
  886. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  887. ver = NETXEN_VERSION_CODE(major, minor, build);
  888. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  889. dev_err(&pdev->dev,
  890. "%s: firmware version %d.%d.%d unsupported\n",
  891. fwname, major, minor, build);
  892. return -EINVAL;
  893. }
  894. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  895. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  896. if ((__force u32)val != bios) {
  897. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  898. fwname);
  899. return -EINVAL;
  900. }
  901. /* check if flashed firmware is newer */
  902. if (netxen_rom_fast_read(adapter,
  903. NX_FW_VERSION_OFFSET, (int *)&val))
  904. return -EIO;
  905. major = (__force u32)val & 0xff;
  906. minor = ((__force u32)val >> 8) & 0xff;
  907. build = (__force u32)val >> 16;
  908. if (NETXEN_VERSION_CODE(major, minor, build) > ver)
  909. return -EINVAL;
  910. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  911. NETXEN_BDINFO_MAGIC);
  912. return 0;
  913. }
  914. int netxen_load_firmware(struct netxen_adapter *adapter)
  915. {
  916. u32 capability, flashed_ver;
  917. const struct firmware *fw;
  918. char *fw_name = NULL;
  919. struct pci_dev *pdev = adapter->pdev;
  920. int rc = 0;
  921. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  922. fw_name = NX_P2_MN_ROMIMAGE;
  923. goto request_fw;
  924. }
  925. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  926. fw_name = NX_P3_CT_ROMIMAGE;
  927. goto request_fw;
  928. }
  929. request_mn:
  930. capability = 0;
  931. netxen_rom_fast_read(adapter,
  932. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  933. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  934. adapter->hw_read_wx(adapter,
  935. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  936. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  937. fw_name = NX_P3_MN_ROMIMAGE;
  938. goto request_fw;
  939. }
  940. }
  941. request_fw:
  942. rc = request_firmware(&fw, fw_name, &pdev->dev);
  943. if (rc != 0) {
  944. if (fw_name == NX_P3_CT_ROMIMAGE) {
  945. msleep(1);
  946. goto request_mn;
  947. }
  948. fw = NULL;
  949. goto load_fw;
  950. }
  951. rc = netxen_validate_firmware(adapter, fw_name, fw);
  952. if (rc != 0) {
  953. release_firmware(fw);
  954. if (fw_name == NX_P3_CT_ROMIMAGE) {
  955. msleep(1);
  956. goto request_mn;
  957. }
  958. fw = NULL;
  959. }
  960. load_fw:
  961. rc = netxen_do_load_firmware(adapter, fw_name, fw);
  962. if (fw)
  963. release_firmware(fw);
  964. return rc;
  965. }
  966. int
  967. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  968. ulong off, void *data, int len)
  969. {
  970. void __iomem *addr;
  971. BUG_ON(len != 4);
  972. if (ADDR_IN_WINDOW1(off)) {
  973. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  974. } else { /* Window 0 */
  975. addr = pci_base_offset(adapter, off);
  976. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  977. }
  978. if (!addr) {
  979. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  980. return 1;
  981. }
  982. writel(*(u32 *) data, addr);
  983. if (!ADDR_IN_WINDOW1(off))
  984. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  985. return 0;
  986. }
  987. int
  988. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  989. ulong off, void *data, int len)
  990. {
  991. void __iomem *addr;
  992. BUG_ON(len != 4);
  993. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  994. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  995. } else { /* Window 0 */
  996. addr = pci_base_offset(adapter, off);
  997. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  998. }
  999. if (!addr) {
  1000. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1001. return 1;
  1002. }
  1003. *(u32 *)data = readl(addr);
  1004. if (!ADDR_IN_WINDOW1(off))
  1005. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1006. return 0;
  1007. }
  1008. int
  1009. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1010. ulong off, void *data, int len)
  1011. {
  1012. unsigned long flags = 0;
  1013. int rv;
  1014. BUG_ON(len != 4);
  1015. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1016. if (rv == -1) {
  1017. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1018. __func__, off);
  1019. dump_stack();
  1020. return -1;
  1021. }
  1022. if (rv == 1) {
  1023. write_lock_irqsave(&adapter->adapter_lock, flags);
  1024. crb_win_lock(adapter);
  1025. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1026. writel(*(uint32_t *)data, (void __iomem *)off);
  1027. crb_win_unlock(adapter);
  1028. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1029. } else
  1030. writel(*(uint32_t *)data, (void __iomem *)off);
  1031. return 0;
  1032. }
  1033. int
  1034. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1035. ulong off, void *data, int len)
  1036. {
  1037. unsigned long flags = 0;
  1038. int rv;
  1039. BUG_ON(len != 4);
  1040. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1041. if (rv == -1) {
  1042. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1043. __func__, off);
  1044. dump_stack();
  1045. return -1;
  1046. }
  1047. if (rv == 1) {
  1048. write_lock_irqsave(&adapter->adapter_lock, flags);
  1049. crb_win_lock(adapter);
  1050. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1051. *(uint32_t *)data = readl((void __iomem *)off);
  1052. crb_win_unlock(adapter);
  1053. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1054. } else
  1055. *(uint32_t *)data = readl((void __iomem *)off);
  1056. return 0;
  1057. }
  1058. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1059. {
  1060. adapter->hw_write_wx(adapter, off, &val, 4);
  1061. }
  1062. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1063. {
  1064. int val;
  1065. adapter->hw_read_wx(adapter, off, &val, 4);
  1066. return val;
  1067. }
  1068. /* Change the window to 0, write and change back to window 1. */
  1069. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1070. {
  1071. adapter->hw_write_wx(adapter, index, &value, 4);
  1072. }
  1073. /* Change the window to 0, read and change back to window 1. */
  1074. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1075. {
  1076. adapter->hw_read_wx(adapter, index, value, 4);
  1077. }
  1078. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1079. {
  1080. adapter->hw_write_wx(adapter, index, &value, 4);
  1081. }
  1082. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1083. {
  1084. adapter->hw_read_wx(adapter, index, value, 4);
  1085. }
  1086. /*
  1087. * check memory access boundary.
  1088. * used by test agent. support ddr access only for now
  1089. */
  1090. static unsigned long
  1091. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1092. unsigned long long addr, int size)
  1093. {
  1094. if (!ADDR_IN_RANGE(addr,
  1095. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1096. !ADDR_IN_RANGE(addr+size-1,
  1097. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1098. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1099. return 0;
  1100. }
  1101. return 1;
  1102. }
  1103. static int netxen_pci_set_window_warning_count;
  1104. unsigned long
  1105. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1106. unsigned long long addr)
  1107. {
  1108. void __iomem *offset;
  1109. int window;
  1110. unsigned long long qdr_max;
  1111. uint8_t func = adapter->ahw.pci_func;
  1112. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1113. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1114. } else {
  1115. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1116. }
  1117. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1118. /* DDR network side */
  1119. addr -= NETXEN_ADDR_DDR_NET;
  1120. window = (addr >> 25) & 0x3ff;
  1121. if (adapter->ahw.ddr_mn_window != window) {
  1122. adapter->ahw.ddr_mn_window = window;
  1123. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1124. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1125. writel(window, offset);
  1126. /* MUST make sure window is set before we forge on... */
  1127. readl(offset);
  1128. }
  1129. addr -= (window * NETXEN_WINDOW_ONE);
  1130. addr += NETXEN_PCI_DDR_NET;
  1131. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1132. addr -= NETXEN_ADDR_OCM0;
  1133. addr += NETXEN_PCI_OCM0;
  1134. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1135. addr -= NETXEN_ADDR_OCM1;
  1136. addr += NETXEN_PCI_OCM1;
  1137. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1138. /* QDR network side */
  1139. addr -= NETXEN_ADDR_QDR_NET;
  1140. window = (addr >> 22) & 0x3f;
  1141. if (adapter->ahw.qdr_sn_window != window) {
  1142. adapter->ahw.qdr_sn_window = window;
  1143. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1144. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1145. writel((window << 22), offset);
  1146. /* MUST make sure window is set before we forge on... */
  1147. readl(offset);
  1148. }
  1149. addr -= (window * 0x400000);
  1150. addr += NETXEN_PCI_QDR_NET;
  1151. } else {
  1152. /*
  1153. * peg gdb frequently accesses memory that doesn't exist,
  1154. * this limits the chit chat so debugging isn't slowed down.
  1155. */
  1156. if ((netxen_pci_set_window_warning_count++ < 8)
  1157. || (netxen_pci_set_window_warning_count % 64 == 0))
  1158. printk("%s: Warning:netxen_nic_pci_set_window()"
  1159. " Unknown address range!\n",
  1160. netxen_nic_driver_name);
  1161. addr = -1UL;
  1162. }
  1163. return addr;
  1164. }
  1165. /*
  1166. * Note : only 32-bit writes!
  1167. */
  1168. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1169. u64 off, u32 data)
  1170. {
  1171. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1172. return 0;
  1173. }
  1174. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1175. {
  1176. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1177. }
  1178. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1179. u64 off, u32 data)
  1180. {
  1181. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1182. }
  1183. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1184. {
  1185. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1186. }
  1187. unsigned long
  1188. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1189. unsigned long long addr)
  1190. {
  1191. int window;
  1192. u32 win_read;
  1193. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1194. /* DDR network side */
  1195. window = MN_WIN(addr);
  1196. adapter->ahw.ddr_mn_window = window;
  1197. adapter->hw_write_wx(adapter,
  1198. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1199. &window, 4);
  1200. adapter->hw_read_wx(adapter,
  1201. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1202. &win_read, 4);
  1203. if ((win_read << 17) != window) {
  1204. printk(KERN_INFO "Written MNwin (0x%x) != "
  1205. "Read MNwin (0x%x)\n", window, win_read);
  1206. }
  1207. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1208. } else if (ADDR_IN_RANGE(addr,
  1209. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1210. if ((addr & 0x00ff800) == 0xff800) {
  1211. printk("%s: QM access not handled.\n", __func__);
  1212. addr = -1UL;
  1213. }
  1214. window = OCM_WIN(addr);
  1215. adapter->ahw.ddr_mn_window = window;
  1216. adapter->hw_write_wx(adapter,
  1217. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1218. &window, 4);
  1219. adapter->hw_read_wx(adapter,
  1220. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1221. &win_read, 4);
  1222. if ((win_read >> 7) != window) {
  1223. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1224. "Read OCMwin (0x%x)\n",
  1225. __func__, window, win_read);
  1226. }
  1227. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1228. } else if (ADDR_IN_RANGE(addr,
  1229. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1230. /* QDR network side */
  1231. window = MS_WIN(addr);
  1232. adapter->ahw.qdr_sn_window = window;
  1233. adapter->hw_write_wx(adapter,
  1234. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1235. &window, 4);
  1236. adapter->hw_read_wx(adapter,
  1237. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1238. &win_read, 4);
  1239. if (win_read != window) {
  1240. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1241. "Read MSwin (0x%x)\n",
  1242. __func__, window, win_read);
  1243. }
  1244. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1245. } else {
  1246. /*
  1247. * peg gdb frequently accesses memory that doesn't exist,
  1248. * this limits the chit chat so debugging isn't slowed down.
  1249. */
  1250. if ((netxen_pci_set_window_warning_count++ < 8)
  1251. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1252. printk("%s: Warning:%s Unknown address range!\n",
  1253. __func__, netxen_nic_driver_name);
  1254. }
  1255. addr = -1UL;
  1256. }
  1257. return addr;
  1258. }
  1259. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1260. unsigned long long addr)
  1261. {
  1262. int window;
  1263. unsigned long long qdr_max;
  1264. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1265. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1266. else
  1267. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1268. if (ADDR_IN_RANGE(addr,
  1269. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1270. /* DDR network side */
  1271. BUG(); /* MN access can not come here */
  1272. } else if (ADDR_IN_RANGE(addr,
  1273. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1274. return 1;
  1275. } else if (ADDR_IN_RANGE(addr,
  1276. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1277. return 1;
  1278. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1279. /* QDR network side */
  1280. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1281. if (adapter->ahw.qdr_sn_window == window)
  1282. return 1;
  1283. }
  1284. return 0;
  1285. }
  1286. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1287. u64 off, void *data, int size)
  1288. {
  1289. unsigned long flags;
  1290. void __iomem *addr, *mem_ptr = NULL;
  1291. int ret = 0;
  1292. u64 start;
  1293. unsigned long mem_base;
  1294. unsigned long mem_page;
  1295. write_lock_irqsave(&adapter->adapter_lock, flags);
  1296. /*
  1297. * If attempting to access unknown address or straddle hw windows,
  1298. * do not access.
  1299. */
  1300. start = adapter->pci_set_window(adapter, off);
  1301. if ((start == -1UL) ||
  1302. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1303. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1304. printk(KERN_ERR "%s out of bound pci memory access. "
  1305. "offset is 0x%llx\n", netxen_nic_driver_name,
  1306. (unsigned long long)off);
  1307. return -1;
  1308. }
  1309. addr = pci_base_offset(adapter, start);
  1310. if (!addr) {
  1311. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1312. mem_base = pci_resource_start(adapter->pdev, 0);
  1313. mem_page = start & PAGE_MASK;
  1314. /* Map two pages whenever user tries to access addresses in two
  1315. consecutive pages.
  1316. */
  1317. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1318. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1319. else
  1320. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1321. if (mem_ptr == NULL) {
  1322. *(uint8_t *)data = 0;
  1323. return -1;
  1324. }
  1325. addr = mem_ptr;
  1326. addr += start & (PAGE_SIZE - 1);
  1327. write_lock_irqsave(&adapter->adapter_lock, flags);
  1328. }
  1329. switch (size) {
  1330. case 1:
  1331. *(uint8_t *)data = readb(addr);
  1332. break;
  1333. case 2:
  1334. *(uint16_t *)data = readw(addr);
  1335. break;
  1336. case 4:
  1337. *(uint32_t *)data = readl(addr);
  1338. break;
  1339. case 8:
  1340. *(uint64_t *)data = readq(addr);
  1341. break;
  1342. default:
  1343. ret = -1;
  1344. break;
  1345. }
  1346. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1347. if (mem_ptr)
  1348. iounmap(mem_ptr);
  1349. return ret;
  1350. }
  1351. static int
  1352. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1353. void *data, int size)
  1354. {
  1355. unsigned long flags;
  1356. void __iomem *addr, *mem_ptr = NULL;
  1357. int ret = 0;
  1358. u64 start;
  1359. unsigned long mem_base;
  1360. unsigned long mem_page;
  1361. write_lock_irqsave(&adapter->adapter_lock, flags);
  1362. /*
  1363. * If attempting to access unknown address or straddle hw windows,
  1364. * do not access.
  1365. */
  1366. start = adapter->pci_set_window(adapter, off);
  1367. if ((start == -1UL) ||
  1368. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1369. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1370. printk(KERN_ERR "%s out of bound pci memory access. "
  1371. "offset is 0x%llx\n", netxen_nic_driver_name,
  1372. (unsigned long long)off);
  1373. return -1;
  1374. }
  1375. addr = pci_base_offset(adapter, start);
  1376. if (!addr) {
  1377. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1378. mem_base = pci_resource_start(adapter->pdev, 0);
  1379. mem_page = start & PAGE_MASK;
  1380. /* Map two pages whenever user tries to access addresses in two
  1381. * consecutive pages.
  1382. */
  1383. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1384. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1385. else
  1386. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1387. if (mem_ptr == NULL)
  1388. return -1;
  1389. addr = mem_ptr;
  1390. addr += start & (PAGE_SIZE - 1);
  1391. write_lock_irqsave(&adapter->adapter_lock, flags);
  1392. }
  1393. switch (size) {
  1394. case 1:
  1395. writeb(*(uint8_t *)data, addr);
  1396. break;
  1397. case 2:
  1398. writew(*(uint16_t *)data, addr);
  1399. break;
  1400. case 4:
  1401. writel(*(uint32_t *)data, addr);
  1402. break;
  1403. case 8:
  1404. writeq(*(uint64_t *)data, addr);
  1405. break;
  1406. default:
  1407. ret = -1;
  1408. break;
  1409. }
  1410. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1411. if (mem_ptr)
  1412. iounmap(mem_ptr);
  1413. return ret;
  1414. }
  1415. #define MAX_CTL_CHECK 1000
  1416. int
  1417. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1418. u64 off, void *data, int size)
  1419. {
  1420. unsigned long flags;
  1421. int i, j, ret = 0, loop, sz[2], off0;
  1422. uint32_t temp;
  1423. uint64_t off8, tmpw, word[2] = {0, 0};
  1424. void __iomem *mem_crb;
  1425. /*
  1426. * If not MN, go check for MS or invalid.
  1427. */
  1428. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1429. return netxen_nic_pci_mem_write_direct(adapter,
  1430. off, data, size);
  1431. off8 = off & 0xfffffff8;
  1432. off0 = off & 0x7;
  1433. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1434. sz[1] = size - sz[0];
  1435. loop = ((off0 + size - 1) >> 3) + 1;
  1436. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1437. if ((size != 8) || (off0 != 0)) {
  1438. for (i = 0; i < loop; i++) {
  1439. if (adapter->pci_mem_read(adapter,
  1440. off8 + (i << 3), &word[i], 8))
  1441. return -1;
  1442. }
  1443. }
  1444. switch (size) {
  1445. case 1:
  1446. tmpw = *((uint8_t *)data);
  1447. break;
  1448. case 2:
  1449. tmpw = *((uint16_t *)data);
  1450. break;
  1451. case 4:
  1452. tmpw = *((uint32_t *)data);
  1453. break;
  1454. case 8:
  1455. default:
  1456. tmpw = *((uint64_t *)data);
  1457. break;
  1458. }
  1459. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1460. word[0] |= tmpw << (off0 * 8);
  1461. if (loop == 2) {
  1462. word[1] &= ~(~0ULL << (sz[1] * 8));
  1463. word[1] |= tmpw >> (sz[0] * 8);
  1464. }
  1465. write_lock_irqsave(&adapter->adapter_lock, flags);
  1466. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1467. for (i = 0; i < loop; i++) {
  1468. writel((uint32_t)(off8 + (i << 3)),
  1469. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1470. writel(0,
  1471. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1472. writel(word[i] & 0xffffffff,
  1473. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1474. writel((word[i] >> 32) & 0xffffffff,
  1475. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1476. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1477. (mem_crb+MIU_TEST_AGT_CTRL));
  1478. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1479. (mem_crb+MIU_TEST_AGT_CTRL));
  1480. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1481. temp = readl(
  1482. (mem_crb+MIU_TEST_AGT_CTRL));
  1483. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1484. break;
  1485. }
  1486. if (j >= MAX_CTL_CHECK) {
  1487. if (printk_ratelimit())
  1488. dev_err(&adapter->pdev->dev,
  1489. "failed to write through agent\n");
  1490. ret = -1;
  1491. break;
  1492. }
  1493. }
  1494. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1495. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1496. return ret;
  1497. }
  1498. int
  1499. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1500. u64 off, void *data, int size)
  1501. {
  1502. unsigned long flags;
  1503. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1504. uint32_t temp;
  1505. uint64_t off8, val, word[2] = {0, 0};
  1506. void __iomem *mem_crb;
  1507. /*
  1508. * If not MN, go check for MS or invalid.
  1509. */
  1510. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1511. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1512. off8 = off & 0xfffffff8;
  1513. off0[0] = off & 0x7;
  1514. off0[1] = 0;
  1515. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1516. sz[1] = size - sz[0];
  1517. loop = ((off0[0] + size - 1) >> 3) + 1;
  1518. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1519. write_lock_irqsave(&adapter->adapter_lock, flags);
  1520. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1521. for (i = 0; i < loop; i++) {
  1522. writel((uint32_t)(off8 + (i << 3)),
  1523. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1524. writel(0,
  1525. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1526. writel(MIU_TA_CTL_ENABLE,
  1527. (mem_crb+MIU_TEST_AGT_CTRL));
  1528. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1529. (mem_crb+MIU_TEST_AGT_CTRL));
  1530. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1531. temp = readl(
  1532. (mem_crb+MIU_TEST_AGT_CTRL));
  1533. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1534. break;
  1535. }
  1536. if (j >= MAX_CTL_CHECK) {
  1537. if (printk_ratelimit())
  1538. dev_err(&adapter->pdev->dev,
  1539. "failed to read through agent\n");
  1540. break;
  1541. }
  1542. start = off0[i] >> 2;
  1543. end = (off0[i] + sz[i] - 1) >> 2;
  1544. for (k = start; k <= end; k++) {
  1545. word[i] |= ((uint64_t) readl(
  1546. (mem_crb +
  1547. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1548. }
  1549. }
  1550. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1551. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1552. if (j >= MAX_CTL_CHECK)
  1553. return -1;
  1554. if (sz[0] == 8) {
  1555. val = word[0];
  1556. } else {
  1557. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1558. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1559. }
  1560. switch (size) {
  1561. case 1:
  1562. *(uint8_t *)data = val;
  1563. break;
  1564. case 2:
  1565. *(uint16_t *)data = val;
  1566. break;
  1567. case 4:
  1568. *(uint32_t *)data = val;
  1569. break;
  1570. case 8:
  1571. *(uint64_t *)data = val;
  1572. break;
  1573. }
  1574. return 0;
  1575. }
  1576. int
  1577. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1578. u64 off, void *data, int size)
  1579. {
  1580. int i, j, ret = 0, loop, sz[2], off0;
  1581. uint32_t temp;
  1582. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1583. /*
  1584. * If not MN, go check for MS or invalid.
  1585. */
  1586. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1587. mem_crb = NETXEN_CRB_QDR_NET;
  1588. else {
  1589. mem_crb = NETXEN_CRB_DDR_NET;
  1590. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1591. return netxen_nic_pci_mem_write_direct(adapter,
  1592. off, data, size);
  1593. }
  1594. off8 = off & 0xfffffff8;
  1595. off0 = off & 0x7;
  1596. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1597. sz[1] = size - sz[0];
  1598. loop = ((off0 + size - 1) >> 3) + 1;
  1599. if ((size != 8) || (off0 != 0)) {
  1600. for (i = 0; i < loop; i++) {
  1601. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1602. &word[i], 8))
  1603. return -1;
  1604. }
  1605. }
  1606. switch (size) {
  1607. case 1:
  1608. tmpw = *((uint8_t *)data);
  1609. break;
  1610. case 2:
  1611. tmpw = *((uint16_t *)data);
  1612. break;
  1613. case 4:
  1614. tmpw = *((uint32_t *)data);
  1615. break;
  1616. case 8:
  1617. default:
  1618. tmpw = *((uint64_t *)data);
  1619. break;
  1620. }
  1621. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1622. word[0] |= tmpw << (off0 * 8);
  1623. if (loop == 2) {
  1624. word[1] &= ~(~0ULL << (sz[1] * 8));
  1625. word[1] |= tmpw >> (sz[0] * 8);
  1626. }
  1627. /*
  1628. * don't lock here - write_wx gets the lock if each time
  1629. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1630. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1631. */
  1632. for (i = 0; i < loop; i++) {
  1633. temp = off8 + (i << 3);
  1634. adapter->hw_write_wx(adapter,
  1635. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1636. temp = 0;
  1637. adapter->hw_write_wx(adapter,
  1638. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1639. temp = word[i] & 0xffffffff;
  1640. adapter->hw_write_wx(adapter,
  1641. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1642. temp = (word[i] >> 32) & 0xffffffff;
  1643. adapter->hw_write_wx(adapter,
  1644. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1645. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1646. adapter->hw_write_wx(adapter,
  1647. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1648. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1649. adapter->hw_write_wx(adapter,
  1650. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1651. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1652. adapter->hw_read_wx(adapter,
  1653. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1654. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1655. break;
  1656. }
  1657. if (j >= MAX_CTL_CHECK) {
  1658. if (printk_ratelimit())
  1659. dev_err(&adapter->pdev->dev,
  1660. "failed to write through agent\n");
  1661. ret = -1;
  1662. break;
  1663. }
  1664. }
  1665. /*
  1666. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1667. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1668. */
  1669. return ret;
  1670. }
  1671. int
  1672. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1673. u64 off, void *data, int size)
  1674. {
  1675. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1676. uint32_t temp;
  1677. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1678. /*
  1679. * If not MN, go check for MS or invalid.
  1680. */
  1681. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1682. mem_crb = NETXEN_CRB_QDR_NET;
  1683. else {
  1684. mem_crb = NETXEN_CRB_DDR_NET;
  1685. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1686. return netxen_nic_pci_mem_read_direct(adapter,
  1687. off, data, size);
  1688. }
  1689. off8 = off & 0xfffffff8;
  1690. off0[0] = off & 0x7;
  1691. off0[1] = 0;
  1692. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1693. sz[1] = size - sz[0];
  1694. loop = ((off0[0] + size - 1) >> 3) + 1;
  1695. /*
  1696. * don't lock here - write_wx gets the lock if each time
  1697. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1698. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1699. */
  1700. for (i = 0; i < loop; i++) {
  1701. temp = off8 + (i << 3);
  1702. adapter->hw_write_wx(adapter,
  1703. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1704. temp = 0;
  1705. adapter->hw_write_wx(adapter,
  1706. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1707. temp = MIU_TA_CTL_ENABLE;
  1708. adapter->hw_write_wx(adapter,
  1709. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1710. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1711. adapter->hw_write_wx(adapter,
  1712. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1713. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1714. adapter->hw_read_wx(adapter,
  1715. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1716. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1717. break;
  1718. }
  1719. if (j >= MAX_CTL_CHECK) {
  1720. if (printk_ratelimit())
  1721. dev_err(&adapter->pdev->dev,
  1722. "failed to read through agent\n");
  1723. break;
  1724. }
  1725. start = off0[i] >> 2;
  1726. end = (off0[i] + sz[i] - 1) >> 2;
  1727. for (k = start; k <= end; k++) {
  1728. adapter->hw_read_wx(adapter,
  1729. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1730. word[i] |= ((uint64_t)temp << (32 * k));
  1731. }
  1732. }
  1733. /*
  1734. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1735. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1736. */
  1737. if (j >= MAX_CTL_CHECK)
  1738. return -1;
  1739. if (sz[0] == 8) {
  1740. val = word[0];
  1741. } else {
  1742. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1743. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1744. }
  1745. switch (size) {
  1746. case 1:
  1747. *(uint8_t *)data = val;
  1748. break;
  1749. case 2:
  1750. *(uint16_t *)data = val;
  1751. break;
  1752. case 4:
  1753. *(uint32_t *)data = val;
  1754. break;
  1755. case 8:
  1756. *(uint64_t *)data = val;
  1757. break;
  1758. }
  1759. return 0;
  1760. }
  1761. /*
  1762. * Note : only 32-bit writes!
  1763. */
  1764. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1765. u64 off, u32 data)
  1766. {
  1767. adapter->hw_write_wx(adapter, off, &data, 4);
  1768. return 0;
  1769. }
  1770. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1771. {
  1772. u32 temp;
  1773. adapter->hw_read_wx(adapter, off, &temp, 4);
  1774. return temp;
  1775. }
  1776. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1777. u64 off, u32 data)
  1778. {
  1779. adapter->hw_write_wx(adapter, off, &data, 4);
  1780. }
  1781. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1782. {
  1783. u32 temp;
  1784. adapter->hw_read_wx(adapter, off, &temp, 4);
  1785. return temp;
  1786. }
  1787. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1788. {
  1789. int offset, board_type, magic, header_version;
  1790. struct pci_dev *pdev = adapter->pdev;
  1791. offset = NETXEN_BRDCFG_START +
  1792. offsetof(struct netxen_board_info, magic);
  1793. if (netxen_rom_fast_read(adapter, offset, &magic))
  1794. return -EIO;
  1795. offset = NETXEN_BRDCFG_START +
  1796. offsetof(struct netxen_board_info, header_version);
  1797. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1798. return -EIO;
  1799. if (magic != NETXEN_BDINFO_MAGIC ||
  1800. header_version != NETXEN_BDINFO_VERSION) {
  1801. dev_err(&pdev->dev,
  1802. "invalid board config, magic=%08x, version=%08x\n",
  1803. magic, header_version);
  1804. return -EIO;
  1805. }
  1806. offset = NETXEN_BRDCFG_START +
  1807. offsetof(struct netxen_board_info, board_type);
  1808. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1809. return -EIO;
  1810. adapter->ahw.board_type = board_type;
  1811. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1812. u32 gpio = netxen_nic_reg_read(adapter,
  1813. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1814. if ((gpio & 0x8000) == 0)
  1815. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1816. }
  1817. switch ((netxen_brdtype_t)board_type) {
  1818. case NETXEN_BRDTYPE_P2_SB35_4G:
  1819. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1820. break;
  1821. case NETXEN_BRDTYPE_P2_SB31_10G:
  1822. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1823. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1824. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1825. case NETXEN_BRDTYPE_P3_HMEZ:
  1826. case NETXEN_BRDTYPE_P3_XG_LOM:
  1827. case NETXEN_BRDTYPE_P3_10G_CX4:
  1828. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1829. case NETXEN_BRDTYPE_P3_IMEZ:
  1830. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1831. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1832. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1833. case NETXEN_BRDTYPE_P3_10G_XFP:
  1834. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1835. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1836. break;
  1837. case NETXEN_BRDTYPE_P1_BD:
  1838. case NETXEN_BRDTYPE_P1_SB:
  1839. case NETXEN_BRDTYPE_P1_SMAX:
  1840. case NETXEN_BRDTYPE_P1_SOCK:
  1841. case NETXEN_BRDTYPE_P3_REF_QG:
  1842. case NETXEN_BRDTYPE_P3_4_GB:
  1843. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1844. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1845. break;
  1846. case NETXEN_BRDTYPE_P3_10G_TP:
  1847. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1848. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1849. break;
  1850. default:
  1851. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1852. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1853. break;
  1854. }
  1855. return 0;
  1856. }
  1857. /* NIU access sections */
  1858. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1859. {
  1860. new_mtu += MTU_FUDGE_FACTOR;
  1861. netxen_nic_write_w0(adapter,
  1862. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1863. new_mtu);
  1864. return 0;
  1865. }
  1866. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1867. {
  1868. new_mtu += MTU_FUDGE_FACTOR;
  1869. if (adapter->physical_port == 0)
  1870. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1871. new_mtu);
  1872. else
  1873. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1874. new_mtu);
  1875. return 0;
  1876. }
  1877. void
  1878. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1879. unsigned long off, int data)
  1880. {
  1881. adapter->hw_write_wx(adapter, off, &data, 4);
  1882. }
  1883. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1884. {
  1885. __u32 status;
  1886. __u32 autoneg;
  1887. __u32 port_mode;
  1888. if (!netif_carrier_ok(adapter->netdev)) {
  1889. adapter->link_speed = 0;
  1890. adapter->link_duplex = -1;
  1891. adapter->link_autoneg = AUTONEG_ENABLE;
  1892. return;
  1893. }
  1894. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1895. adapter->hw_read_wx(adapter,
  1896. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1897. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1898. adapter->link_speed = SPEED_1000;
  1899. adapter->link_duplex = DUPLEX_FULL;
  1900. adapter->link_autoneg = AUTONEG_DISABLE;
  1901. return;
  1902. }
  1903. if (adapter->phy_read
  1904. && adapter->phy_read(adapter,
  1905. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1906. &status) == 0) {
  1907. if (netxen_get_phy_link(status)) {
  1908. switch (netxen_get_phy_speed(status)) {
  1909. case 0:
  1910. adapter->link_speed = SPEED_10;
  1911. break;
  1912. case 1:
  1913. adapter->link_speed = SPEED_100;
  1914. break;
  1915. case 2:
  1916. adapter->link_speed = SPEED_1000;
  1917. break;
  1918. default:
  1919. adapter->link_speed = 0;
  1920. break;
  1921. }
  1922. switch (netxen_get_phy_duplex(status)) {
  1923. case 0:
  1924. adapter->link_duplex = DUPLEX_HALF;
  1925. break;
  1926. case 1:
  1927. adapter->link_duplex = DUPLEX_FULL;
  1928. break;
  1929. default:
  1930. adapter->link_duplex = -1;
  1931. break;
  1932. }
  1933. if (adapter->phy_read
  1934. && adapter->phy_read(adapter,
  1935. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1936. &autoneg) != 0)
  1937. adapter->link_autoneg = autoneg;
  1938. } else
  1939. goto link_down;
  1940. } else {
  1941. link_down:
  1942. adapter->link_speed = 0;
  1943. adapter->link_duplex = -1;
  1944. }
  1945. }
  1946. }
  1947. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1948. {
  1949. u32 fw_major, fw_minor, fw_build;
  1950. char brd_name[NETXEN_MAX_SHORT_NAME];
  1951. char serial_num[32];
  1952. int i, addr;
  1953. int *ptr32;
  1954. struct pci_dev *pdev = adapter->pdev;
  1955. adapter->driver_mismatch = 0;
  1956. ptr32 = (int *)&serial_num;
  1957. addr = NETXEN_USER_START +
  1958. offsetof(struct netxen_new_user_info, serial_num);
  1959. for (i = 0; i < 8; i++) {
  1960. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1961. printk("%s: ERROR reading %s board userarea.\n",
  1962. netxen_nic_driver_name,
  1963. netxen_nic_driver_name);
  1964. adapter->driver_mismatch = 1;
  1965. return;
  1966. }
  1967. ptr32++;
  1968. addr += sizeof(u32);
  1969. }
  1970. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1971. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1972. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1973. adapter->fw_major = fw_major;
  1974. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1975. if (adapter->portnum == 0) {
  1976. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1977. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1978. brd_name, serial_num, adapter->ahw.revision_id);
  1979. }
  1980. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1981. adapter->driver_mismatch = 1;
  1982. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1983. fw_major, fw_minor, fw_build);
  1984. return;
  1985. }
  1986. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1987. fw_major, fw_minor, fw_build);
  1988. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1989. adapter->hw_read_wx(adapter,
  1990. NETXEN_MIU_MN_CONTROL, &i, 4);
  1991. adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
  1992. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1993. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1994. }
  1995. }