smsc95xx.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define FEATURE_8_WAKEUP_FILTERS (0x01)
  52. #define FEATURE_PHY_NLP_CROSSOVER (0x02)
  53. #define FEATURE_AUTOSUSPEND (0x04)
  54. #define check_warn(ret, fmt, args...) \
  55. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  56. #define check_warn_return(ret, fmt, args...) \
  57. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  58. #define check_warn_goto_done(ret, fmt, args...) \
  59. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  60. struct smsc95xx_priv {
  61. u32 mac_cr;
  62. u32 hash_hi;
  63. u32 hash_lo;
  64. u32 wolopts;
  65. spinlock_t mac_cr_lock;
  66. u8 features;
  67. };
  68. static bool turbo_mode = true;
  69. module_param(turbo_mode, bool, 0644);
  70. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  71. static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
  72. u32 *data, int in_pm)
  73. {
  74. u32 buf;
  75. int ret;
  76. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  77. BUG_ON(!dev);
  78. if (!in_pm)
  79. fn = usbnet_read_cmd;
  80. else
  81. fn = usbnet_read_cmd_nopm;
  82. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  83. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  84. 0, index, &buf, 4);
  85. if (unlikely(ret < 0))
  86. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  87. index, ret);
  88. le32_to_cpus(&buf);
  89. *data = buf;
  90. return ret;
  91. }
  92. static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
  93. u32 data, int in_pm)
  94. {
  95. u32 buf;
  96. int ret;
  97. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  98. BUG_ON(!dev);
  99. if (!in_pm)
  100. fn = usbnet_write_cmd;
  101. else
  102. fn = usbnet_write_cmd_nopm;
  103. buf = data;
  104. cpu_to_le32s(&buf);
  105. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  106. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  107. 0, index, &buf, 4);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  110. index, ret);
  111. return ret;
  112. }
  113. static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
  114. u32 *data)
  115. {
  116. return __smsc95xx_read_reg(dev, index, data, 1);
  117. }
  118. static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
  119. u32 data)
  120. {
  121. return __smsc95xx_write_reg(dev, index, data, 1);
  122. }
  123. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  124. u32 *data)
  125. {
  126. return __smsc95xx_read_reg(dev, index, data, 0);
  127. }
  128. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  129. u32 data)
  130. {
  131. return __smsc95xx_write_reg(dev, index, data, 0);
  132. }
  133. static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
  134. {
  135. if (WARN_ON_ONCE(!dev))
  136. return -EINVAL;
  137. return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE,
  138. USB_RECIP_DEVICE, feature, 0,
  139. NULL, 0);
  140. }
  141. static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
  142. {
  143. if (WARN_ON_ONCE(!dev))
  144. return -EINVAL;
  145. return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE,
  146. USB_RECIP_DEVICE, feature,
  147. 0, NULL, 0);
  148. }
  149. /* Loop until the read is completed with timeout
  150. * called with phy_mutex held */
  151. static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev,
  152. int in_pm)
  153. {
  154. unsigned long start_time = jiffies;
  155. u32 val;
  156. int ret;
  157. do {
  158. ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm);
  159. check_warn_return(ret, "Error reading MII_ACCESS\n");
  160. if (!(val & MII_BUSY_))
  161. return 0;
  162. } while (!time_after(jiffies, start_time + HZ));
  163. return -EIO;
  164. }
  165. static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  166. int in_pm)
  167. {
  168. struct usbnet *dev = netdev_priv(netdev);
  169. u32 val, addr;
  170. int ret;
  171. mutex_lock(&dev->phy_mutex);
  172. /* confirm MII not busy */
  173. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  174. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read\n");
  175. /* set the address, index & direction (read from PHY) */
  176. phy_id &= dev->mii.phy_id_mask;
  177. idx &= dev->mii.reg_num_mask;
  178. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  179. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  180. check_warn_goto_done(ret, "Error writing MII_ADDR\n");
  181. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  182. check_warn_goto_done(ret, "Timed out reading MII reg %02X\n", idx);
  183. ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm);
  184. check_warn_goto_done(ret, "Error reading MII_DATA\n");
  185. ret = (u16)(val & 0xFFFF);
  186. done:
  187. mutex_unlock(&dev->phy_mutex);
  188. return ret;
  189. }
  190. static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id,
  191. int idx, int regval, int in_pm)
  192. {
  193. struct usbnet *dev = netdev_priv(netdev);
  194. u32 val, addr;
  195. int ret;
  196. mutex_lock(&dev->phy_mutex);
  197. /* confirm MII not busy */
  198. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  199. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write\n");
  200. val = regval;
  201. ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm);
  202. check_warn_goto_done(ret, "Error writing MII_DATA\n");
  203. /* set the address, index & direction (write to PHY) */
  204. phy_id &= dev->mii.phy_id_mask;
  205. idx &= dev->mii.reg_num_mask;
  206. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  207. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  208. check_warn_goto_done(ret, "Error writing MII_ADDR\n");
  209. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  210. check_warn_goto_done(ret, "Timed out writing MII reg %02X\n", idx);
  211. done:
  212. mutex_unlock(&dev->phy_mutex);
  213. }
  214. static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  215. int idx)
  216. {
  217. return __smsc95xx_mdio_read(netdev, phy_id, idx, 1);
  218. }
  219. static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  220. int idx, int regval)
  221. {
  222. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1);
  223. }
  224. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  225. {
  226. return __smsc95xx_mdio_read(netdev, phy_id, idx, 0);
  227. }
  228. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  229. int regval)
  230. {
  231. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0);
  232. }
  233. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  234. {
  235. unsigned long start_time = jiffies;
  236. u32 val;
  237. int ret;
  238. do {
  239. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  240. check_warn_return(ret, "Error reading E2P_CMD\n");
  241. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  242. break;
  243. udelay(40);
  244. } while (!time_after(jiffies, start_time + HZ));
  245. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  246. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  247. return -EIO;
  248. }
  249. return 0;
  250. }
  251. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  252. {
  253. unsigned long start_time = jiffies;
  254. u32 val;
  255. int ret;
  256. do {
  257. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  258. check_warn_return(ret, "Error reading E2P_CMD\n");
  259. if (!(val & E2P_CMD_BUSY_))
  260. return 0;
  261. udelay(40);
  262. } while (!time_after(jiffies, start_time + HZ));
  263. netdev_warn(dev->net, "EEPROM is busy\n");
  264. return -EIO;
  265. }
  266. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  267. u8 *data)
  268. {
  269. u32 val;
  270. int i, ret;
  271. BUG_ON(!dev);
  272. BUG_ON(!data);
  273. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  274. if (ret)
  275. return ret;
  276. for (i = 0; i < length; i++) {
  277. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  278. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  279. check_warn_return(ret, "Error writing E2P_CMD\n");
  280. ret = smsc95xx_wait_eeprom(dev);
  281. if (ret < 0)
  282. return ret;
  283. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  284. check_warn_return(ret, "Error reading E2P_DATA\n");
  285. data[i] = val & 0xFF;
  286. offset++;
  287. }
  288. return 0;
  289. }
  290. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  291. u8 *data)
  292. {
  293. u32 val;
  294. int i, ret;
  295. BUG_ON(!dev);
  296. BUG_ON(!data);
  297. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  298. if (ret)
  299. return ret;
  300. /* Issue write/erase enable command */
  301. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  302. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  303. check_warn_return(ret, "Error writing E2P_DATA\n");
  304. ret = smsc95xx_wait_eeprom(dev);
  305. if (ret < 0)
  306. return ret;
  307. for (i = 0; i < length; i++) {
  308. /* Fill data register */
  309. val = data[i];
  310. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  311. check_warn_return(ret, "Error writing E2P_DATA\n");
  312. /* Send "write" command */
  313. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  314. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  315. check_warn_return(ret, "Error writing E2P_CMD\n");
  316. ret = smsc95xx_wait_eeprom(dev);
  317. if (ret < 0)
  318. return ret;
  319. offset++;
  320. }
  321. return 0;
  322. }
  323. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  324. u32 *data)
  325. {
  326. const u16 size = 4;
  327. int ret;
  328. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  329. USB_DIR_OUT | USB_TYPE_VENDOR |
  330. USB_RECIP_DEVICE,
  331. 0, index, data, size);
  332. if (ret < 0)
  333. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  334. ret);
  335. return ret;
  336. }
  337. /* returns hash bit number for given MAC address
  338. * example:
  339. * 01 00 5E 00 00 01 -> returns bit number 31 */
  340. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  341. {
  342. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  343. }
  344. static void smsc95xx_set_multicast(struct net_device *netdev)
  345. {
  346. struct usbnet *dev = netdev_priv(netdev);
  347. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  348. unsigned long flags;
  349. int ret;
  350. pdata->hash_hi = 0;
  351. pdata->hash_lo = 0;
  352. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  353. if (dev->net->flags & IFF_PROMISC) {
  354. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  355. pdata->mac_cr |= MAC_CR_PRMS_;
  356. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  357. } else if (dev->net->flags & IFF_ALLMULTI) {
  358. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  359. pdata->mac_cr |= MAC_CR_MCPAS_;
  360. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  361. } else if (!netdev_mc_empty(dev->net)) {
  362. struct netdev_hw_addr *ha;
  363. pdata->mac_cr |= MAC_CR_HPFILT_;
  364. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  365. netdev_for_each_mc_addr(ha, netdev) {
  366. u32 bitnum = smsc95xx_hash(ha->addr);
  367. u32 mask = 0x01 << (bitnum & 0x1F);
  368. if (bitnum & 0x20)
  369. pdata->hash_hi |= mask;
  370. else
  371. pdata->hash_lo |= mask;
  372. }
  373. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  374. pdata->hash_hi, pdata->hash_lo);
  375. } else {
  376. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  377. pdata->mac_cr &=
  378. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  379. }
  380. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  381. /* Initiate async writes, as we can't wait for completion here */
  382. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  383. check_warn(ret, "failed to initiate async write to HASHH\n");
  384. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  385. check_warn(ret, "failed to initiate async write to HASHL\n");
  386. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  387. check_warn(ret, "failed to initiate async write to MAC_CR\n");
  388. }
  389. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  390. u16 lcladv, u16 rmtadv)
  391. {
  392. u32 flow, afc_cfg = 0;
  393. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  394. check_warn_return(ret, "Error reading AFC_CFG\n");
  395. if (duplex == DUPLEX_FULL) {
  396. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  397. if (cap & FLOW_CTRL_RX)
  398. flow = 0xFFFF0002;
  399. else
  400. flow = 0;
  401. if (cap & FLOW_CTRL_TX)
  402. afc_cfg |= 0xF;
  403. else
  404. afc_cfg &= ~0xF;
  405. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  406. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  407. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  408. } else {
  409. netif_dbg(dev, link, dev->net, "half duplex\n");
  410. flow = 0;
  411. afc_cfg |= 0xF;
  412. }
  413. ret = smsc95xx_write_reg(dev, FLOW, flow);
  414. check_warn_return(ret, "Error writing FLOW\n");
  415. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  416. check_warn_return(ret, "Error writing AFC_CFG\n");
  417. return 0;
  418. }
  419. static int smsc95xx_link_reset(struct usbnet *dev)
  420. {
  421. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  422. struct mii_if_info *mii = &dev->mii;
  423. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  424. unsigned long flags;
  425. u16 lcladv, rmtadv;
  426. int ret;
  427. /* clear interrupt status */
  428. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  429. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  430. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  431. check_warn_return(ret, "Error writing INT_STS\n");
  432. mii_check_media(mii, 1, 1);
  433. mii_ethtool_gset(&dev->mii, &ecmd);
  434. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  435. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  436. netif_dbg(dev, link, dev->net,
  437. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  438. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  439. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  440. if (ecmd.duplex != DUPLEX_FULL) {
  441. pdata->mac_cr &= ~MAC_CR_FDPX_;
  442. pdata->mac_cr |= MAC_CR_RCVOWN_;
  443. } else {
  444. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  445. pdata->mac_cr |= MAC_CR_FDPX_;
  446. }
  447. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  448. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  449. check_warn_return(ret, "Error writing MAC_CR\n");
  450. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  451. check_warn_return(ret, "Error updating PHY flow control\n");
  452. return 0;
  453. }
  454. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  455. {
  456. u32 intdata;
  457. if (urb->actual_length != 4) {
  458. netdev_warn(dev->net, "unexpected urb length %d\n",
  459. urb->actual_length);
  460. return;
  461. }
  462. memcpy(&intdata, urb->transfer_buffer, 4);
  463. le32_to_cpus(&intdata);
  464. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  465. if (intdata & INT_ENP_PHY_INT_)
  466. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  467. else
  468. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  469. intdata);
  470. }
  471. /* Enable or disable Tx & Rx checksum offload engines */
  472. static int smsc95xx_set_features(struct net_device *netdev,
  473. netdev_features_t features)
  474. {
  475. struct usbnet *dev = netdev_priv(netdev);
  476. u32 read_buf;
  477. int ret;
  478. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  479. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  480. if (features & NETIF_F_HW_CSUM)
  481. read_buf |= Tx_COE_EN_;
  482. else
  483. read_buf &= ~Tx_COE_EN_;
  484. if (features & NETIF_F_RXCSUM)
  485. read_buf |= Rx_COE_EN_;
  486. else
  487. read_buf &= ~Rx_COE_EN_;
  488. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  489. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  490. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  491. return 0;
  492. }
  493. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  494. {
  495. return MAX_EEPROM_SIZE;
  496. }
  497. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  498. struct ethtool_eeprom *ee, u8 *data)
  499. {
  500. struct usbnet *dev = netdev_priv(netdev);
  501. ee->magic = LAN95XX_EEPROM_MAGIC;
  502. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  503. }
  504. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  505. struct ethtool_eeprom *ee, u8 *data)
  506. {
  507. struct usbnet *dev = netdev_priv(netdev);
  508. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  509. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  510. ee->magic);
  511. return -EINVAL;
  512. }
  513. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  514. }
  515. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  516. {
  517. /* all smsc95xx registers */
  518. return COE_CR - ID_REV + 1;
  519. }
  520. static void
  521. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  522. void *buf)
  523. {
  524. struct usbnet *dev = netdev_priv(netdev);
  525. unsigned int i, j;
  526. int retval;
  527. u32 *data = buf;
  528. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  529. if (retval < 0) {
  530. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  531. return;
  532. }
  533. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  534. retval = smsc95xx_read_reg(dev, i, &data[j]);
  535. if (retval < 0) {
  536. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  537. return;
  538. }
  539. }
  540. }
  541. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  542. struct ethtool_wolinfo *wolinfo)
  543. {
  544. struct usbnet *dev = netdev_priv(net);
  545. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  546. wolinfo->supported = SUPPORTED_WAKE;
  547. wolinfo->wolopts = pdata->wolopts;
  548. }
  549. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  550. struct ethtool_wolinfo *wolinfo)
  551. {
  552. struct usbnet *dev = netdev_priv(net);
  553. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  554. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  555. return 0;
  556. }
  557. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  558. .get_link = usbnet_get_link,
  559. .nway_reset = usbnet_nway_reset,
  560. .get_drvinfo = usbnet_get_drvinfo,
  561. .get_msglevel = usbnet_get_msglevel,
  562. .set_msglevel = usbnet_set_msglevel,
  563. .get_settings = usbnet_get_settings,
  564. .set_settings = usbnet_set_settings,
  565. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  566. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  567. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  568. .get_regs_len = smsc95xx_ethtool_getregslen,
  569. .get_regs = smsc95xx_ethtool_getregs,
  570. .get_wol = smsc95xx_ethtool_get_wol,
  571. .set_wol = smsc95xx_ethtool_set_wol,
  572. };
  573. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  574. {
  575. struct usbnet *dev = netdev_priv(netdev);
  576. if (!netif_running(netdev))
  577. return -EINVAL;
  578. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  579. }
  580. static void smsc95xx_init_mac_address(struct usbnet *dev)
  581. {
  582. /* try reading mac address from EEPROM */
  583. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  584. dev->net->dev_addr) == 0) {
  585. if (is_valid_ether_addr(dev->net->dev_addr)) {
  586. /* eeprom values are valid so use them */
  587. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  588. return;
  589. }
  590. }
  591. /* no eeprom, or eeprom values are invalid. generate random MAC */
  592. eth_hw_addr_random(dev->net);
  593. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  594. }
  595. static int smsc95xx_set_mac_address(struct usbnet *dev)
  596. {
  597. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  598. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  599. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  600. int ret;
  601. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  602. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  603. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  604. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  605. return 0;
  606. }
  607. /* starts the TX path */
  608. static int smsc95xx_start_tx_path(struct usbnet *dev)
  609. {
  610. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  611. unsigned long flags;
  612. int ret;
  613. /* Enable Tx at MAC */
  614. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  615. pdata->mac_cr |= MAC_CR_TXEN_;
  616. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  617. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  618. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  619. /* Enable Tx at SCSRs */
  620. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  621. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  622. return 0;
  623. }
  624. /* Starts the Receive path */
  625. static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
  626. {
  627. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  628. unsigned long flags;
  629. int ret;
  630. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  631. pdata->mac_cr |= MAC_CR_RXEN_;
  632. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  633. ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
  634. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  635. return 0;
  636. }
  637. static int smsc95xx_phy_initialize(struct usbnet *dev)
  638. {
  639. int bmcr, ret, timeout = 0;
  640. /* Initialize MII structure */
  641. dev->mii.dev = dev->net;
  642. dev->mii.mdio_read = smsc95xx_mdio_read;
  643. dev->mii.mdio_write = smsc95xx_mdio_write;
  644. dev->mii.phy_id_mask = 0x1f;
  645. dev->mii.reg_num_mask = 0x1f;
  646. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  647. /* reset phy and wait for reset to complete */
  648. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  649. do {
  650. msleep(10);
  651. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  652. timeout++;
  653. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  654. if (timeout >= 100) {
  655. netdev_warn(dev->net, "timeout on PHY Reset");
  656. return -EIO;
  657. }
  658. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  659. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  660. ADVERTISE_PAUSE_ASYM);
  661. /* read to clear */
  662. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  663. check_warn_return(ret, "Failed to read PHY_INT_SRC during init\n");
  664. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  665. PHY_INT_MASK_DEFAULT_);
  666. mii_nway_restart(&dev->mii);
  667. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  668. return 0;
  669. }
  670. static int smsc95xx_reset(struct usbnet *dev)
  671. {
  672. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  673. u32 read_buf, write_buf, burst_cap;
  674. int ret = 0, timeout;
  675. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  676. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  677. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  678. timeout = 0;
  679. do {
  680. msleep(10);
  681. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  682. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  683. timeout++;
  684. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  685. if (timeout >= 100) {
  686. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  687. return ret;
  688. }
  689. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  690. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  691. timeout = 0;
  692. do {
  693. msleep(10);
  694. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  695. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  696. timeout++;
  697. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  698. if (timeout >= 100) {
  699. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  700. return ret;
  701. }
  702. ret = smsc95xx_set_mac_address(dev);
  703. if (ret < 0)
  704. return ret;
  705. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  706. dev->net->dev_addr);
  707. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  708. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  709. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  710. read_buf);
  711. read_buf |= HW_CFG_BIR_;
  712. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  713. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  714. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  715. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  716. netif_dbg(dev, ifup, dev->net,
  717. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  718. read_buf);
  719. if (!turbo_mode) {
  720. burst_cap = 0;
  721. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  722. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  723. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  724. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  725. } else {
  726. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  727. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  728. }
  729. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  730. (ulong)dev->rx_urb_size);
  731. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  732. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  733. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  734. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  735. netif_dbg(dev, ifup, dev->net,
  736. "Read Value from BURST_CAP after writing: 0x%08x\n",
  737. read_buf);
  738. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  739. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  740. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  741. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  742. netif_dbg(dev, ifup, dev->net,
  743. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  744. read_buf);
  745. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  746. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  747. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n",
  748. read_buf);
  749. if (turbo_mode)
  750. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  751. read_buf &= ~HW_CFG_RXDOFF_;
  752. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  753. read_buf |= NET_IP_ALIGN << 9;
  754. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  755. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  756. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  757. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  758. netif_dbg(dev, ifup, dev->net,
  759. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  760. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  761. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  762. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  763. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  764. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  765. /* Configure GPIO pins as LED outputs */
  766. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  767. LED_GPIO_CFG_FDX_LED;
  768. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  769. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  770. /* Init Tx */
  771. ret = smsc95xx_write_reg(dev, FLOW, 0);
  772. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  773. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  774. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  775. /* Don't need mac_cr_lock during initialisation */
  776. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  777. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  778. /* Init Rx */
  779. /* Set Vlan */
  780. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  781. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  782. /* Enable or disable checksum offload engines */
  783. ret = smsc95xx_set_features(dev->net, dev->net->features);
  784. check_warn_return(ret, "Failed to set checksum offload features\n");
  785. smsc95xx_set_multicast(dev->net);
  786. ret = smsc95xx_phy_initialize(dev);
  787. check_warn_return(ret, "Failed to init PHY\n");
  788. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  789. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  790. /* enable PHY interrupts */
  791. read_buf |= INT_EP_CTL_PHY_INT_;
  792. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  793. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  794. ret = smsc95xx_start_tx_path(dev);
  795. check_warn_return(ret, "Failed to start TX path\n");
  796. ret = smsc95xx_start_rx_path(dev, 0);
  797. check_warn_return(ret, "Failed to start RX path\n");
  798. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  799. return 0;
  800. }
  801. static const struct net_device_ops smsc95xx_netdev_ops = {
  802. .ndo_open = usbnet_open,
  803. .ndo_stop = usbnet_stop,
  804. .ndo_start_xmit = usbnet_start_xmit,
  805. .ndo_tx_timeout = usbnet_tx_timeout,
  806. .ndo_change_mtu = usbnet_change_mtu,
  807. .ndo_set_mac_address = eth_mac_addr,
  808. .ndo_validate_addr = eth_validate_addr,
  809. .ndo_do_ioctl = smsc95xx_ioctl,
  810. .ndo_set_rx_mode = smsc95xx_set_multicast,
  811. .ndo_set_features = smsc95xx_set_features,
  812. };
  813. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  814. {
  815. struct smsc95xx_priv *pdata = NULL;
  816. u32 val;
  817. int ret;
  818. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  819. ret = usbnet_get_endpoints(dev, intf);
  820. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  821. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  822. GFP_KERNEL);
  823. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  824. if (!pdata) {
  825. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  826. return -ENOMEM;
  827. }
  828. spin_lock_init(&pdata->mac_cr_lock);
  829. if (DEFAULT_TX_CSUM_ENABLE)
  830. dev->net->features |= NETIF_F_HW_CSUM;
  831. if (DEFAULT_RX_CSUM_ENABLE)
  832. dev->net->features |= NETIF_F_RXCSUM;
  833. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  834. smsc95xx_init_mac_address(dev);
  835. /* Init all registers */
  836. ret = smsc95xx_reset(dev);
  837. /* detect device revision as different features may be available */
  838. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  839. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  840. val >>= 16;
  841. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
  842. (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
  843. pdata->features = (FEATURE_8_WAKEUP_FILTERS |
  844. FEATURE_PHY_NLP_CROSSOVER |
  845. FEATURE_AUTOSUSPEND);
  846. else if (val == ID_REV_CHIP_ID_9512_)
  847. pdata->features = FEATURE_8_WAKEUP_FILTERS;
  848. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  849. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  850. dev->net->flags |= IFF_MULTICAST;
  851. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  852. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  853. return 0;
  854. }
  855. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  856. {
  857. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  858. if (pdata) {
  859. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  860. kfree(pdata);
  861. pdata = NULL;
  862. dev->data[0] = 0;
  863. }
  864. }
  865. static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
  866. {
  867. return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
  868. }
  869. static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  870. {
  871. struct mii_if_info *mii = &dev->mii;
  872. int ret;
  873. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  874. /* read to clear */
  875. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  876. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  877. /* enable interrupt source */
  878. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  879. check_warn_return(ret, "Error reading PHY_INT_MASK\n");
  880. ret |= mask;
  881. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  882. return 0;
  883. }
  884. static int smsc95xx_link_ok_nopm(struct usbnet *dev)
  885. {
  886. struct mii_if_info *mii = &dev->mii;
  887. int ret;
  888. /* first, a dummy read, needed to latch some MII phys */
  889. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  890. check_warn_return(ret, "Error reading MII_BMSR\n");
  891. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  892. check_warn_return(ret, "Error reading MII_BMSR\n");
  893. return !!(ret & BMSR_LSTATUS);
  894. }
  895. static int smsc95xx_enter_suspend0(struct usbnet *dev)
  896. {
  897. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  898. u32 val;
  899. int ret;
  900. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  901. check_warn_return(ret, "Error reading PM_CTRL\n");
  902. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  903. val |= PM_CTL_SUS_MODE_0;
  904. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  905. check_warn_return(ret, "Error writing PM_CTRL\n");
  906. /* clear wol status */
  907. val &= ~PM_CTL_WUPS_;
  908. val |= PM_CTL_WUPS_WOL_;
  909. /* enable energy detection */
  910. if (pdata->wolopts & WAKE_PHY)
  911. val |= PM_CTL_WUPS_ED_;
  912. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  913. check_warn_return(ret, "Error writing PM_CTRL\n");
  914. /* read back PM_CTRL */
  915. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  916. check_warn_return(ret, "Error reading PM_CTRL\n");
  917. smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  918. return 0;
  919. }
  920. static int smsc95xx_enter_suspend1(struct usbnet *dev)
  921. {
  922. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  923. struct mii_if_info *mii = &dev->mii;
  924. u32 val;
  925. int ret;
  926. /* reconfigure link pulse detection timing for
  927. * compatibility with non-standard link partners
  928. */
  929. if (pdata->features & FEATURE_PHY_NLP_CROSSOVER)
  930. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG,
  931. PHY_EDPD_CONFIG_DEFAULT);
  932. /* enable energy detect power-down mode */
  933. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS);
  934. check_warn_return(ret, "Error reading PHY_MODE_CTRL_STS\n");
  935. ret |= MODE_CTRL_STS_EDPWRDOWN_;
  936. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret);
  937. /* enter SUSPEND1 mode */
  938. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  939. check_warn_return(ret, "Error reading PM_CTRL\n");
  940. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  941. val |= PM_CTL_SUS_MODE_1;
  942. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  943. check_warn_return(ret, "Error writing PM_CTRL\n");
  944. /* clear wol status, enable energy detection */
  945. val &= ~PM_CTL_WUPS_;
  946. val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_);
  947. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  948. check_warn_return(ret, "Error writing PM_CTRL\n");
  949. smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  950. return 0;
  951. }
  952. static int smsc95xx_enter_suspend2(struct usbnet *dev)
  953. {
  954. u32 val;
  955. int ret;
  956. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  957. check_warn_return(ret, "Error reading PM_CTRL\n");
  958. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  959. val |= PM_CTL_SUS_MODE_2;
  960. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  961. check_warn_return(ret, "Error writing PM_CTRL\n");
  962. return 0;
  963. }
  964. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  965. {
  966. struct usbnet *dev = usb_get_intfdata(intf);
  967. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  968. u32 val, link_up;
  969. int ret;
  970. ret = usbnet_suspend(intf, message);
  971. check_warn_return(ret, "usbnet_suspend error\n");
  972. /* determine if link is up using only _nopm functions */
  973. link_up = smsc95xx_link_ok_nopm(dev);
  974. /* if no wol options set, or if link is down and we're not waking on
  975. * PHY activity, enter lowest power SUSPEND2 mode
  976. */
  977. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  978. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  979. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  980. /* disable energy detect (link up) & wake up events */
  981. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  982. check_warn_return(ret, "Error reading WUCSR\n");
  983. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  984. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  985. check_warn_return(ret, "Error writing WUCSR\n");
  986. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  987. check_warn_return(ret, "Error reading PM_CTRL\n");
  988. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  989. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  990. check_warn_return(ret, "Error writing PM_CTRL\n");
  991. return smsc95xx_enter_suspend2(dev);
  992. }
  993. if (pdata->wolopts & WAKE_PHY) {
  994. ret = smsc95xx_enable_phy_wakeup_interrupts(dev,
  995. (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_));
  996. check_warn_return(ret, "error enabling PHY wakeup ints\n");
  997. /* if link is down then configure EDPD and enter SUSPEND1,
  998. * otherwise enter SUSPEND0 below
  999. */
  1000. if (!link_up) {
  1001. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1002. return smsc95xx_enter_suspend1(dev);
  1003. }
  1004. }
  1005. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1006. u32 *filter_mask = kzalloc(32, GFP_KERNEL);
  1007. u32 command[2];
  1008. u32 offset[2];
  1009. u32 crc[4];
  1010. int wuff_filter_count =
  1011. (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
  1012. LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
  1013. int i, filter = 0;
  1014. memset(command, 0, sizeof(command));
  1015. memset(offset, 0, sizeof(offset));
  1016. memset(crc, 0, sizeof(crc));
  1017. if (pdata->wolopts & WAKE_BCAST) {
  1018. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  1019. netdev_info(dev->net, "enabling broadcast detection\n");
  1020. filter_mask[filter * 4] = 0x003F;
  1021. filter_mask[filter * 4 + 1] = 0x00;
  1022. filter_mask[filter * 4 + 2] = 0x00;
  1023. filter_mask[filter * 4 + 3] = 0x00;
  1024. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1025. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1026. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  1027. filter++;
  1028. }
  1029. if (pdata->wolopts & WAKE_MCAST) {
  1030. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1031. netdev_info(dev->net, "enabling multicast detection\n");
  1032. filter_mask[filter * 4] = 0x0007;
  1033. filter_mask[filter * 4 + 1] = 0x00;
  1034. filter_mask[filter * 4 + 2] = 0x00;
  1035. filter_mask[filter * 4 + 3] = 0x00;
  1036. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  1037. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1038. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  1039. filter++;
  1040. }
  1041. if (pdata->wolopts & WAKE_ARP) {
  1042. const u8 arp[] = {0x08, 0x06};
  1043. netdev_info(dev->net, "enabling ARP detection\n");
  1044. filter_mask[filter * 4] = 0x0003;
  1045. filter_mask[filter * 4 + 1] = 0x00;
  1046. filter_mask[filter * 4 + 2] = 0x00;
  1047. filter_mask[filter * 4 + 3] = 0x00;
  1048. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1049. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  1050. crc[filter/2] |= smsc_crc(arp, 2, filter);
  1051. filter++;
  1052. }
  1053. if (pdata->wolopts & WAKE_UCAST) {
  1054. netdev_info(dev->net, "enabling unicast detection\n");
  1055. filter_mask[filter * 4] = 0x003F;
  1056. filter_mask[filter * 4 + 1] = 0x00;
  1057. filter_mask[filter * 4 + 2] = 0x00;
  1058. filter_mask[filter * 4 + 3] = 0x00;
  1059. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  1060. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1061. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  1062. filter++;
  1063. }
  1064. for (i = 0; i < (wuff_filter_count * 4); i++) {
  1065. ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
  1066. if (ret < 0)
  1067. kfree(filter_mask);
  1068. check_warn_return(ret, "Error writing WUFF\n");
  1069. }
  1070. kfree(filter_mask);
  1071. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1072. ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
  1073. check_warn_return(ret, "Error writing WUFF\n");
  1074. }
  1075. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1076. ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
  1077. check_warn_return(ret, "Error writing WUFF\n");
  1078. }
  1079. for (i = 0; i < (wuff_filter_count / 2); i++) {
  1080. ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
  1081. check_warn_return(ret, "Error writing WUFF\n");
  1082. }
  1083. /* clear any pending pattern match packet status */
  1084. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1085. check_warn_return(ret, "Error reading WUCSR\n");
  1086. val |= WUCSR_WUFR_;
  1087. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1088. check_warn_return(ret, "Error writing WUCSR\n");
  1089. }
  1090. if (pdata->wolopts & WAKE_MAGIC) {
  1091. /* clear any pending magic packet status */
  1092. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1093. check_warn_return(ret, "Error reading WUCSR\n");
  1094. val |= WUCSR_MPR_;
  1095. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1096. check_warn_return(ret, "Error writing WUCSR\n");
  1097. }
  1098. /* enable/disable wakeup sources */
  1099. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1100. check_warn_return(ret, "Error reading WUCSR\n");
  1101. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1102. netdev_info(dev->net, "enabling pattern match wakeup\n");
  1103. val |= WUCSR_WAKE_EN_;
  1104. } else {
  1105. netdev_info(dev->net, "disabling pattern match wakeup\n");
  1106. val &= ~WUCSR_WAKE_EN_;
  1107. }
  1108. if (pdata->wolopts & WAKE_MAGIC) {
  1109. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1110. val |= WUCSR_MPEN_;
  1111. } else {
  1112. netdev_info(dev->net, "disabling magic packet wakeup\n");
  1113. val &= ~WUCSR_MPEN_;
  1114. }
  1115. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1116. check_warn_return(ret, "Error writing WUCSR\n");
  1117. /* enable wol wakeup source */
  1118. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1119. check_warn_return(ret, "Error reading PM_CTRL\n");
  1120. val |= PM_CTL_WOL_EN_;
  1121. /* phy energy detect wakeup source */
  1122. if (pdata->wolopts & WAKE_PHY)
  1123. val |= PM_CTL_ED_EN_;
  1124. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1125. check_warn_return(ret, "Error writing PM_CTRL\n");
  1126. /* enable receiver to enable frame reception */
  1127. smsc95xx_start_rx_path(dev, 1);
  1128. /* some wol options are enabled, so enter SUSPEND0 */
  1129. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1130. return smsc95xx_enter_suspend0(dev);
  1131. }
  1132. static int smsc95xx_resume(struct usb_interface *intf)
  1133. {
  1134. struct usbnet *dev = usb_get_intfdata(intf);
  1135. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1136. int ret;
  1137. u32 val;
  1138. BUG_ON(!dev);
  1139. if (pdata->wolopts) {
  1140. smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1141. /* clear wake-up sources */
  1142. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1143. check_warn_return(ret, "Error reading WUCSR\n");
  1144. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  1145. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1146. check_warn_return(ret, "Error writing WUCSR\n");
  1147. /* clear wake-up status */
  1148. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1149. check_warn_return(ret, "Error reading PM_CTRL\n");
  1150. val &= ~PM_CTL_WOL_EN_;
  1151. val |= PM_CTL_WUPS_;
  1152. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1153. check_warn_return(ret, "Error writing PM_CTRL\n");
  1154. }
  1155. ret = usbnet_resume(intf);
  1156. check_warn_return(ret, "usbnet_resume error\n");
  1157. return 0;
  1158. }
  1159. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1160. {
  1161. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1162. skb->ip_summed = CHECKSUM_COMPLETE;
  1163. skb_trim(skb, skb->len - 2);
  1164. }
  1165. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1166. {
  1167. while (skb->len > 0) {
  1168. u32 header, align_count;
  1169. struct sk_buff *ax_skb;
  1170. unsigned char *packet;
  1171. u16 size;
  1172. memcpy(&header, skb->data, sizeof(header));
  1173. le32_to_cpus(&header);
  1174. skb_pull(skb, 4 + NET_IP_ALIGN);
  1175. packet = skb->data;
  1176. /* get the packet length */
  1177. size = (u16)((header & RX_STS_FL_) >> 16);
  1178. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1179. if (unlikely(header & RX_STS_ES_)) {
  1180. netif_dbg(dev, rx_err, dev->net,
  1181. "Error header=0x%08x\n", header);
  1182. dev->net->stats.rx_errors++;
  1183. dev->net->stats.rx_dropped++;
  1184. if (header & RX_STS_CRC_) {
  1185. dev->net->stats.rx_crc_errors++;
  1186. } else {
  1187. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1188. dev->net->stats.rx_frame_errors++;
  1189. if ((header & RX_STS_LE_) &&
  1190. (!(header & RX_STS_FT_)))
  1191. dev->net->stats.rx_length_errors++;
  1192. }
  1193. } else {
  1194. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1195. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1196. netif_dbg(dev, rx_err, dev->net,
  1197. "size err header=0x%08x\n", header);
  1198. return 0;
  1199. }
  1200. /* last frame in this batch */
  1201. if (skb->len == size) {
  1202. if (dev->net->features & NETIF_F_RXCSUM)
  1203. smsc95xx_rx_csum_offload(skb);
  1204. skb_trim(skb, skb->len - 4); /* remove fcs */
  1205. skb->truesize = size + sizeof(struct sk_buff);
  1206. return 1;
  1207. }
  1208. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1209. if (unlikely(!ax_skb)) {
  1210. netdev_warn(dev->net, "Error allocating skb\n");
  1211. return 0;
  1212. }
  1213. ax_skb->len = size;
  1214. ax_skb->data = packet;
  1215. skb_set_tail_pointer(ax_skb, size);
  1216. if (dev->net->features & NETIF_F_RXCSUM)
  1217. smsc95xx_rx_csum_offload(ax_skb);
  1218. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1219. ax_skb->truesize = size + sizeof(struct sk_buff);
  1220. usbnet_skb_return(dev, ax_skb);
  1221. }
  1222. skb_pull(skb, size);
  1223. /* padding bytes before the next frame starts */
  1224. if (skb->len)
  1225. skb_pull(skb, align_count);
  1226. }
  1227. if (unlikely(skb->len < 0)) {
  1228. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1229. return 0;
  1230. }
  1231. return 1;
  1232. }
  1233. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1234. {
  1235. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1236. u16 high_16 = low_16 + skb->csum_offset;
  1237. return (high_16 << 16) | low_16;
  1238. }
  1239. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1240. struct sk_buff *skb, gfp_t flags)
  1241. {
  1242. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1243. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1244. u32 tx_cmd_a, tx_cmd_b;
  1245. /* We do not advertise SG, so skbs should be already linearized */
  1246. BUG_ON(skb_shinfo(skb)->nr_frags);
  1247. if (skb_headroom(skb) < overhead) {
  1248. struct sk_buff *skb2 = skb_copy_expand(skb,
  1249. overhead, 0, flags);
  1250. dev_kfree_skb_any(skb);
  1251. skb = skb2;
  1252. if (!skb)
  1253. return NULL;
  1254. }
  1255. if (csum) {
  1256. if (skb->len <= 45) {
  1257. /* workaround - hardware tx checksum does not work
  1258. * properly with extremely small packets */
  1259. long csstart = skb_checksum_start_offset(skb);
  1260. __wsum calc = csum_partial(skb->data + csstart,
  1261. skb->len - csstart, 0);
  1262. *((__sum16 *)(skb->data + csstart
  1263. + skb->csum_offset)) = csum_fold(calc);
  1264. csum = false;
  1265. } else {
  1266. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1267. skb_push(skb, 4);
  1268. cpu_to_le32s(&csum_preamble);
  1269. memcpy(skb->data, &csum_preamble, 4);
  1270. }
  1271. }
  1272. skb_push(skb, 4);
  1273. tx_cmd_b = (u32)(skb->len - 4);
  1274. if (csum)
  1275. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1276. cpu_to_le32s(&tx_cmd_b);
  1277. memcpy(skb->data, &tx_cmd_b, 4);
  1278. skb_push(skb, 4);
  1279. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1280. TX_CMD_A_LAST_SEG_;
  1281. cpu_to_le32s(&tx_cmd_a);
  1282. memcpy(skb->data, &tx_cmd_a, 4);
  1283. return skb;
  1284. }
  1285. static const struct driver_info smsc95xx_info = {
  1286. .description = "smsc95xx USB 2.0 Ethernet",
  1287. .bind = smsc95xx_bind,
  1288. .unbind = smsc95xx_unbind,
  1289. .link_reset = smsc95xx_link_reset,
  1290. .reset = smsc95xx_reset,
  1291. .rx_fixup = smsc95xx_rx_fixup,
  1292. .tx_fixup = smsc95xx_tx_fixup,
  1293. .status = smsc95xx_status,
  1294. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1295. };
  1296. static const struct usb_device_id products[] = {
  1297. {
  1298. /* SMSC9500 USB Ethernet Device */
  1299. USB_DEVICE(0x0424, 0x9500),
  1300. .driver_info = (unsigned long) &smsc95xx_info,
  1301. },
  1302. {
  1303. /* SMSC9505 USB Ethernet Device */
  1304. USB_DEVICE(0x0424, 0x9505),
  1305. .driver_info = (unsigned long) &smsc95xx_info,
  1306. },
  1307. {
  1308. /* SMSC9500A USB Ethernet Device */
  1309. USB_DEVICE(0x0424, 0x9E00),
  1310. .driver_info = (unsigned long) &smsc95xx_info,
  1311. },
  1312. {
  1313. /* SMSC9505A USB Ethernet Device */
  1314. USB_DEVICE(0x0424, 0x9E01),
  1315. .driver_info = (unsigned long) &smsc95xx_info,
  1316. },
  1317. {
  1318. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1319. USB_DEVICE(0x0424, 0xec00),
  1320. .driver_info = (unsigned long) &smsc95xx_info,
  1321. },
  1322. {
  1323. /* SMSC9500 USB Ethernet Device (SAL10) */
  1324. USB_DEVICE(0x0424, 0x9900),
  1325. .driver_info = (unsigned long) &smsc95xx_info,
  1326. },
  1327. {
  1328. /* SMSC9505 USB Ethernet Device (SAL10) */
  1329. USB_DEVICE(0x0424, 0x9901),
  1330. .driver_info = (unsigned long) &smsc95xx_info,
  1331. },
  1332. {
  1333. /* SMSC9500A USB Ethernet Device (SAL10) */
  1334. USB_DEVICE(0x0424, 0x9902),
  1335. .driver_info = (unsigned long) &smsc95xx_info,
  1336. },
  1337. {
  1338. /* SMSC9505A USB Ethernet Device (SAL10) */
  1339. USB_DEVICE(0x0424, 0x9903),
  1340. .driver_info = (unsigned long) &smsc95xx_info,
  1341. },
  1342. {
  1343. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1344. USB_DEVICE(0x0424, 0x9904),
  1345. .driver_info = (unsigned long) &smsc95xx_info,
  1346. },
  1347. {
  1348. /* SMSC9500A USB Ethernet Device (HAL) */
  1349. USB_DEVICE(0x0424, 0x9905),
  1350. .driver_info = (unsigned long) &smsc95xx_info,
  1351. },
  1352. {
  1353. /* SMSC9505A USB Ethernet Device (HAL) */
  1354. USB_DEVICE(0x0424, 0x9906),
  1355. .driver_info = (unsigned long) &smsc95xx_info,
  1356. },
  1357. {
  1358. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1359. USB_DEVICE(0x0424, 0x9907),
  1360. .driver_info = (unsigned long) &smsc95xx_info,
  1361. },
  1362. {
  1363. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1364. USB_DEVICE(0x0424, 0x9908),
  1365. .driver_info = (unsigned long) &smsc95xx_info,
  1366. },
  1367. {
  1368. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1369. USB_DEVICE(0x0424, 0x9909),
  1370. .driver_info = (unsigned long) &smsc95xx_info,
  1371. },
  1372. {
  1373. /* SMSC LAN9530 USB Ethernet Device */
  1374. USB_DEVICE(0x0424, 0x9530),
  1375. .driver_info = (unsigned long) &smsc95xx_info,
  1376. },
  1377. {
  1378. /* SMSC LAN9730 USB Ethernet Device */
  1379. USB_DEVICE(0x0424, 0x9730),
  1380. .driver_info = (unsigned long) &smsc95xx_info,
  1381. },
  1382. {
  1383. /* SMSC LAN89530 USB Ethernet Device */
  1384. USB_DEVICE(0x0424, 0x9E08),
  1385. .driver_info = (unsigned long) &smsc95xx_info,
  1386. },
  1387. { }, /* END */
  1388. };
  1389. MODULE_DEVICE_TABLE(usb, products);
  1390. static struct usb_driver smsc95xx_driver = {
  1391. .name = "smsc95xx",
  1392. .id_table = products,
  1393. .probe = usbnet_probe,
  1394. .suspend = smsc95xx_suspend,
  1395. .resume = smsc95xx_resume,
  1396. .reset_resume = smsc95xx_resume,
  1397. .disconnect = usbnet_disconnect,
  1398. .disable_hub_initiated_lpm = 1,
  1399. };
  1400. module_usb_driver(smsc95xx_driver);
  1401. MODULE_AUTHOR("Nancy Lin");
  1402. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1403. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1404. MODULE_LICENSE("GPL");