clock.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static struct clk clk_sclk_hdmi27m = {
  152. .name = "sclk_hdmi27m",
  153. .rate = 27000000,
  154. };
  155. static struct clk clk_sclk_hdmiphy = {
  156. .name = "sclk_hdmiphy",
  157. };
  158. static struct clk clk_sclk_usbphy0 = {
  159. .name = "sclk_usbphy0",
  160. };
  161. static struct clk clk_sclk_usbphy1 = {
  162. .name = "sclk_usbphy1",
  163. };
  164. static struct clk clk_pcmcdclk0 = {
  165. .name = "pcmcdclk",
  166. };
  167. static struct clk clk_pcmcdclk1 = {
  168. .name = "pcmcdclk",
  169. };
  170. static struct clk clk_pcmcdclk2 = {
  171. .name = "pcmcdclk",
  172. };
  173. static struct clk *clkset_vpllsrc_list[] = {
  174. [0] = &clk_fin_vpll,
  175. [1] = &clk_sclk_hdmi27m,
  176. };
  177. static struct clksrc_sources clkset_vpllsrc = {
  178. .sources = clkset_vpllsrc_list,
  179. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  180. };
  181. static struct clksrc_clk clk_vpllsrc = {
  182. .clk = {
  183. .name = "vpll_src",
  184. .enable = s5pv210_clk_mask0_ctrl,
  185. .ctrlbit = (1 << 7),
  186. },
  187. .sources = &clkset_vpllsrc,
  188. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  189. };
  190. static struct clk *clkset_sclk_vpll_list[] = {
  191. [0] = &clk_vpllsrc.clk,
  192. [1] = &clk_fout_vpll,
  193. };
  194. static struct clksrc_sources clkset_sclk_vpll = {
  195. .sources = clkset_sclk_vpll_list,
  196. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  197. };
  198. static struct clksrc_clk clk_sclk_vpll = {
  199. .clk = {
  200. .name = "sclk_vpll",
  201. },
  202. .sources = &clkset_sclk_vpll,
  203. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  204. };
  205. static struct clk *clkset_moutdmc0src_list[] = {
  206. [0] = &clk_sclk_a2m.clk,
  207. [1] = &clk_mout_mpll.clk,
  208. [2] = NULL,
  209. [3] = NULL,
  210. };
  211. static struct clksrc_sources clkset_moutdmc0src = {
  212. .sources = clkset_moutdmc0src_list,
  213. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  214. };
  215. static struct clksrc_clk clk_mout_dmc0 = {
  216. .clk = {
  217. .name = "mout_dmc0",
  218. },
  219. .sources = &clkset_moutdmc0src,
  220. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  221. };
  222. static struct clksrc_clk clk_sclk_dmc0 = {
  223. .clk = {
  224. .name = "sclk_dmc0",
  225. .parent = &clk_mout_dmc0.clk,
  226. },
  227. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  228. };
  229. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  230. {
  231. return clk_get_rate(clk->parent) / 2;
  232. }
  233. static struct clk_ops clk_hclk_imem_ops = {
  234. .get_rate = s5pv210_clk_imem_get_rate,
  235. };
  236. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  237. {
  238. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  239. }
  240. static struct clk_ops clk_fout_apll_ops = {
  241. .get_rate = s5pv210_clk_fout_apll_get_rate,
  242. };
  243. static struct clk init_clocks_off[] = {
  244. {
  245. .name = "pdma",
  246. .devname = "s3c-pl330.0",
  247. .parent = &clk_hclk_psys.clk,
  248. .enable = s5pv210_clk_ip0_ctrl,
  249. .ctrlbit = (1 << 3),
  250. }, {
  251. .name = "pdma",
  252. .devname = "s3c-pl330.1",
  253. .parent = &clk_hclk_psys.clk,
  254. .enable = s5pv210_clk_ip0_ctrl,
  255. .ctrlbit = (1 << 4),
  256. }, {
  257. .name = "rot",
  258. .parent = &clk_hclk_dsys.clk,
  259. .enable = s5pv210_clk_ip0_ctrl,
  260. .ctrlbit = (1<<29),
  261. }, {
  262. .name = "fimc",
  263. .devname = "s5pv210-fimc.0",
  264. .parent = &clk_hclk_dsys.clk,
  265. .enable = s5pv210_clk_ip0_ctrl,
  266. .ctrlbit = (1 << 24),
  267. }, {
  268. .name = "fimc",
  269. .devname = "s5pv210-fimc.1",
  270. .parent = &clk_hclk_dsys.clk,
  271. .enable = s5pv210_clk_ip0_ctrl,
  272. .ctrlbit = (1 << 25),
  273. }, {
  274. .name = "fimc",
  275. .devname = "s5pv210-fimc.2",
  276. .parent = &clk_hclk_dsys.clk,
  277. .enable = s5pv210_clk_ip0_ctrl,
  278. .ctrlbit = (1 << 26),
  279. }, {
  280. .name = "mfc",
  281. .devname = "s5p-mfc",
  282. .parent = &clk_pclk_psys.clk,
  283. .enable = s5pv210_clk_ip0_ctrl,
  284. .ctrlbit = (1 << 16),
  285. }, {
  286. .name = "otg",
  287. .parent = &clk_hclk_psys.clk,
  288. .enable = s5pv210_clk_ip1_ctrl,
  289. .ctrlbit = (1<<16),
  290. }, {
  291. .name = "usb-host",
  292. .parent = &clk_hclk_psys.clk,
  293. .enable = s5pv210_clk_ip1_ctrl,
  294. .ctrlbit = (1<<17),
  295. }, {
  296. .name = "lcd",
  297. .parent = &clk_hclk_dsys.clk,
  298. .enable = s5pv210_clk_ip1_ctrl,
  299. .ctrlbit = (1<<0),
  300. }, {
  301. .name = "cfcon",
  302. .parent = &clk_hclk_psys.clk,
  303. .enable = s5pv210_clk_ip1_ctrl,
  304. .ctrlbit = (1<<25),
  305. }, {
  306. .name = "hsmmc",
  307. .devname = "s3c-sdhci.0",
  308. .parent = &clk_hclk_psys.clk,
  309. .enable = s5pv210_clk_ip2_ctrl,
  310. .ctrlbit = (1<<16),
  311. }, {
  312. .name = "hsmmc",
  313. .devname = "s3c-sdhci.1",
  314. .parent = &clk_hclk_psys.clk,
  315. .enable = s5pv210_clk_ip2_ctrl,
  316. .ctrlbit = (1<<17),
  317. }, {
  318. .name = "hsmmc",
  319. .devname = "s3c-sdhci.2",
  320. .parent = &clk_hclk_psys.clk,
  321. .enable = s5pv210_clk_ip2_ctrl,
  322. .ctrlbit = (1<<18),
  323. }, {
  324. .name = "hsmmc",
  325. .devname = "s3c-sdhci.3",
  326. .parent = &clk_hclk_psys.clk,
  327. .enable = s5pv210_clk_ip2_ctrl,
  328. .ctrlbit = (1<<19),
  329. }, {
  330. .name = "systimer",
  331. .parent = &clk_pclk_psys.clk,
  332. .enable = s5pv210_clk_ip3_ctrl,
  333. .ctrlbit = (1<<16),
  334. }, {
  335. .name = "watchdog",
  336. .parent = &clk_pclk_psys.clk,
  337. .enable = s5pv210_clk_ip3_ctrl,
  338. .ctrlbit = (1<<22),
  339. }, {
  340. .name = "rtc",
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<15),
  344. }, {
  345. .name = "i2c",
  346. .devname = "s3c2440-i2c.0",
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1<<7),
  350. }, {
  351. .name = "i2c",
  352. .devname = "s3c2440-i2c.1",
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1 << 10),
  356. }, {
  357. .name = "i2c",
  358. .devname = "s3c2440-i2c.2",
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<9),
  362. }, {
  363. .name = "spi",
  364. .devname = "s3c64xx-spi.0",
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<12),
  368. }, {
  369. .name = "spi",
  370. .devname = "s3c64xx-spi.1",
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<13),
  374. }, {
  375. .name = "spi",
  376. .devname = "s3c64xx-spi.2",
  377. .parent = &clk_pclk_psys.clk,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1<<14),
  380. }, {
  381. .name = "timers",
  382. .parent = &clk_pclk_psys.clk,
  383. .enable = s5pv210_clk_ip3_ctrl,
  384. .ctrlbit = (1<<23),
  385. }, {
  386. .name = "adc",
  387. .parent = &clk_pclk_psys.clk,
  388. .enable = s5pv210_clk_ip3_ctrl,
  389. .ctrlbit = (1<<24),
  390. }, {
  391. .name = "keypad",
  392. .parent = &clk_pclk_psys.clk,
  393. .enable = s5pv210_clk_ip3_ctrl,
  394. .ctrlbit = (1<<21),
  395. }, {
  396. .name = "iis",
  397. .devname = "samsung-i2s.0",
  398. .parent = &clk_p,
  399. .enable = s5pv210_clk_ip3_ctrl,
  400. .ctrlbit = (1<<4),
  401. }, {
  402. .name = "iis",
  403. .devname = "samsung-i2s.1",
  404. .parent = &clk_p,
  405. .enable = s5pv210_clk_ip3_ctrl,
  406. .ctrlbit = (1 << 5),
  407. }, {
  408. .name = "iis",
  409. .devname = "samsung-i2s.2",
  410. .parent = &clk_p,
  411. .enable = s5pv210_clk_ip3_ctrl,
  412. .ctrlbit = (1 << 6),
  413. }, {
  414. .name = "spdif",
  415. .parent = &clk_p,
  416. .enable = s5pv210_clk_ip3_ctrl,
  417. .ctrlbit = (1 << 0),
  418. },
  419. };
  420. static struct clk init_clocks[] = {
  421. {
  422. .name = "hclk_imem",
  423. .parent = &clk_hclk_msys.clk,
  424. .ctrlbit = (1 << 5),
  425. .enable = s5pv210_clk_ip0_ctrl,
  426. .ops = &clk_hclk_imem_ops,
  427. }, {
  428. .name = "uart",
  429. .devname = "s5pv210-uart.0",
  430. .parent = &clk_pclk_psys.clk,
  431. .enable = s5pv210_clk_ip3_ctrl,
  432. .ctrlbit = (1 << 17),
  433. }, {
  434. .name = "uart",
  435. .devname = "s5pv210-uart.1",
  436. .parent = &clk_pclk_psys.clk,
  437. .enable = s5pv210_clk_ip3_ctrl,
  438. .ctrlbit = (1 << 18),
  439. }, {
  440. .name = "uart",
  441. .devname = "s5pv210-uart.2",
  442. .parent = &clk_pclk_psys.clk,
  443. .enable = s5pv210_clk_ip3_ctrl,
  444. .ctrlbit = (1 << 19),
  445. }, {
  446. .name = "uart",
  447. .devname = "s5pv210-uart.3",
  448. .parent = &clk_pclk_psys.clk,
  449. .enable = s5pv210_clk_ip3_ctrl,
  450. .ctrlbit = (1 << 20),
  451. }, {
  452. .name = "sromc",
  453. .parent = &clk_hclk_psys.clk,
  454. .enable = s5pv210_clk_ip1_ctrl,
  455. .ctrlbit = (1 << 26),
  456. },
  457. };
  458. static struct clk *clkset_uart_list[] = {
  459. [6] = &clk_mout_mpll.clk,
  460. [7] = &clk_mout_epll.clk,
  461. };
  462. static struct clksrc_sources clkset_uart = {
  463. .sources = clkset_uart_list,
  464. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  465. };
  466. static struct clk *clkset_group1_list[] = {
  467. [0] = &clk_sclk_a2m.clk,
  468. [1] = &clk_mout_mpll.clk,
  469. [2] = &clk_mout_epll.clk,
  470. [3] = &clk_sclk_vpll.clk,
  471. };
  472. static struct clksrc_sources clkset_group1 = {
  473. .sources = clkset_group1_list,
  474. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  475. };
  476. static struct clk *clkset_sclk_onenand_list[] = {
  477. [0] = &clk_hclk_psys.clk,
  478. [1] = &clk_hclk_dsys.clk,
  479. };
  480. static struct clksrc_sources clkset_sclk_onenand = {
  481. .sources = clkset_sclk_onenand_list,
  482. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  483. };
  484. static struct clk *clkset_sclk_dac_list[] = {
  485. [0] = &clk_sclk_vpll.clk,
  486. [1] = &clk_sclk_hdmiphy,
  487. };
  488. static struct clksrc_sources clkset_sclk_dac = {
  489. .sources = clkset_sclk_dac_list,
  490. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  491. };
  492. static struct clksrc_clk clk_sclk_dac = {
  493. .clk = {
  494. .name = "sclk_dac",
  495. .enable = s5pv210_clk_mask0_ctrl,
  496. .ctrlbit = (1 << 2),
  497. },
  498. .sources = &clkset_sclk_dac,
  499. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  500. };
  501. static struct clksrc_clk clk_sclk_pixel = {
  502. .clk = {
  503. .name = "sclk_pixel",
  504. .parent = &clk_sclk_vpll.clk,
  505. },
  506. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  507. };
  508. static struct clk *clkset_sclk_hdmi_list[] = {
  509. [0] = &clk_sclk_pixel.clk,
  510. [1] = &clk_sclk_hdmiphy,
  511. };
  512. static struct clksrc_sources clkset_sclk_hdmi = {
  513. .sources = clkset_sclk_hdmi_list,
  514. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  515. };
  516. static struct clksrc_clk clk_sclk_hdmi = {
  517. .clk = {
  518. .name = "sclk_hdmi",
  519. .enable = s5pv210_clk_mask0_ctrl,
  520. .ctrlbit = (1 << 0),
  521. },
  522. .sources = &clkset_sclk_hdmi,
  523. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  524. };
  525. static struct clk *clkset_sclk_mixer_list[] = {
  526. [0] = &clk_sclk_dac.clk,
  527. [1] = &clk_sclk_hdmi.clk,
  528. };
  529. static struct clksrc_sources clkset_sclk_mixer = {
  530. .sources = clkset_sclk_mixer_list,
  531. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  532. };
  533. static struct clk *clkset_sclk_audio0_list[] = {
  534. [0] = &clk_ext_xtal_mux,
  535. [1] = &clk_pcmcdclk0,
  536. [2] = &clk_sclk_hdmi27m,
  537. [3] = &clk_sclk_usbphy0,
  538. [4] = &clk_sclk_usbphy1,
  539. [5] = &clk_sclk_hdmiphy,
  540. [6] = &clk_mout_mpll.clk,
  541. [7] = &clk_mout_epll.clk,
  542. [8] = &clk_sclk_vpll.clk,
  543. };
  544. static struct clksrc_sources clkset_sclk_audio0 = {
  545. .sources = clkset_sclk_audio0_list,
  546. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  547. };
  548. static struct clksrc_clk clk_sclk_audio0 = {
  549. .clk = {
  550. .name = "sclk_audio",
  551. .devname = "soc-audio.0",
  552. .enable = s5pv210_clk_mask0_ctrl,
  553. .ctrlbit = (1 << 24),
  554. },
  555. .sources = &clkset_sclk_audio0,
  556. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  557. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  558. };
  559. static struct clk *clkset_sclk_audio1_list[] = {
  560. [0] = &clk_ext_xtal_mux,
  561. [1] = &clk_pcmcdclk1,
  562. [2] = &clk_sclk_hdmi27m,
  563. [3] = &clk_sclk_usbphy0,
  564. [4] = &clk_sclk_usbphy1,
  565. [5] = &clk_sclk_hdmiphy,
  566. [6] = &clk_mout_mpll.clk,
  567. [7] = &clk_mout_epll.clk,
  568. [8] = &clk_sclk_vpll.clk,
  569. };
  570. static struct clksrc_sources clkset_sclk_audio1 = {
  571. .sources = clkset_sclk_audio1_list,
  572. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  573. };
  574. static struct clksrc_clk clk_sclk_audio1 = {
  575. .clk = {
  576. .name = "sclk_audio",
  577. .devname = "soc-audio.1",
  578. .enable = s5pv210_clk_mask0_ctrl,
  579. .ctrlbit = (1 << 25),
  580. },
  581. .sources = &clkset_sclk_audio1,
  582. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  583. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  584. };
  585. static struct clk *clkset_sclk_audio2_list[] = {
  586. [0] = &clk_ext_xtal_mux,
  587. [1] = &clk_pcmcdclk0,
  588. [2] = &clk_sclk_hdmi27m,
  589. [3] = &clk_sclk_usbphy0,
  590. [4] = &clk_sclk_usbphy1,
  591. [5] = &clk_sclk_hdmiphy,
  592. [6] = &clk_mout_mpll.clk,
  593. [7] = &clk_mout_epll.clk,
  594. [8] = &clk_sclk_vpll.clk,
  595. };
  596. static struct clksrc_sources clkset_sclk_audio2 = {
  597. .sources = clkset_sclk_audio2_list,
  598. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  599. };
  600. static struct clksrc_clk clk_sclk_audio2 = {
  601. .clk = {
  602. .name = "sclk_audio",
  603. .devname = "soc-audio.2",
  604. .enable = s5pv210_clk_mask0_ctrl,
  605. .ctrlbit = (1 << 26),
  606. },
  607. .sources = &clkset_sclk_audio2,
  608. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  609. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  610. };
  611. static struct clk *clkset_sclk_spdif_list[] = {
  612. [0] = &clk_sclk_audio0.clk,
  613. [1] = &clk_sclk_audio1.clk,
  614. [2] = &clk_sclk_audio2.clk,
  615. };
  616. static struct clksrc_sources clkset_sclk_spdif = {
  617. .sources = clkset_sclk_spdif_list,
  618. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  619. };
  620. static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
  621. {
  622. struct clk *pclk;
  623. int ret;
  624. pclk = clk_get_parent(clk);
  625. if (IS_ERR(pclk))
  626. return -EINVAL;
  627. ret = pclk->ops->set_rate(pclk, rate);
  628. clk_put(pclk);
  629. return ret;
  630. }
  631. static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
  632. {
  633. struct clk *pclk;
  634. int rate;
  635. pclk = clk_get_parent(clk);
  636. if (IS_ERR(pclk))
  637. return -EINVAL;
  638. rate = pclk->ops->get_rate(clk);
  639. clk_put(pclk);
  640. return rate;
  641. }
  642. static struct clk_ops s5pv210_sclk_spdif_ops = {
  643. .set_rate = s5pv210_spdif_set_rate,
  644. .get_rate = s5pv210_spdif_get_rate,
  645. };
  646. static struct clksrc_clk clk_sclk_spdif = {
  647. .clk = {
  648. .name = "sclk_spdif",
  649. .enable = s5pv210_clk_mask0_ctrl,
  650. .ctrlbit = (1 << 27),
  651. .ops = &s5pv210_sclk_spdif_ops,
  652. },
  653. .sources = &clkset_sclk_spdif,
  654. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  655. };
  656. static struct clk *clkset_group2_list[] = {
  657. [0] = &clk_ext_xtal_mux,
  658. [1] = &clk_xusbxti,
  659. [2] = &clk_sclk_hdmi27m,
  660. [3] = &clk_sclk_usbphy0,
  661. [4] = &clk_sclk_usbphy1,
  662. [5] = &clk_sclk_hdmiphy,
  663. [6] = &clk_mout_mpll.clk,
  664. [7] = &clk_mout_epll.clk,
  665. [8] = &clk_sclk_vpll.clk,
  666. };
  667. static struct clksrc_sources clkset_group2 = {
  668. .sources = clkset_group2_list,
  669. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  670. };
  671. static struct clksrc_clk clksrcs[] = {
  672. {
  673. .clk = {
  674. .name = "sclk_dmc",
  675. },
  676. .sources = &clkset_group1,
  677. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  678. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  679. }, {
  680. .clk = {
  681. .name = "sclk_onenand",
  682. },
  683. .sources = &clkset_sclk_onenand,
  684. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  685. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  686. }, {
  687. .clk = {
  688. .name = "uclk1",
  689. .devname = "s5pv210-uart.0",
  690. .enable = s5pv210_clk_mask0_ctrl,
  691. .ctrlbit = (1 << 12),
  692. },
  693. .sources = &clkset_uart,
  694. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  695. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  696. }, {
  697. .clk = {
  698. .name = "uclk1",
  699. .devname = "s5pv210-uart.1",
  700. .enable = s5pv210_clk_mask0_ctrl,
  701. .ctrlbit = (1 << 13),
  702. },
  703. .sources = &clkset_uart,
  704. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  705. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  706. }, {
  707. .clk = {
  708. .name = "uclk1",
  709. .devname = "s5pv210-uart.2",
  710. .enable = s5pv210_clk_mask0_ctrl,
  711. .ctrlbit = (1 << 14),
  712. },
  713. .sources = &clkset_uart,
  714. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  715. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  716. }, {
  717. .clk = {
  718. .name = "uclk1",
  719. .devname = "s5pv210-uart.3",
  720. .enable = s5pv210_clk_mask0_ctrl,
  721. .ctrlbit = (1 << 15),
  722. },
  723. .sources = &clkset_uart,
  724. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  725. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  726. }, {
  727. .clk = {
  728. .name = "sclk_mixer",
  729. .enable = s5pv210_clk_mask0_ctrl,
  730. .ctrlbit = (1 << 1),
  731. },
  732. .sources = &clkset_sclk_mixer,
  733. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  734. }, {
  735. .clk = {
  736. .name = "sclk_fimc",
  737. .devname = "s5pv210-fimc.0",
  738. .enable = s5pv210_clk_mask1_ctrl,
  739. .ctrlbit = (1 << 2),
  740. },
  741. .sources = &clkset_group2,
  742. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  743. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  744. }, {
  745. .clk = {
  746. .name = "sclk_fimc",
  747. .devname = "s5pv210-fimc.1",
  748. .enable = s5pv210_clk_mask1_ctrl,
  749. .ctrlbit = (1 << 3),
  750. },
  751. .sources = &clkset_group2,
  752. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  753. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  754. }, {
  755. .clk = {
  756. .name = "sclk_fimc",
  757. .devname = "s5pv210-fimc.2",
  758. .enable = s5pv210_clk_mask1_ctrl,
  759. .ctrlbit = (1 << 4),
  760. },
  761. .sources = &clkset_group2,
  762. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  763. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  764. }, {
  765. .clk = {
  766. .name = "sclk_cam",
  767. .devname = "s5pv210-fimc.0",
  768. .enable = s5pv210_clk_mask0_ctrl,
  769. .ctrlbit = (1 << 3),
  770. },
  771. .sources = &clkset_group2,
  772. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  773. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  774. }, {
  775. .clk = {
  776. .name = "sclk_cam",
  777. .devname = "s5pv210-fimc.1",
  778. .enable = s5pv210_clk_mask0_ctrl,
  779. .ctrlbit = (1 << 4),
  780. },
  781. .sources = &clkset_group2,
  782. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  783. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  784. }, {
  785. .clk = {
  786. .name = "sclk_fimd",
  787. .enable = s5pv210_clk_mask0_ctrl,
  788. .ctrlbit = (1 << 5),
  789. },
  790. .sources = &clkset_group2,
  791. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  792. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  793. }, {
  794. .clk = {
  795. .name = "sclk_mmc",
  796. .devname = "s3c-sdhci.0",
  797. .enable = s5pv210_clk_mask0_ctrl,
  798. .ctrlbit = (1 << 8),
  799. },
  800. .sources = &clkset_group2,
  801. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  802. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  803. }, {
  804. .clk = {
  805. .name = "sclk_mmc",
  806. .devname = "s3c-sdhci.1",
  807. .enable = s5pv210_clk_mask0_ctrl,
  808. .ctrlbit = (1 << 9),
  809. },
  810. .sources = &clkset_group2,
  811. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  812. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  813. }, {
  814. .clk = {
  815. .name = "sclk_mmc",
  816. .devname = "s3c-sdhci.2",
  817. .enable = s5pv210_clk_mask0_ctrl,
  818. .ctrlbit = (1 << 10),
  819. },
  820. .sources = &clkset_group2,
  821. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  822. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  823. }, {
  824. .clk = {
  825. .name = "sclk_mmc",
  826. .devname = "s3c-sdhci.3",
  827. .enable = s5pv210_clk_mask0_ctrl,
  828. .ctrlbit = (1 << 11),
  829. },
  830. .sources = &clkset_group2,
  831. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  832. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  833. }, {
  834. .clk = {
  835. .name = "sclk_mfc",
  836. .devname = "s5p-mfc",
  837. .enable = s5pv210_clk_ip0_ctrl,
  838. .ctrlbit = (1 << 16),
  839. },
  840. .sources = &clkset_group1,
  841. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  842. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  843. }, {
  844. .clk = {
  845. .name = "sclk_g2d",
  846. .enable = s5pv210_clk_ip0_ctrl,
  847. .ctrlbit = (1 << 12),
  848. },
  849. .sources = &clkset_group1,
  850. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  851. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  852. }, {
  853. .clk = {
  854. .name = "sclk_g3d",
  855. .enable = s5pv210_clk_ip0_ctrl,
  856. .ctrlbit = (1 << 8),
  857. },
  858. .sources = &clkset_group1,
  859. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  860. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  861. }, {
  862. .clk = {
  863. .name = "sclk_csis",
  864. .enable = s5pv210_clk_mask0_ctrl,
  865. .ctrlbit = (1 << 6),
  866. },
  867. .sources = &clkset_group2,
  868. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  869. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  870. }, {
  871. .clk = {
  872. .name = "sclk_spi",
  873. .devname = "s3c64xx-spi.0",
  874. .enable = s5pv210_clk_mask0_ctrl,
  875. .ctrlbit = (1 << 16),
  876. },
  877. .sources = &clkset_group2,
  878. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  879. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  880. }, {
  881. .clk = {
  882. .name = "sclk_spi",
  883. .devname = "s3c64xx-spi.1",
  884. .enable = s5pv210_clk_mask0_ctrl,
  885. .ctrlbit = (1 << 17),
  886. },
  887. .sources = &clkset_group2,
  888. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  889. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  890. }, {
  891. .clk = {
  892. .name = "sclk_pwi",
  893. .enable = s5pv210_clk_mask0_ctrl,
  894. .ctrlbit = (1 << 29),
  895. },
  896. .sources = &clkset_group2,
  897. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  898. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  899. }, {
  900. .clk = {
  901. .name = "sclk_pwm",
  902. .enable = s5pv210_clk_mask0_ctrl,
  903. .ctrlbit = (1 << 19),
  904. },
  905. .sources = &clkset_group2,
  906. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  907. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  908. },
  909. };
  910. /* Clock initialisation code */
  911. static struct clksrc_clk *sysclks[] = {
  912. &clk_mout_apll,
  913. &clk_mout_epll,
  914. &clk_mout_mpll,
  915. &clk_armclk,
  916. &clk_hclk_msys,
  917. &clk_sclk_a2m,
  918. &clk_hclk_dsys,
  919. &clk_hclk_psys,
  920. &clk_pclk_msys,
  921. &clk_pclk_dsys,
  922. &clk_pclk_psys,
  923. &clk_vpllsrc,
  924. &clk_sclk_vpll,
  925. &clk_sclk_dac,
  926. &clk_sclk_pixel,
  927. &clk_sclk_hdmi,
  928. &clk_mout_dmc0,
  929. &clk_sclk_dmc0,
  930. &clk_sclk_audio0,
  931. &clk_sclk_audio1,
  932. &clk_sclk_audio2,
  933. &clk_sclk_spdif,
  934. };
  935. static u32 epll_div[][6] = {
  936. { 48000000, 0, 48, 3, 3, 0 },
  937. { 96000000, 0, 48, 3, 2, 0 },
  938. { 144000000, 1, 72, 3, 2, 0 },
  939. { 192000000, 0, 48, 3, 1, 0 },
  940. { 288000000, 1, 72, 3, 1, 0 },
  941. { 32750000, 1, 65, 3, 4, 35127 },
  942. { 32768000, 1, 65, 3, 4, 35127 },
  943. { 45158400, 0, 45, 3, 3, 10355 },
  944. { 45000000, 0, 45, 3, 3, 10355 },
  945. { 45158000, 0, 45, 3, 3, 10355 },
  946. { 49125000, 0, 49, 3, 3, 9961 },
  947. { 49152000, 0, 49, 3, 3, 9961 },
  948. { 67737600, 1, 67, 3, 3, 48366 },
  949. { 67738000, 1, 67, 3, 3, 48366 },
  950. { 73800000, 1, 73, 3, 3, 47710 },
  951. { 73728000, 1, 73, 3, 3, 47710 },
  952. { 36000000, 1, 32, 3, 4, 0 },
  953. { 60000000, 1, 60, 3, 3, 0 },
  954. { 72000000, 1, 72, 3, 3, 0 },
  955. { 80000000, 1, 80, 3, 3, 0 },
  956. { 84000000, 0, 42, 3, 2, 0 },
  957. { 50000000, 0, 50, 3, 3, 0 },
  958. };
  959. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  960. {
  961. unsigned int epll_con, epll_con_k;
  962. unsigned int i;
  963. /* Return if nothing changed */
  964. if (clk->rate == rate)
  965. return 0;
  966. epll_con = __raw_readl(S5P_EPLL_CON);
  967. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  968. epll_con_k &= ~PLL46XX_KDIV_MASK;
  969. epll_con &= ~(1 << 27 |
  970. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  971. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  972. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  973. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  974. if (epll_div[i][0] == rate) {
  975. epll_con_k |= epll_div[i][5] << 0;
  976. epll_con |= (epll_div[i][1] << 27 |
  977. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  978. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  979. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  980. break;
  981. }
  982. }
  983. if (i == ARRAY_SIZE(epll_div)) {
  984. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  985. __func__);
  986. return -EINVAL;
  987. }
  988. __raw_writel(epll_con, S5P_EPLL_CON);
  989. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  990. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  991. clk->rate, rate);
  992. clk->rate = rate;
  993. return 0;
  994. }
  995. static struct clk_ops s5pv210_epll_ops = {
  996. .set_rate = s5pv210_epll_set_rate,
  997. .get_rate = s5p_epll_get_rate,
  998. };
  999. void __init_or_cpufreq s5pv210_setup_clocks(void)
  1000. {
  1001. struct clk *xtal_clk;
  1002. unsigned long vpllsrc;
  1003. unsigned long armclk;
  1004. unsigned long hclk_msys;
  1005. unsigned long hclk_dsys;
  1006. unsigned long hclk_psys;
  1007. unsigned long pclk_msys;
  1008. unsigned long pclk_dsys;
  1009. unsigned long pclk_psys;
  1010. unsigned long apll;
  1011. unsigned long mpll;
  1012. unsigned long epll;
  1013. unsigned long vpll;
  1014. unsigned int ptr;
  1015. u32 clkdiv0, clkdiv1;
  1016. /* Set functions for clk_fout_epll */
  1017. clk_fout_epll.enable = s5p_epll_enable;
  1018. clk_fout_epll.ops = &s5pv210_epll_ops;
  1019. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1020. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  1021. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  1022. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  1023. __func__, clkdiv0, clkdiv1);
  1024. xtal_clk = clk_get(NULL, "xtal");
  1025. BUG_ON(IS_ERR(xtal_clk));
  1026. xtal = clk_get_rate(xtal_clk);
  1027. clk_put(xtal_clk);
  1028. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1029. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1030. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1031. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1032. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1033. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1034. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1035. clk_fout_apll.ops = &clk_fout_apll_ops;
  1036. clk_fout_mpll.rate = mpll;
  1037. clk_fout_epll.rate = epll;
  1038. clk_fout_vpll.rate = vpll;
  1039. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1040. apll, mpll, epll, vpll);
  1041. armclk = clk_get_rate(&clk_armclk.clk);
  1042. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1043. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1044. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1045. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1046. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1047. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1048. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1049. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1050. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1051. pclk_msys, pclk_dsys, pclk_psys);
  1052. clk_f.rate = armclk;
  1053. clk_h.rate = hclk_psys;
  1054. clk_p.rate = pclk_psys;
  1055. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1056. s3c_set_clksrc(&clksrcs[ptr], true);
  1057. }
  1058. static struct clk *clks[] __initdata = {
  1059. &clk_sclk_hdmi27m,
  1060. &clk_sclk_hdmiphy,
  1061. &clk_sclk_usbphy0,
  1062. &clk_sclk_usbphy1,
  1063. &clk_pcmcdclk0,
  1064. &clk_pcmcdclk1,
  1065. &clk_pcmcdclk2,
  1066. };
  1067. void __init s5pv210_register_clocks(void)
  1068. {
  1069. int ptr;
  1070. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1071. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1072. s3c_register_clksrc(sysclks[ptr], 1);
  1073. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1074. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1075. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1076. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1077. s3c_pwmclk_init();
  1078. }