nouveau_drv.h 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_put;
  193. /* Fencing */
  194. struct {
  195. /* lock protects the pending list only */
  196. spinlock_t lock;
  197. struct list_head pending;
  198. uint32_t sequence;
  199. uint32_t sequence_ack;
  200. atomic_t last_sequence_irq;
  201. struct nouveau_vma vma;
  202. } fence;
  203. /* DMA push buffer */
  204. struct nouveau_gpuobj *pushbuf;
  205. struct nouveau_bo *pushbuf_bo;
  206. struct nouveau_vma pushbuf_vma;
  207. uint32_t pushbuf_base;
  208. /* Notifier memory */
  209. struct nouveau_bo *notifier_bo;
  210. struct nouveau_vma notifier_vma;
  211. struct drm_mm notifier_heap;
  212. /* PFIFO context */
  213. struct nouveau_gpuobj *ramfc;
  214. struct nouveau_gpuobj *cache;
  215. void *fifo_priv;
  216. /* Execution engine contexts */
  217. void *engctx[NVOBJ_ENGINE_NR];
  218. /* NV50 VM */
  219. struct nouveau_vm *vm;
  220. struct nouveau_gpuobj *vm_pd;
  221. /* Objects */
  222. struct nouveau_gpuobj *ramin; /* Private instmem */
  223. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  224. struct nouveau_ramht *ramht; /* Hash table */
  225. /* GPU object info for stuff used in-kernel (mm_enabled) */
  226. uint32_t m2mf_ntfy;
  227. uint32_t vram_handle;
  228. uint32_t gart_handle;
  229. bool accel_done;
  230. /* Push buffer state (only for drm's channel on !mm_enabled) */
  231. struct {
  232. int max;
  233. int free;
  234. int cur;
  235. int put;
  236. /* access via pushbuf_bo */
  237. int ib_base;
  238. int ib_max;
  239. int ib_free;
  240. int ib_put;
  241. } dma;
  242. uint32_t sw_subchannel[8];
  243. struct nouveau_vma dispc_vma[2];
  244. struct {
  245. struct nouveau_gpuobj *vblsem;
  246. uint32_t vblsem_head;
  247. uint32_t vblsem_offset;
  248. uint32_t vblsem_rval;
  249. struct list_head vbl_wait;
  250. struct list_head flip;
  251. } nvsw;
  252. struct {
  253. bool active;
  254. char name[32];
  255. struct drm_info_list info;
  256. } debugfs;
  257. };
  258. struct nouveau_exec_engine {
  259. void (*destroy)(struct drm_device *, int engine);
  260. int (*init)(struct drm_device *, int engine);
  261. int (*fini)(struct drm_device *, int engine, bool suspend);
  262. int (*context_new)(struct nouveau_channel *, int engine);
  263. void (*context_del)(struct nouveau_channel *, int engine);
  264. int (*object_new)(struct nouveau_channel *, int engine,
  265. u32 handle, u16 class);
  266. void (*set_tile_region)(struct drm_device *dev, int i);
  267. void (*tlb_flush)(struct drm_device *, int engine);
  268. };
  269. struct nouveau_instmem_engine {
  270. void *priv;
  271. int (*init)(struct drm_device *dev);
  272. void (*takedown)(struct drm_device *dev);
  273. int (*suspend)(struct drm_device *dev);
  274. void (*resume)(struct drm_device *dev);
  275. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  276. u32 size, u32 align);
  277. void (*put)(struct nouveau_gpuobj *);
  278. int (*map)(struct nouveau_gpuobj *);
  279. void (*unmap)(struct nouveau_gpuobj *);
  280. void (*flush)(struct drm_device *);
  281. };
  282. struct nouveau_mc_engine {
  283. int (*init)(struct drm_device *dev);
  284. void (*takedown)(struct drm_device *dev);
  285. };
  286. struct nouveau_timer_engine {
  287. int (*init)(struct drm_device *dev);
  288. void (*takedown)(struct drm_device *dev);
  289. uint64_t (*read)(struct drm_device *dev);
  290. };
  291. struct nouveau_fb_engine {
  292. int num_tiles;
  293. struct drm_mm tag_heap;
  294. void *priv;
  295. int (*init)(struct drm_device *dev);
  296. void (*takedown)(struct drm_device *dev);
  297. void (*init_tile_region)(struct drm_device *dev, int i,
  298. uint32_t addr, uint32_t size,
  299. uint32_t pitch, uint32_t flags);
  300. void (*set_tile_region)(struct drm_device *dev, int i);
  301. void (*free_tile_region)(struct drm_device *dev, int i);
  302. };
  303. struct nouveau_fifo_engine {
  304. void *priv;
  305. int channels;
  306. struct nouveau_gpuobj *playlist[2];
  307. int cur_playlist;
  308. int (*init)(struct drm_device *);
  309. void (*takedown)(struct drm_device *);
  310. void (*disable)(struct drm_device *);
  311. void (*enable)(struct drm_device *);
  312. bool (*reassign)(struct drm_device *, bool enable);
  313. bool (*cache_pull)(struct drm_device *dev, bool enable);
  314. int (*channel_id)(struct drm_device *);
  315. int (*create_context)(struct nouveau_channel *);
  316. void (*destroy_context)(struct nouveau_channel *);
  317. int (*load_context)(struct nouveau_channel *);
  318. int (*unload_context)(struct drm_device *);
  319. void (*tlb_flush)(struct drm_device *dev);
  320. };
  321. struct nouveau_display_engine {
  322. void *priv;
  323. int (*early_init)(struct drm_device *);
  324. void (*late_takedown)(struct drm_device *);
  325. int (*create)(struct drm_device *);
  326. int (*init)(struct drm_device *);
  327. void (*destroy)(struct drm_device *);
  328. };
  329. struct nouveau_gpio_engine {
  330. void *priv;
  331. int (*init)(struct drm_device *);
  332. void (*takedown)(struct drm_device *);
  333. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  334. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  335. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  336. void (*)(void *, int), void *);
  337. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  338. void (*)(void *, int), void *);
  339. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  340. };
  341. struct nouveau_pm_voltage_level {
  342. u32 voltage; /* microvolts */
  343. u8 vid;
  344. };
  345. struct nouveau_pm_voltage {
  346. bool supported;
  347. u8 version;
  348. u8 vid_mask;
  349. struct nouveau_pm_voltage_level *level;
  350. int nr_level;
  351. };
  352. struct nouveau_pm_memtiming {
  353. int id;
  354. u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
  355. u32 reg_1;
  356. u32 reg_2;
  357. u32 reg_3;
  358. u32 reg_4;
  359. u32 reg_5;
  360. u32 reg_6;
  361. u32 reg_7;
  362. u32 reg_8;
  363. /* To be written to 0x1002c0 */
  364. u8 CL;
  365. u8 WR;
  366. };
  367. struct nouveau_pm_tbl_header{
  368. u8 version;
  369. u8 header_len;
  370. u8 entry_cnt;
  371. u8 entry_len;
  372. };
  373. struct nouveau_pm_tbl_entry{
  374. u8 tWR;
  375. u8 tUNK_1;
  376. u8 tCL;
  377. u8 tRP; /* Byte 3 */
  378. u8 empty_4;
  379. u8 tRAS; /* Byte 5 */
  380. u8 empty_6;
  381. u8 tRFC; /* Byte 7 */
  382. u8 empty_8;
  383. u8 tRC; /* Byte 9 */
  384. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  385. u8 empty_15,empty_16,empty_17;
  386. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  387. };
  388. /* nouveau_mem.c */
  389. void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
  390. struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
  391. struct nouveau_pm_memtiming *timing);
  392. #define NOUVEAU_PM_MAX_LEVEL 8
  393. struct nouveau_pm_level {
  394. struct device_attribute dev_attr;
  395. char name[32];
  396. int id;
  397. u32 core;
  398. u32 memory;
  399. u32 shader;
  400. u32 rop;
  401. u32 copy;
  402. u32 daemon;
  403. u32 vdec;
  404. u32 unk05; /* nv50:nva3, roughly.. */
  405. u32 unka0; /* nva3:nvc0 */
  406. u32 hub01; /* nvc0- */
  407. u32 hub06; /* nvc0- */
  408. u32 hub07; /* nvc0- */
  409. u32 volt_min; /* microvolts */
  410. u32 volt_max;
  411. u8 fanspeed;
  412. u16 memscript;
  413. struct nouveau_pm_memtiming *timing;
  414. };
  415. struct nouveau_pm_temp_sensor_constants {
  416. u16 offset_constant;
  417. s16 offset_mult;
  418. s16 offset_div;
  419. s16 slope_mult;
  420. s16 slope_div;
  421. };
  422. struct nouveau_pm_threshold_temp {
  423. s16 critical;
  424. s16 down_clock;
  425. s16 fan_boost;
  426. };
  427. struct nouveau_pm_memtimings {
  428. bool supported;
  429. struct nouveau_pm_memtiming *timing;
  430. int nr_timing;
  431. };
  432. struct nouveau_pm_fan {
  433. u32 min_duty;
  434. u32 max_duty;
  435. u32 pwm_freq;
  436. };
  437. struct nouveau_pm_engine {
  438. struct nouveau_pm_voltage voltage;
  439. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  440. int nr_perflvl;
  441. struct nouveau_pm_memtimings memtimings;
  442. struct nouveau_pm_temp_sensor_constants sensor_constants;
  443. struct nouveau_pm_threshold_temp threshold_temp;
  444. struct nouveau_pm_fan fan;
  445. u32 pwm_divisor;
  446. struct nouveau_pm_level boot;
  447. struct nouveau_pm_level *cur;
  448. struct device *hwmon;
  449. struct notifier_block acpi_nb;
  450. int (*clock_get)(struct drm_device *, u32 id);
  451. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  452. u32 id, int khz);
  453. void (*clock_set)(struct drm_device *, void *);
  454. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  455. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  456. void (*clocks_set)(struct drm_device *, void *);
  457. int (*voltage_get)(struct drm_device *);
  458. int (*voltage_set)(struct drm_device *, int voltage);
  459. int (*pwm_get)(struct drm_device *, struct dcb_gpio_entry*, u32*, u32*);
  460. int (*pwm_set)(struct drm_device *, struct dcb_gpio_entry*, u32, u32);
  461. int (*temp_get)(struct drm_device *);
  462. };
  463. struct nouveau_vram_engine {
  464. struct nouveau_mm mm;
  465. int (*init)(struct drm_device *);
  466. void (*takedown)(struct drm_device *dev);
  467. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  468. u32 type, struct nouveau_mem **);
  469. void (*put)(struct drm_device *, struct nouveau_mem **);
  470. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  471. };
  472. struct nouveau_engine {
  473. struct nouveau_instmem_engine instmem;
  474. struct nouveau_mc_engine mc;
  475. struct nouveau_timer_engine timer;
  476. struct nouveau_fb_engine fb;
  477. struct nouveau_fifo_engine fifo;
  478. struct nouveau_display_engine display;
  479. struct nouveau_gpio_engine gpio;
  480. struct nouveau_pm_engine pm;
  481. struct nouveau_vram_engine vram;
  482. };
  483. struct nouveau_pll_vals {
  484. union {
  485. struct {
  486. #ifdef __BIG_ENDIAN
  487. uint8_t N1, M1, N2, M2;
  488. #else
  489. uint8_t M1, N1, M2, N2;
  490. #endif
  491. };
  492. struct {
  493. uint16_t NM1, NM2;
  494. } __attribute__((packed));
  495. };
  496. int log2P;
  497. int refclk;
  498. };
  499. enum nv04_fp_display_regs {
  500. FP_DISPLAY_END,
  501. FP_TOTAL,
  502. FP_CRTC,
  503. FP_SYNC_START,
  504. FP_SYNC_END,
  505. FP_VALID_START,
  506. FP_VALID_END
  507. };
  508. struct nv04_crtc_reg {
  509. unsigned char MiscOutReg;
  510. uint8_t CRTC[0xa0];
  511. uint8_t CR58[0x10];
  512. uint8_t Sequencer[5];
  513. uint8_t Graphics[9];
  514. uint8_t Attribute[21];
  515. unsigned char DAC[768];
  516. /* PCRTC regs */
  517. uint32_t fb_start;
  518. uint32_t crtc_cfg;
  519. uint32_t cursor_cfg;
  520. uint32_t gpio_ext;
  521. uint32_t crtc_830;
  522. uint32_t crtc_834;
  523. uint32_t crtc_850;
  524. uint32_t crtc_eng_ctrl;
  525. /* PRAMDAC regs */
  526. uint32_t nv10_cursync;
  527. struct nouveau_pll_vals pllvals;
  528. uint32_t ramdac_gen_ctrl;
  529. uint32_t ramdac_630;
  530. uint32_t ramdac_634;
  531. uint32_t tv_setup;
  532. uint32_t tv_vtotal;
  533. uint32_t tv_vskew;
  534. uint32_t tv_vsync_delay;
  535. uint32_t tv_htotal;
  536. uint32_t tv_hskew;
  537. uint32_t tv_hsync_delay;
  538. uint32_t tv_hsync_delay2;
  539. uint32_t fp_horiz_regs[7];
  540. uint32_t fp_vert_regs[7];
  541. uint32_t dither;
  542. uint32_t fp_control;
  543. uint32_t dither_regs[6];
  544. uint32_t fp_debug_0;
  545. uint32_t fp_debug_1;
  546. uint32_t fp_debug_2;
  547. uint32_t fp_margin_color;
  548. uint32_t ramdac_8c0;
  549. uint32_t ramdac_a20;
  550. uint32_t ramdac_a24;
  551. uint32_t ramdac_a34;
  552. uint32_t ctv_regs[38];
  553. };
  554. struct nv04_output_reg {
  555. uint32_t output;
  556. int head;
  557. };
  558. struct nv04_mode_state {
  559. struct nv04_crtc_reg crtc_reg[2];
  560. uint32_t pllsel;
  561. uint32_t sel_clk;
  562. };
  563. enum nouveau_card_type {
  564. NV_04 = 0x00,
  565. NV_10 = 0x10,
  566. NV_20 = 0x20,
  567. NV_30 = 0x30,
  568. NV_40 = 0x40,
  569. NV_50 = 0x50,
  570. NV_C0 = 0xc0,
  571. NV_D0 = 0xd0
  572. };
  573. struct drm_nouveau_private {
  574. struct drm_device *dev;
  575. bool noaccel;
  576. /* the card type, takes NV_* as values */
  577. enum nouveau_card_type card_type;
  578. /* exact chipset, derived from NV_PMC_BOOT_0 */
  579. int chipset;
  580. int flags;
  581. u32 crystal;
  582. void __iomem *mmio;
  583. spinlock_t ramin_lock;
  584. void __iomem *ramin;
  585. u32 ramin_size;
  586. u32 ramin_base;
  587. bool ramin_available;
  588. struct drm_mm ramin_heap;
  589. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  590. struct list_head gpuobj_list;
  591. struct list_head classes;
  592. struct nouveau_bo *vga_ram;
  593. /* interrupt handling */
  594. void (*irq_handler[32])(struct drm_device *);
  595. bool msi_enabled;
  596. struct list_head vbl_waiting;
  597. struct {
  598. struct drm_global_reference mem_global_ref;
  599. struct ttm_bo_global_ref bo_global_ref;
  600. struct ttm_bo_device bdev;
  601. atomic_t validate_sequence;
  602. } ttm;
  603. struct {
  604. spinlock_t lock;
  605. struct drm_mm heap;
  606. struct nouveau_bo *bo;
  607. } fence;
  608. struct {
  609. spinlock_t lock;
  610. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  611. } channels;
  612. struct nouveau_engine engine;
  613. struct nouveau_channel *channel;
  614. /* For PFIFO and PGRAPH. */
  615. spinlock_t context_switch_lock;
  616. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  617. spinlock_t vm_lock;
  618. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  619. struct nouveau_ramht *ramht;
  620. struct nouveau_gpuobj *ramfc;
  621. struct nouveau_gpuobj *ramro;
  622. uint32_t ramin_rsvd_vram;
  623. struct {
  624. enum {
  625. NOUVEAU_GART_NONE = 0,
  626. NOUVEAU_GART_AGP, /* AGP */
  627. NOUVEAU_GART_PDMA, /* paged dma object */
  628. NOUVEAU_GART_HW /* on-chip gart/vm */
  629. } type;
  630. uint64_t aper_base;
  631. uint64_t aper_size;
  632. uint64_t aper_free;
  633. struct ttm_backend_func *func;
  634. struct {
  635. struct page *page;
  636. dma_addr_t addr;
  637. } dummy;
  638. struct nouveau_gpuobj *sg_ctxdma;
  639. } gart_info;
  640. /* nv10-nv40 tiling regions */
  641. struct {
  642. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  643. spinlock_t lock;
  644. } tile;
  645. /* VRAM/fb configuration */
  646. uint64_t vram_size;
  647. uint64_t vram_sys_base;
  648. uint64_t fb_available_size;
  649. uint64_t fb_mappable_pages;
  650. uint64_t fb_aper_free;
  651. int fb_mtrr;
  652. /* BAR control (NV50-) */
  653. struct nouveau_vm *bar1_vm;
  654. struct nouveau_vm *bar3_vm;
  655. /* G8x/G9x virtual address space */
  656. struct nouveau_vm *chan_vm;
  657. struct nvbios vbios;
  658. struct nv04_mode_state mode_reg;
  659. struct nv04_mode_state saved_reg;
  660. uint32_t saved_vga_font[4][16384];
  661. uint32_t crtc_owner;
  662. uint32_t dac_users[4];
  663. struct backlight_device *backlight;
  664. struct {
  665. struct dentry *channel_root;
  666. } debugfs;
  667. struct nouveau_fbdev *nfbdev;
  668. struct apertures_struct *apertures;
  669. };
  670. static inline struct drm_nouveau_private *
  671. nouveau_private(struct drm_device *dev)
  672. {
  673. return dev->dev_private;
  674. }
  675. static inline struct drm_nouveau_private *
  676. nouveau_bdev(struct ttm_bo_device *bd)
  677. {
  678. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  679. }
  680. static inline int
  681. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  682. {
  683. struct nouveau_bo *prev;
  684. if (!pnvbo)
  685. return -EINVAL;
  686. prev = *pnvbo;
  687. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  688. if (prev) {
  689. struct ttm_buffer_object *bo = &prev->bo;
  690. ttm_bo_unref(&bo);
  691. }
  692. return 0;
  693. }
  694. /* nouveau_drv.c */
  695. extern int nouveau_modeset;
  696. extern int nouveau_agpmode;
  697. extern int nouveau_duallink;
  698. extern int nouveau_uscript_lvds;
  699. extern int nouveau_uscript_tmds;
  700. extern int nouveau_vram_pushbuf;
  701. extern int nouveau_vram_notify;
  702. extern int nouveau_fbpercrtc;
  703. extern int nouveau_tv_disable;
  704. extern char *nouveau_tv_norm;
  705. extern int nouveau_reg_debug;
  706. extern char *nouveau_vbios;
  707. extern int nouveau_ignorelid;
  708. extern int nouveau_nofbaccel;
  709. extern int nouveau_noaccel;
  710. extern int nouveau_force_post;
  711. extern int nouveau_override_conntype;
  712. extern char *nouveau_perflvl;
  713. extern int nouveau_perflvl_wr;
  714. extern int nouveau_msi;
  715. extern int nouveau_ctxfw;
  716. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  717. extern int nouveau_pci_resume(struct pci_dev *pdev);
  718. /* nouveau_state.c */
  719. extern int nouveau_open(struct drm_device *, struct drm_file *);
  720. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  721. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  722. extern int nouveau_load(struct drm_device *, unsigned long flags);
  723. extern int nouveau_firstopen(struct drm_device *);
  724. extern void nouveau_lastclose(struct drm_device *);
  725. extern int nouveau_unload(struct drm_device *);
  726. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  727. struct drm_file *);
  728. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  729. struct drm_file *);
  730. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  731. uint32_t reg, uint32_t mask, uint32_t val);
  732. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  733. uint32_t reg, uint32_t mask, uint32_t val);
  734. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  735. bool (*cond)(void *), void *);
  736. extern bool nouveau_wait_for_idle(struct drm_device *);
  737. extern int nouveau_card_init(struct drm_device *);
  738. /* nouveau_mem.c */
  739. extern int nouveau_mem_vram_init(struct drm_device *);
  740. extern void nouveau_mem_vram_fini(struct drm_device *);
  741. extern int nouveau_mem_gart_init(struct drm_device *);
  742. extern void nouveau_mem_gart_fini(struct drm_device *);
  743. extern int nouveau_mem_init_agp(struct drm_device *);
  744. extern int nouveau_mem_reset_agp(struct drm_device *);
  745. extern void nouveau_mem_close(struct drm_device *);
  746. extern int nouveau_mem_detect(struct drm_device *);
  747. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  748. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  749. struct drm_device *dev, uint32_t addr, uint32_t size,
  750. uint32_t pitch, uint32_t flags);
  751. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  752. struct nouveau_tile_reg *tile,
  753. struct nouveau_fence *fence);
  754. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  755. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  756. /* nouveau_notifier.c */
  757. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  758. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  759. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  760. int cout, uint32_t start, uint32_t end,
  761. uint32_t *offset);
  762. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  763. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  764. struct drm_file *);
  765. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  766. struct drm_file *);
  767. /* nouveau_channel.c */
  768. extern struct drm_ioctl_desc nouveau_ioctls[];
  769. extern int nouveau_max_ioctl;
  770. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  771. extern int nouveau_channel_alloc(struct drm_device *dev,
  772. struct nouveau_channel **chan,
  773. struct drm_file *file_priv,
  774. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  775. extern struct nouveau_channel *
  776. nouveau_channel_get_unlocked(struct nouveau_channel *);
  777. extern struct nouveau_channel *
  778. nouveau_channel_get(struct drm_file *, int id);
  779. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  780. extern void nouveau_channel_put(struct nouveau_channel **);
  781. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  782. struct nouveau_channel **pchan);
  783. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  784. /* nouveau_object.c */
  785. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  786. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  787. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  788. } while (0)
  789. #define NVOBJ_ENGINE_DEL(d, e) do { \
  790. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  791. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  792. } while (0)
  793. #define NVOBJ_CLASS(d, c, e) do { \
  794. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  795. if (ret) \
  796. return ret; \
  797. } while (0)
  798. #define NVOBJ_MTHD(d, c, m, e) do { \
  799. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  800. if (ret) \
  801. return ret; \
  802. } while (0)
  803. extern int nouveau_gpuobj_early_init(struct drm_device *);
  804. extern int nouveau_gpuobj_init(struct drm_device *);
  805. extern void nouveau_gpuobj_takedown(struct drm_device *);
  806. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  807. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  808. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  809. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  810. int (*exec)(struct nouveau_channel *,
  811. u32 class, u32 mthd, u32 data));
  812. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  813. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  814. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  815. uint32_t vram_h, uint32_t tt_h);
  816. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  817. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  818. uint32_t size, int align, uint32_t flags,
  819. struct nouveau_gpuobj **);
  820. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  821. struct nouveau_gpuobj **);
  822. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  823. u32 size, u32 flags,
  824. struct nouveau_gpuobj **);
  825. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  826. uint64_t offset, uint64_t size, int access,
  827. int target, struct nouveau_gpuobj **);
  828. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  829. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  830. u64 size, int target, int access, u32 type,
  831. u32 comp, struct nouveau_gpuobj **pobj);
  832. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  833. int class, u64 base, u64 size, int target,
  834. int access, u32 type, u32 comp);
  835. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  836. struct drm_file *);
  837. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  838. struct drm_file *);
  839. /* nouveau_irq.c */
  840. extern int nouveau_irq_init(struct drm_device *);
  841. extern void nouveau_irq_fini(struct drm_device *);
  842. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  843. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  844. void (*)(struct drm_device *));
  845. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  846. extern void nouveau_irq_preinstall(struct drm_device *);
  847. extern int nouveau_irq_postinstall(struct drm_device *);
  848. extern void nouveau_irq_uninstall(struct drm_device *);
  849. /* nouveau_sgdma.c */
  850. extern int nouveau_sgdma_init(struct drm_device *);
  851. extern void nouveau_sgdma_takedown(struct drm_device *);
  852. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  853. uint32_t offset);
  854. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  855. unsigned long size,
  856. uint32_t page_flags,
  857. struct page *dummy_read_page);
  858. /* nouveau_debugfs.c */
  859. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  860. extern int nouveau_debugfs_init(struct drm_minor *);
  861. extern void nouveau_debugfs_takedown(struct drm_minor *);
  862. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  863. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  864. #else
  865. static inline int
  866. nouveau_debugfs_init(struct drm_minor *minor)
  867. {
  868. return 0;
  869. }
  870. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  871. {
  872. }
  873. static inline int
  874. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  875. {
  876. return 0;
  877. }
  878. static inline void
  879. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  880. {
  881. }
  882. #endif
  883. /* nouveau_dma.c */
  884. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  885. extern int nouveau_dma_init(struct nouveau_channel *);
  886. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  887. /* nouveau_acpi.c */
  888. #define ROM_BIOS_PAGE 4096
  889. #if defined(CONFIG_ACPI)
  890. void nouveau_register_dsm_handler(void);
  891. void nouveau_unregister_dsm_handler(void);
  892. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  893. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  894. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  895. #else
  896. static inline void nouveau_register_dsm_handler(void) {}
  897. static inline void nouveau_unregister_dsm_handler(void) {}
  898. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  899. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  900. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  901. #endif
  902. /* nouveau_backlight.c */
  903. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  904. extern int nouveau_backlight_init(struct drm_device *);
  905. extern void nouveau_backlight_exit(struct drm_device *);
  906. #else
  907. static inline int nouveau_backlight_init(struct drm_device *dev)
  908. {
  909. return 0;
  910. }
  911. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  912. #endif
  913. /* nouveau_bios.c */
  914. extern int nouveau_bios_init(struct drm_device *);
  915. extern void nouveau_bios_takedown(struct drm_device *dev);
  916. extern int nouveau_run_vbios_init(struct drm_device *);
  917. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  918. struct dcb_entry *, int crtc);
  919. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  920. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  921. enum dcb_gpio_tag);
  922. extern struct dcb_connector_table_entry *
  923. nouveau_bios_connector_entry(struct drm_device *, int index);
  924. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  925. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  926. struct pll_lims *);
  927. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  928. struct dcb_entry *, int crtc);
  929. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  930. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  931. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  932. bool *dl, bool *if_is_24bit);
  933. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  934. int head, int pxclk);
  935. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  936. enum LVDS_script, int pxclk);
  937. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  938. /* nouveau_ttm.c */
  939. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  940. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  941. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  942. /* nouveau_dp.c */
  943. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  944. uint8_t *data, int data_nr);
  945. bool nouveau_dp_detect(struct drm_encoder *);
  946. bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
  947. void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
  948. u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
  949. /* nv04_fb.c */
  950. extern int nv04_fb_init(struct drm_device *);
  951. extern void nv04_fb_takedown(struct drm_device *);
  952. /* nv10_fb.c */
  953. extern int nv10_fb_init(struct drm_device *);
  954. extern void nv10_fb_takedown(struct drm_device *);
  955. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  956. uint32_t addr, uint32_t size,
  957. uint32_t pitch, uint32_t flags);
  958. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  959. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  960. /* nv30_fb.c */
  961. extern int nv30_fb_init(struct drm_device *);
  962. extern void nv30_fb_takedown(struct drm_device *);
  963. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  964. uint32_t addr, uint32_t size,
  965. uint32_t pitch, uint32_t flags);
  966. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  967. /* nv40_fb.c */
  968. extern int nv40_fb_init(struct drm_device *);
  969. extern void nv40_fb_takedown(struct drm_device *);
  970. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  971. /* nv50_fb.c */
  972. extern int nv50_fb_init(struct drm_device *);
  973. extern void nv50_fb_takedown(struct drm_device *);
  974. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  975. /* nvc0_fb.c */
  976. extern int nvc0_fb_init(struct drm_device *);
  977. extern void nvc0_fb_takedown(struct drm_device *);
  978. /* nv04_fifo.c */
  979. extern int nv04_fifo_init(struct drm_device *);
  980. extern void nv04_fifo_fini(struct drm_device *);
  981. extern void nv04_fifo_disable(struct drm_device *);
  982. extern void nv04_fifo_enable(struct drm_device *);
  983. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  984. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  985. extern int nv04_fifo_channel_id(struct drm_device *);
  986. extern int nv04_fifo_create_context(struct nouveau_channel *);
  987. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  988. extern int nv04_fifo_load_context(struct nouveau_channel *);
  989. extern int nv04_fifo_unload_context(struct drm_device *);
  990. extern void nv04_fifo_isr(struct drm_device *);
  991. /* nv10_fifo.c */
  992. extern int nv10_fifo_init(struct drm_device *);
  993. extern int nv10_fifo_channel_id(struct drm_device *);
  994. extern int nv10_fifo_create_context(struct nouveau_channel *);
  995. extern int nv10_fifo_load_context(struct nouveau_channel *);
  996. extern int nv10_fifo_unload_context(struct drm_device *);
  997. /* nv40_fifo.c */
  998. extern int nv40_fifo_init(struct drm_device *);
  999. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1000. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1001. extern int nv40_fifo_unload_context(struct drm_device *);
  1002. /* nv50_fifo.c */
  1003. extern int nv50_fifo_init(struct drm_device *);
  1004. extern void nv50_fifo_takedown(struct drm_device *);
  1005. extern int nv50_fifo_channel_id(struct drm_device *);
  1006. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1007. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1008. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1009. extern int nv50_fifo_unload_context(struct drm_device *);
  1010. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1011. /* nvc0_fifo.c */
  1012. extern int nvc0_fifo_init(struct drm_device *);
  1013. extern void nvc0_fifo_takedown(struct drm_device *);
  1014. extern void nvc0_fifo_disable(struct drm_device *);
  1015. extern void nvc0_fifo_enable(struct drm_device *);
  1016. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1017. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1018. extern int nvc0_fifo_channel_id(struct drm_device *);
  1019. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1020. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1021. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1022. extern int nvc0_fifo_unload_context(struct drm_device *);
  1023. /* nv04_graph.c */
  1024. extern int nv04_graph_create(struct drm_device *);
  1025. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1026. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1027. u32 class, u32 mthd, u32 data);
  1028. extern struct nouveau_bitfield nv04_graph_nsource[];
  1029. /* nv10_graph.c */
  1030. extern int nv10_graph_create(struct drm_device *);
  1031. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1032. extern struct nouveau_bitfield nv10_graph_intr[];
  1033. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1034. /* nv20_graph.c */
  1035. extern int nv20_graph_create(struct drm_device *);
  1036. /* nv40_graph.c */
  1037. extern int nv40_graph_create(struct drm_device *);
  1038. extern void nv40_grctx_init(struct nouveau_grctx *);
  1039. /* nv50_graph.c */
  1040. extern int nv50_graph_create(struct drm_device *);
  1041. extern int nv50_grctx_init(struct nouveau_grctx *);
  1042. extern struct nouveau_enum nv50_data_error_names[];
  1043. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1044. /* nvc0_graph.c */
  1045. extern int nvc0_graph_create(struct drm_device *);
  1046. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1047. /* nv84_crypt.c */
  1048. extern int nv84_crypt_create(struct drm_device *);
  1049. /* nv98_crypt.c */
  1050. extern int nv98_crypt_create(struct drm_device *dev);
  1051. /* nva3_copy.c */
  1052. extern int nva3_copy_create(struct drm_device *dev);
  1053. /* nvc0_copy.c */
  1054. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1055. /* nv31_mpeg.c */
  1056. extern int nv31_mpeg_create(struct drm_device *dev);
  1057. /* nv50_mpeg.c */
  1058. extern int nv50_mpeg_create(struct drm_device *dev);
  1059. /* nv84_bsp.c */
  1060. /* nv98_bsp.c */
  1061. extern int nv84_bsp_create(struct drm_device *dev);
  1062. /* nv84_vp.c */
  1063. /* nv98_vp.c */
  1064. extern int nv84_vp_create(struct drm_device *dev);
  1065. /* nv98_ppp.c */
  1066. extern int nv98_ppp_create(struct drm_device *dev);
  1067. /* nv04_instmem.c */
  1068. extern int nv04_instmem_init(struct drm_device *);
  1069. extern void nv04_instmem_takedown(struct drm_device *);
  1070. extern int nv04_instmem_suspend(struct drm_device *);
  1071. extern void nv04_instmem_resume(struct drm_device *);
  1072. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1073. u32 size, u32 align);
  1074. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1075. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1076. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1077. extern void nv04_instmem_flush(struct drm_device *);
  1078. /* nv50_instmem.c */
  1079. extern int nv50_instmem_init(struct drm_device *);
  1080. extern void nv50_instmem_takedown(struct drm_device *);
  1081. extern int nv50_instmem_suspend(struct drm_device *);
  1082. extern void nv50_instmem_resume(struct drm_device *);
  1083. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1084. u32 size, u32 align);
  1085. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1086. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1087. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1088. extern void nv50_instmem_flush(struct drm_device *);
  1089. extern void nv84_instmem_flush(struct drm_device *);
  1090. /* nvc0_instmem.c */
  1091. extern int nvc0_instmem_init(struct drm_device *);
  1092. extern void nvc0_instmem_takedown(struct drm_device *);
  1093. extern int nvc0_instmem_suspend(struct drm_device *);
  1094. extern void nvc0_instmem_resume(struct drm_device *);
  1095. /* nv04_mc.c */
  1096. extern int nv04_mc_init(struct drm_device *);
  1097. extern void nv04_mc_takedown(struct drm_device *);
  1098. /* nv40_mc.c */
  1099. extern int nv40_mc_init(struct drm_device *);
  1100. extern void nv40_mc_takedown(struct drm_device *);
  1101. /* nv50_mc.c */
  1102. extern int nv50_mc_init(struct drm_device *);
  1103. extern void nv50_mc_takedown(struct drm_device *);
  1104. /* nv04_timer.c */
  1105. extern int nv04_timer_init(struct drm_device *);
  1106. extern uint64_t nv04_timer_read(struct drm_device *);
  1107. extern void nv04_timer_takedown(struct drm_device *);
  1108. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1109. unsigned long arg);
  1110. /* nv04_dac.c */
  1111. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1112. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1113. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1114. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1115. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1116. /* nv04_dfp.c */
  1117. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1118. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1119. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1120. int head, bool dl);
  1121. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1122. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1123. /* nv04_tv.c */
  1124. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1125. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1126. /* nv17_tv.c */
  1127. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1128. /* nv04_display.c */
  1129. extern int nv04_display_early_init(struct drm_device *);
  1130. extern void nv04_display_late_takedown(struct drm_device *);
  1131. extern int nv04_display_create(struct drm_device *);
  1132. extern int nv04_display_init(struct drm_device *);
  1133. extern void nv04_display_destroy(struct drm_device *);
  1134. /* nvd0_display.c */
  1135. extern int nvd0_display_create(struct drm_device *);
  1136. extern int nvd0_display_init(struct drm_device *);
  1137. extern void nvd0_display_destroy(struct drm_device *);
  1138. /* nv04_crtc.c */
  1139. extern int nv04_crtc_create(struct drm_device *, int index);
  1140. /* nouveau_bo.c */
  1141. extern struct ttm_bo_driver nouveau_bo_driver;
  1142. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1143. uint32_t flags, uint32_t tile_mode,
  1144. uint32_t tile_flags, struct nouveau_bo **);
  1145. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1146. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1147. extern int nouveau_bo_map(struct nouveau_bo *);
  1148. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1149. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1150. uint32_t busy);
  1151. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1152. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1153. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1154. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1155. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1156. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1157. bool no_wait_reserve, bool no_wait_gpu);
  1158. extern struct nouveau_vma *
  1159. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1160. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1161. struct nouveau_vma *);
  1162. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1163. /* nouveau_fence.c */
  1164. struct nouveau_fence;
  1165. extern int nouveau_fence_init(struct drm_device *);
  1166. extern void nouveau_fence_fini(struct drm_device *);
  1167. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1168. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1169. extern void nouveau_fence_update(struct nouveau_channel *);
  1170. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1171. bool emit);
  1172. extern int nouveau_fence_emit(struct nouveau_fence *);
  1173. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1174. void (*work)(void *priv, bool signalled),
  1175. void *priv);
  1176. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1177. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1178. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1179. extern int __nouveau_fence_flush(void *obj, void *arg);
  1180. extern void __nouveau_fence_unref(void **obj);
  1181. extern void *__nouveau_fence_ref(void *obj);
  1182. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1183. {
  1184. return __nouveau_fence_signalled(obj, NULL);
  1185. }
  1186. static inline int
  1187. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1188. {
  1189. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1190. }
  1191. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1192. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1193. {
  1194. return __nouveau_fence_flush(obj, NULL);
  1195. }
  1196. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1197. {
  1198. __nouveau_fence_unref((void **)obj);
  1199. }
  1200. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1201. {
  1202. return __nouveau_fence_ref(obj);
  1203. }
  1204. /* nouveau_gem.c */
  1205. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1206. uint32_t domain, uint32_t tile_mode,
  1207. uint32_t tile_flags, struct nouveau_bo **);
  1208. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1209. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1210. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1211. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1212. struct drm_file *);
  1213. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1214. struct drm_file *);
  1215. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1216. struct drm_file *);
  1217. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1218. struct drm_file *);
  1219. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1220. struct drm_file *);
  1221. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1222. struct drm_file *);
  1223. /* nouveau_display.c */
  1224. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1225. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1226. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1227. struct drm_pending_vblank_event *event);
  1228. int nouveau_finish_page_flip(struct nouveau_channel *,
  1229. struct nouveau_page_flip_state *);
  1230. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1231. struct drm_mode_create_dumb *args);
  1232. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1233. uint32_t handle, uint64_t *offset);
  1234. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1235. uint32_t handle);
  1236. /* nv10_gpio.c */
  1237. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1238. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1239. /* nv50_gpio.c */
  1240. int nv50_gpio_init(struct drm_device *dev);
  1241. void nv50_gpio_fini(struct drm_device *dev);
  1242. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1243. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1244. int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1245. int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1246. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1247. void (*)(void *, int), void *);
  1248. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1249. void (*)(void *, int), void *);
  1250. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1251. /* nv50_calc. */
  1252. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1253. int *N1, int *M1, int *N2, int *M2, int *P);
  1254. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1255. int clk, int *N, int *fN, int *M, int *P);
  1256. #ifndef ioread32_native
  1257. #ifdef __BIG_ENDIAN
  1258. #define ioread16_native ioread16be
  1259. #define iowrite16_native iowrite16be
  1260. #define ioread32_native ioread32be
  1261. #define iowrite32_native iowrite32be
  1262. #else /* def __BIG_ENDIAN */
  1263. #define ioread16_native ioread16
  1264. #define iowrite16_native iowrite16
  1265. #define ioread32_native ioread32
  1266. #define iowrite32_native iowrite32
  1267. #endif /* def __BIG_ENDIAN else */
  1268. #endif /* !ioread32_native */
  1269. /* channel control reg access */
  1270. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1271. {
  1272. return ioread32_native(chan->user + reg);
  1273. }
  1274. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1275. unsigned reg, u32 val)
  1276. {
  1277. iowrite32_native(val, chan->user + reg);
  1278. }
  1279. /* register access */
  1280. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1281. {
  1282. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1283. return ioread32_native(dev_priv->mmio + reg);
  1284. }
  1285. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1286. {
  1287. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1288. iowrite32_native(val, dev_priv->mmio + reg);
  1289. }
  1290. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1291. {
  1292. u32 tmp = nv_rd32(dev, reg);
  1293. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1294. return tmp;
  1295. }
  1296. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1297. {
  1298. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1299. return ioread8(dev_priv->mmio + reg);
  1300. }
  1301. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1302. {
  1303. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1304. iowrite8(val, dev_priv->mmio + reg);
  1305. }
  1306. #define nv_wait(dev, reg, mask, val) \
  1307. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1308. #define nv_wait_ne(dev, reg, mask, val) \
  1309. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1310. #define nv_wait_cb(dev, func, data) \
  1311. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1312. /* PRAMIN access */
  1313. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1314. {
  1315. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1316. return ioread32_native(dev_priv->ramin + offset);
  1317. }
  1318. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1319. {
  1320. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1321. iowrite32_native(val, dev_priv->ramin + offset);
  1322. }
  1323. /* object access */
  1324. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1325. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1326. /*
  1327. * Logging
  1328. * Argument d is (struct drm_device *).
  1329. */
  1330. #define NV_PRINTK(level, d, fmt, arg...) \
  1331. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1332. pci_name(d->pdev), ##arg)
  1333. #ifndef NV_DEBUG_NOTRACE
  1334. #define NV_DEBUG(d, fmt, arg...) do { \
  1335. if (drm_debug & DRM_UT_DRIVER) { \
  1336. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1337. __LINE__, ##arg); \
  1338. } \
  1339. } while (0)
  1340. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1341. if (drm_debug & DRM_UT_KMS) { \
  1342. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1343. __LINE__, ##arg); \
  1344. } \
  1345. } while (0)
  1346. #else
  1347. #define NV_DEBUG(d, fmt, arg...) do { \
  1348. if (drm_debug & DRM_UT_DRIVER) \
  1349. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1350. } while (0)
  1351. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1352. if (drm_debug & DRM_UT_KMS) \
  1353. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1354. } while (0)
  1355. #endif
  1356. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1357. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1358. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1359. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1360. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1361. /* nouveau_reg_debug bitmask */
  1362. enum {
  1363. NOUVEAU_REG_DEBUG_MC = 0x1,
  1364. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1365. NOUVEAU_REG_DEBUG_FB = 0x4,
  1366. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1367. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1368. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1369. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1370. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1371. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1372. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1373. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1374. };
  1375. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1376. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1377. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1378. } while (0)
  1379. static inline bool
  1380. nv_two_heads(struct drm_device *dev)
  1381. {
  1382. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1383. const int impl = dev->pci_device & 0x0ff0;
  1384. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1385. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1386. return true;
  1387. return false;
  1388. }
  1389. static inline bool
  1390. nv_gf4_disp_arch(struct drm_device *dev)
  1391. {
  1392. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1393. }
  1394. static inline bool
  1395. nv_two_reg_pll(struct drm_device *dev)
  1396. {
  1397. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1398. const int impl = dev->pci_device & 0x0ff0;
  1399. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1400. return true;
  1401. return false;
  1402. }
  1403. static inline bool
  1404. nv_match_device(struct drm_device *dev, unsigned device,
  1405. unsigned sub_vendor, unsigned sub_device)
  1406. {
  1407. return dev->pdev->device == device &&
  1408. dev->pdev->subsystem_vendor == sub_vendor &&
  1409. dev->pdev->subsystem_device == sub_device;
  1410. }
  1411. static inline void *
  1412. nv_engine(struct drm_device *dev, int engine)
  1413. {
  1414. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1415. return (void *)dev_priv->eng[engine];
  1416. }
  1417. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1418. * helpful to determine a number of other hardware features
  1419. */
  1420. static inline int
  1421. nv44_graph_class(struct drm_device *dev)
  1422. {
  1423. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1424. if ((dev_priv->chipset & 0xf0) == 0x60)
  1425. return 1;
  1426. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1427. }
  1428. /* memory type/access flags, do not match hardware values */
  1429. #define NV_MEM_ACCESS_RO 1
  1430. #define NV_MEM_ACCESS_WO 2
  1431. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1432. #define NV_MEM_ACCESS_SYS 4
  1433. #define NV_MEM_ACCESS_VM 8
  1434. #define NV_MEM_TARGET_VRAM 0
  1435. #define NV_MEM_TARGET_PCI 1
  1436. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1437. #define NV_MEM_TARGET_VM 3
  1438. #define NV_MEM_TARGET_GART 4
  1439. #define NV_MEM_TYPE_VM 0x7f
  1440. #define NV_MEM_COMP_VM 0x03
  1441. /* NV_SW object class */
  1442. #define NV_SW 0x0000506e
  1443. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1444. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1445. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1446. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1447. #define NV_SW_YIELD 0x00000080
  1448. #define NV_SW_DMA_VBLSEM 0x0000018c
  1449. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1450. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1451. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1452. #define NV_SW_PAGE_FLIP 0x00000500
  1453. #endif /* __NOUVEAU_DRV_H__ */