dhd_sdio.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <asm/unaligned.h>
  32. #include <defs.h>
  33. #include <brcmu_wifi.h>
  34. #include <brcmu_utils.h>
  35. #include <brcm_hw_ids.h>
  36. #include <soc.h>
  37. #include "sdio_host.h"
  38. #include "sdio_chip.h"
  39. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  40. #ifdef DEBUG
  41. #define BRCMF_TRAP_INFO_SIZE 80
  42. #define CBUF_LEN (128)
  43. struct rte_log_le {
  44. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  45. __le32 buf_size;
  46. __le32 idx;
  47. char *_buf_compat; /* Redundant pointer for backward compat. */
  48. };
  49. struct rte_console {
  50. /* Virtual UART
  51. * When there is no UART (e.g. Quickturn),
  52. * the host should write a complete
  53. * input line directly into cbuf and then write
  54. * the length into vcons_in.
  55. * This may also be used when there is a real UART
  56. * (at risk of conflicting with
  57. * the real UART). vcons_out is currently unused.
  58. */
  59. uint vcons_in;
  60. uint vcons_out;
  61. /* Output (logging) buffer
  62. * Console output is written to a ring buffer log_buf at index log_idx.
  63. * The host may read the output when it sees log_idx advance.
  64. * Output will be lost if the output wraps around faster than the host
  65. * polls.
  66. */
  67. struct rte_log_le log_le;
  68. /* Console input line buffer
  69. * Characters are read one at a time into cbuf
  70. * until <CR> is received, then
  71. * the buffer is processed as a command line.
  72. * Also used for virtual UART.
  73. */
  74. uint cbuf_idx;
  75. char cbuf[CBUF_LEN];
  76. };
  77. #endif /* DEBUG */
  78. #include <chipcommon.h>
  79. #include "dhd_bus.h"
  80. #include "dhd_dbg.h"
  81. #define TXQLEN 2048 /* bulk tx queue length */
  82. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  83. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  84. #define PRIOMASK 7
  85. #define TXRETRIES 2 /* # of retries for tx frames */
  86. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  87. one scheduling */
  88. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  89. one scheduling */
  90. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  91. #define MEMBLOCK 2048 /* Block size used for downloading
  92. of dongle image */
  93. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  94. biggest possible glom */
  95. #define BRCMF_FIRSTREAD (1 << 6)
  96. /* SBSDIO_DEVICE_CTL */
  97. /* 1: device will assert busy signal when receiving CMD53 */
  98. #define SBSDIO_DEVCTL_SETBUSY 0x01
  99. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  100. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  101. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  102. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  103. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  104. * sdio bus power cycle to clear (rev 9) */
  105. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  106. /* Force SD->SB reset mapping (rev 11) */
  107. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  108. /* Determined by CoreControl bit */
  109. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  110. /* Force backplane reset */
  111. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  112. /* Force no backplane reset */
  113. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  114. /* direct(mapped) cis space */
  115. /* MAPPED common CIS address */
  116. #define SBSDIO_CIS_BASE_COMMON 0x1000
  117. /* maximum bytes in one CIS */
  118. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  119. /* cis offset addr is < 17 bits */
  120. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  121. /* manfid tuple length, include tuple, link bytes */
  122. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  123. /* intstatus */
  124. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  125. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  126. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  127. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  128. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  129. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  130. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  131. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  132. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  133. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  134. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  135. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  136. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  137. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  138. #define I_PC (1 << 10) /* descriptor error */
  139. #define I_PD (1 << 11) /* data error */
  140. #define I_DE (1 << 12) /* Descriptor protocol Error */
  141. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  142. #define I_RO (1 << 14) /* Receive fifo Overflow */
  143. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  144. #define I_RI (1 << 16) /* Receive Interrupt */
  145. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  146. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  147. #define I_XI (1 << 24) /* Transmit Interrupt */
  148. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  149. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  150. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  151. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  152. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  153. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  154. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  155. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  156. #define I_DMA (I_RI | I_XI | I_ERRORS)
  157. /* corecontrol */
  158. #define CC_CISRDY (1 << 0) /* CIS Ready */
  159. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  160. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  161. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  162. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  163. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  164. /* SDA_FRAMECTRL */
  165. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  166. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  167. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  168. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  169. /* HW frame tag */
  170. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  171. /* Total length of frame header for dongle protocol */
  172. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  173. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  174. /*
  175. * Software allocation of To SB Mailbox resources
  176. */
  177. /* tosbmailbox bits corresponding to intstatus bits */
  178. #define SMB_NAK (1 << 0) /* Frame NAK */
  179. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  180. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  181. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  182. /* tosbmailboxdata */
  183. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  184. /*
  185. * Software allocation of To Host Mailbox resources
  186. */
  187. /* intstatus bits */
  188. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  189. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  190. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  191. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  192. /* tohostmailboxdata */
  193. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  194. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  195. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  196. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  197. #define HMB_DATA_FCDATA_MASK 0xff000000
  198. #define HMB_DATA_FCDATA_SHIFT 24
  199. #define HMB_DATA_VERSION_MASK 0x00ff0000
  200. #define HMB_DATA_VERSION_SHIFT 16
  201. /*
  202. * Software-defined protocol header
  203. */
  204. /* Current protocol version */
  205. #define SDPCM_PROT_VERSION 4
  206. /* SW frame header */
  207. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  208. #define SDPCM_CHANNEL_MASK 0x00000f00
  209. #define SDPCM_CHANNEL_SHIFT 8
  210. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  211. #define SDPCM_NEXTLEN_OFFSET 2
  212. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  213. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  214. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  215. #define SDPCM_DOFFSET_MASK 0xff000000
  216. #define SDPCM_DOFFSET_SHIFT 24
  217. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  218. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  219. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  220. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  221. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  222. /* logical channel numbers */
  223. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  224. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  225. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  226. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  227. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  228. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  229. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  230. /*
  231. * Shared structure between dongle and the host.
  232. * The structure contains pointers to trap or assert information.
  233. */
  234. #define SDPCM_SHARED_VERSION 0x0002
  235. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  236. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  237. #define SDPCM_SHARED_ASSERT 0x0200
  238. #define SDPCM_SHARED_TRAP 0x0400
  239. /* Space for header read, limit for data packets */
  240. #define MAX_HDR_READ (1 << 6)
  241. #define MAX_RX_DATASZ 2048
  242. /* Maximum milliseconds to wait for F2 to come up */
  243. #define BRCMF_WAIT_F2RDY 3000
  244. /* Bump up limit on waiting for HT to account for first startup;
  245. * if the image is doing a CRC calculation before programming the PMU
  246. * for HT availability, it could take a couple hundred ms more, so
  247. * max out at a 1 second (1000000us).
  248. */
  249. #undef PMU_MAX_TRANSITION_DLY
  250. #define PMU_MAX_TRANSITION_DLY 1000000
  251. /* Value for ChipClockCSR during initial setup */
  252. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  253. SBSDIO_ALP_AVAIL_REQ)
  254. /* Flags for SDH calls */
  255. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  256. #define BRCMFMAC_FW_NAME "brcm/brcmfmac.bin"
  257. #define BRCMFMAC_NV_NAME "brcm/brcmfmac.txt"
  258. MODULE_FIRMWARE(BRCMFMAC_FW_NAME);
  259. MODULE_FIRMWARE(BRCMFMAC_NV_NAME);
  260. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  261. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  262. * when idle
  263. */
  264. #define BRCMF_IDLE_INTERVAL 1
  265. /*
  266. * Conversion of 802.1D priority to precedence level
  267. */
  268. static uint prio2prec(u32 prio)
  269. {
  270. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  271. (prio^2) : prio;
  272. }
  273. /* core registers */
  274. struct sdpcmd_regs {
  275. u32 corecontrol; /* 0x00, rev8 */
  276. u32 corestatus; /* rev8 */
  277. u32 PAD[1];
  278. u32 biststatus; /* rev8 */
  279. /* PCMCIA access */
  280. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  281. u16 PAD[1];
  282. u16 pcmciamesportalmask; /* rev8 */
  283. u16 PAD[1];
  284. u16 pcmciawrframebc; /* rev8 */
  285. u16 PAD[1];
  286. u16 pcmciaunderflowtimer; /* rev8 */
  287. u16 PAD[1];
  288. /* interrupt */
  289. u32 intstatus; /* 0x020, rev8 */
  290. u32 hostintmask; /* rev8 */
  291. u32 intmask; /* rev8 */
  292. u32 sbintstatus; /* rev8 */
  293. u32 sbintmask; /* rev8 */
  294. u32 funcintmask; /* rev4 */
  295. u32 PAD[2];
  296. u32 tosbmailbox; /* 0x040, rev8 */
  297. u32 tohostmailbox; /* rev8 */
  298. u32 tosbmailboxdata; /* rev8 */
  299. u32 tohostmailboxdata; /* rev8 */
  300. /* synchronized access to registers in SDIO clock domain */
  301. u32 sdioaccess; /* 0x050, rev8 */
  302. u32 PAD[3];
  303. /* PCMCIA frame control */
  304. u8 pcmciaframectrl; /* 0x060, rev8 */
  305. u8 PAD[3];
  306. u8 pcmciawatermark; /* rev8 */
  307. u8 PAD[155];
  308. /* interrupt batching control */
  309. u32 intrcvlazy; /* 0x100, rev8 */
  310. u32 PAD[3];
  311. /* counters */
  312. u32 cmd52rd; /* 0x110, rev8 */
  313. u32 cmd52wr; /* rev8 */
  314. u32 cmd53rd; /* rev8 */
  315. u32 cmd53wr; /* rev8 */
  316. u32 abort; /* rev8 */
  317. u32 datacrcerror; /* rev8 */
  318. u32 rdoutofsync; /* rev8 */
  319. u32 wroutofsync; /* rev8 */
  320. u32 writebusy; /* rev8 */
  321. u32 readwait; /* rev8 */
  322. u32 readterm; /* rev8 */
  323. u32 writeterm; /* rev8 */
  324. u32 PAD[40];
  325. u32 clockctlstatus; /* rev8 */
  326. u32 PAD[7];
  327. u32 PAD[128]; /* DMA engines */
  328. /* SDIO/PCMCIA CIS region */
  329. char cis[512]; /* 0x400-0x5ff, rev6 */
  330. /* PCMCIA function control registers */
  331. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  332. u16 PAD[55];
  333. /* PCMCIA backplane access */
  334. u16 backplanecsr; /* 0x76E, rev6 */
  335. u16 backplaneaddr0; /* rev6 */
  336. u16 backplaneaddr1; /* rev6 */
  337. u16 backplaneaddr2; /* rev6 */
  338. u16 backplaneaddr3; /* rev6 */
  339. u16 backplanedata0; /* rev6 */
  340. u16 backplanedata1; /* rev6 */
  341. u16 backplanedata2; /* rev6 */
  342. u16 backplanedata3; /* rev6 */
  343. u16 PAD[31];
  344. /* sprom "size" & "blank" info */
  345. u16 spromstatus; /* 0x7BE, rev2 */
  346. u32 PAD[464];
  347. u16 PAD[0x80];
  348. };
  349. #ifdef DEBUG
  350. /* Device console log buffer state */
  351. struct brcmf_console {
  352. uint count; /* Poll interval msec counter */
  353. uint log_addr; /* Log struct address (fixed) */
  354. struct rte_log_le log_le; /* Log struct (host copy) */
  355. uint bufsize; /* Size of log buffer */
  356. u8 *buf; /* Log buffer (host copy) */
  357. uint last; /* Last buffer read index */
  358. };
  359. #endif /* DEBUG */
  360. struct sdpcm_shared {
  361. u32 flags;
  362. u32 trap_addr;
  363. u32 assert_exp_addr;
  364. u32 assert_file_addr;
  365. u32 assert_line;
  366. u32 console_addr; /* Address of struct rte_console */
  367. u32 msgtrace_addr;
  368. u8 tag[32];
  369. };
  370. struct sdpcm_shared_le {
  371. __le32 flags;
  372. __le32 trap_addr;
  373. __le32 assert_exp_addr;
  374. __le32 assert_file_addr;
  375. __le32 assert_line;
  376. __le32 console_addr; /* Address of struct rte_console */
  377. __le32 msgtrace_addr;
  378. u8 tag[32];
  379. };
  380. /* misc chip info needed by some of the routines */
  381. /* Private data for SDIO bus interaction */
  382. struct brcmf_sdio {
  383. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  384. struct chip_info *ci; /* Chip info struct */
  385. char *vars; /* Variables (from CIS and/or other) */
  386. uint varsz; /* Size of variables buffer */
  387. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  388. u32 hostintmask; /* Copy of Host Interrupt Mask */
  389. u32 intstatus; /* Intstatus bits (events) pending */
  390. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  391. bool fcstate; /* State of dongle flow-control */
  392. uint blocksize; /* Block size of SDIO transfers */
  393. uint roundup; /* Max roundup limit */
  394. struct pktq txq; /* Queue length used for flow-control */
  395. u8 flowcontrol; /* per prio flow control bitmask */
  396. u8 tx_seq; /* Transmit sequence number (next) */
  397. u8 tx_max; /* Maximum transmit sequence allowed */
  398. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  399. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  400. u16 nextlen; /* Next Read Len from last header */
  401. u8 rx_seq; /* Receive sequence number (expected) */
  402. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  403. uint rxbound; /* Rx frames to read before resched */
  404. uint txbound; /* Tx frames to send before resched */
  405. uint txminmax;
  406. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  407. struct sk_buff_head glom; /* Packet list for glommed superframe */
  408. uint glomerr; /* Glom packet read errors */
  409. u8 *rxbuf; /* Buffer for receiving control packets */
  410. uint rxblen; /* Allocated length of rxbuf */
  411. u8 *rxctl; /* Aligned pointer into rxbuf */
  412. u8 *databuf; /* Buffer for receiving big glom packet */
  413. u8 *dataptr; /* Aligned pointer into databuf */
  414. uint rxlen; /* Length of valid data in buffer */
  415. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  416. bool intr; /* Use interrupts */
  417. bool poll; /* Use polling */
  418. bool ipend; /* Device interrupt is pending */
  419. uint intrcount; /* Count of device interrupt callbacks */
  420. uint lastintrs; /* Count as of last watchdog timer */
  421. uint spurious; /* Count of spurious interrupts */
  422. uint pollrate; /* Ticks between device polls */
  423. uint polltick; /* Tick counter */
  424. uint pollcnt; /* Count of active polls */
  425. #ifdef DEBUG
  426. uint console_interval;
  427. struct brcmf_console console; /* Console output polling support */
  428. uint console_addr; /* Console address from shared struct */
  429. #endif /* DEBUG */
  430. uint regfails; /* Count of R_REG failures */
  431. uint clkstate; /* State of sd and backplane clock(s) */
  432. bool activity; /* Activity flag for clock down */
  433. s32 idletime; /* Control for activity timeout */
  434. s32 idlecount; /* Activity timeout counter */
  435. s32 idleclock; /* How to set bus driver when idle */
  436. s32 sd_rxchain;
  437. bool use_rxchain; /* If brcmf should use PKT chains */
  438. bool sleeping; /* Is SDIO bus sleeping? */
  439. bool rxflow_mode; /* Rx flow control mode */
  440. bool rxflow; /* Is rx flow control on */
  441. bool alp_only; /* Don't use HT clock (ALP only) */
  442. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  443. bool usebufpool;
  444. /* Some additional counters */
  445. uint tx_sderrs; /* Count of tx attempts with sd errors */
  446. uint fcqueued; /* Tx packets that got queued */
  447. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  448. uint rx_toolong; /* Receive frames too long to receive */
  449. uint rxc_errors; /* SDIO errors when reading control frames */
  450. uint rx_hdrfail; /* SDIO errors on header reads */
  451. uint rx_badhdr; /* Bad received headers (roosync?) */
  452. uint rx_badseq; /* Mismatched rx sequence number */
  453. uint fc_rcvd; /* Number of flow-control events received */
  454. uint fc_xoff; /* Number which turned on flow-control */
  455. uint fc_xon; /* Number which turned off flow-control */
  456. uint rxglomfail; /* Failed deglom attempts */
  457. uint rxglomframes; /* Number of glom frames (superframes) */
  458. uint rxglompkts; /* Number of packets from glom frames */
  459. uint f2rxhdrs; /* Number of header reads */
  460. uint f2rxdata; /* Number of frame data reads */
  461. uint f2txdata; /* Number of f2 frame writes */
  462. uint f1regdata; /* Number of f1 register accesses */
  463. uint tickcnt; /* Number of watchdog been schedule */
  464. unsigned long tx_ctlerrs; /* Err of sending ctrl frames */
  465. unsigned long tx_ctlpkts; /* Ctrl frames sent to dongle */
  466. unsigned long rx_ctlerrs; /* Err of processing rx ctrl frames */
  467. unsigned long rx_ctlpkts; /* Ctrl frames processed from dongle */
  468. unsigned long rx_readahead_cnt; /* Number of packets where header
  469. * read-ahead was used. */
  470. u8 *ctrl_frame_buf;
  471. u32 ctrl_frame_len;
  472. bool ctrl_frame_stat;
  473. spinlock_t txqlock;
  474. wait_queue_head_t ctrl_wait;
  475. wait_queue_head_t dcmd_resp_wait;
  476. struct timer_list timer;
  477. struct completion watchdog_wait;
  478. struct task_struct *watchdog_tsk;
  479. bool wd_timer_valid;
  480. uint save_ms;
  481. struct task_struct *dpc_tsk;
  482. struct completion dpc_wait;
  483. struct semaphore sdsem;
  484. const struct firmware *firmware;
  485. u32 fw_ptr;
  486. bool txoff; /* Transmit flow-controlled */
  487. };
  488. /* clkstate */
  489. #define CLK_NONE 0
  490. #define CLK_SDONLY 1
  491. #define CLK_PENDING 2 /* Not used yet */
  492. #define CLK_AVAIL 3
  493. #ifdef DEBUG
  494. static int qcount[NUMPRIO];
  495. static int tx_packets[NUMPRIO];
  496. #endif /* DEBUG */
  497. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  498. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  499. /* Retry count for register access failures */
  500. static const uint retry_limit = 2;
  501. /* Limit on rounding up frames */
  502. static const uint max_roundup = 512;
  503. #define ALIGNMENT 4
  504. static void pkt_align(struct sk_buff *p, int len, int align)
  505. {
  506. uint datalign;
  507. datalign = (unsigned long)(p->data);
  508. datalign = roundup(datalign, (align)) - datalign;
  509. if (datalign)
  510. skb_pull(p, datalign);
  511. __skb_trim(p, len);
  512. }
  513. /* To check if there's window offered */
  514. static bool data_ok(struct brcmf_sdio *bus)
  515. {
  516. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  517. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  518. }
  519. /*
  520. * Reads a register in the SDIO hardware block. This block occupies a series of
  521. * adresses on the 32 bit backplane bus.
  522. */
  523. static void
  524. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  525. {
  526. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  527. *retryvar = 0;
  528. do {
  529. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  530. bus->ci->c_inf[idx].base + reg_offset,
  531. sizeof(u32));
  532. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  533. (++(*retryvar) <= retry_limit));
  534. if (*retryvar) {
  535. bus->regfails += (*retryvar-1);
  536. if (*retryvar > retry_limit) {
  537. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  538. *regvar = 0;
  539. }
  540. }
  541. }
  542. static void
  543. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  544. {
  545. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  546. *retryvar = 0;
  547. do {
  548. brcmf_sdcard_reg_write(bus->sdiodev,
  549. bus->ci->c_inf[idx].base + reg_offset,
  550. sizeof(u32), regval);
  551. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  552. (++(*retryvar) <= retry_limit));
  553. if (*retryvar) {
  554. bus->regfails += (*retryvar-1);
  555. if (*retryvar > retry_limit)
  556. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  557. reg_offset);
  558. }
  559. }
  560. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  561. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  562. /* Packet free applicable unconditionally for sdio and sdspi.
  563. * Conditional if bufpool was present for gspi bus.
  564. */
  565. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  566. {
  567. if (bus->usebufpool)
  568. brcmu_pkt_buf_free_skb(pkt);
  569. }
  570. /* Turn backplane clock on or off */
  571. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  572. {
  573. int err;
  574. u8 clkctl, clkreq, devctl;
  575. unsigned long timeout;
  576. brcmf_dbg(TRACE, "Enter\n");
  577. clkctl = 0;
  578. if (on) {
  579. /* Request HT Avail */
  580. clkreq =
  581. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  582. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  583. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  584. if (err) {
  585. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  586. return -EBADE;
  587. }
  588. /* Check current status */
  589. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  590. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  591. if (err) {
  592. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  593. return -EBADE;
  594. }
  595. /* Go to pending and await interrupt if appropriate */
  596. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  597. /* Allow only clock-available interrupt */
  598. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  599. SDIO_FUNC_1,
  600. SBSDIO_DEVICE_CTL, &err);
  601. if (err) {
  602. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  603. err);
  604. return -EBADE;
  605. }
  606. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  607. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  608. SBSDIO_DEVICE_CTL, devctl, &err);
  609. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  610. bus->clkstate = CLK_PENDING;
  611. return 0;
  612. } else if (bus->clkstate == CLK_PENDING) {
  613. /* Cancel CA-only interrupt filter */
  614. devctl =
  615. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  616. SBSDIO_DEVICE_CTL, &err);
  617. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  618. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  619. SBSDIO_DEVICE_CTL, devctl, &err);
  620. }
  621. /* Otherwise, wait here (polling) for HT Avail */
  622. timeout = jiffies +
  623. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  624. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  625. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  626. SDIO_FUNC_1,
  627. SBSDIO_FUNC1_CHIPCLKCSR,
  628. &err);
  629. if (time_after(jiffies, timeout))
  630. break;
  631. else
  632. usleep_range(5000, 10000);
  633. }
  634. if (err) {
  635. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  636. return -EBADE;
  637. }
  638. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  639. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  640. PMU_MAX_TRANSITION_DLY, clkctl);
  641. return -EBADE;
  642. }
  643. /* Mark clock available */
  644. bus->clkstate = CLK_AVAIL;
  645. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  646. #if defined(DEBUG)
  647. if (bus->alp_only != true) {
  648. if (SBSDIO_ALPONLY(clkctl))
  649. brcmf_dbg(ERROR, "HT Clock should be on\n");
  650. }
  651. #endif /* defined (DEBUG) */
  652. bus->activity = true;
  653. } else {
  654. clkreq = 0;
  655. if (bus->clkstate == CLK_PENDING) {
  656. /* Cancel CA-only interrupt filter */
  657. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  658. SDIO_FUNC_1,
  659. SBSDIO_DEVICE_CTL, &err);
  660. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  661. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  662. SBSDIO_DEVICE_CTL, devctl, &err);
  663. }
  664. bus->clkstate = CLK_SDONLY;
  665. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  666. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  667. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  668. if (err) {
  669. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  670. err);
  671. return -EBADE;
  672. }
  673. }
  674. return 0;
  675. }
  676. /* Change idle/active SD state */
  677. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  678. {
  679. brcmf_dbg(TRACE, "Enter\n");
  680. if (on)
  681. bus->clkstate = CLK_SDONLY;
  682. else
  683. bus->clkstate = CLK_NONE;
  684. return 0;
  685. }
  686. /* Transition SD and backplane clock readiness */
  687. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  688. {
  689. #ifdef DEBUG
  690. uint oldstate = bus->clkstate;
  691. #endif /* DEBUG */
  692. brcmf_dbg(TRACE, "Enter\n");
  693. /* Early exit if we're already there */
  694. if (bus->clkstate == target) {
  695. if (target == CLK_AVAIL) {
  696. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  697. bus->activity = true;
  698. }
  699. return 0;
  700. }
  701. switch (target) {
  702. case CLK_AVAIL:
  703. /* Make sure SD clock is available */
  704. if (bus->clkstate == CLK_NONE)
  705. brcmf_sdbrcm_sdclk(bus, true);
  706. /* Now request HT Avail on the backplane */
  707. brcmf_sdbrcm_htclk(bus, true, pendok);
  708. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  709. bus->activity = true;
  710. break;
  711. case CLK_SDONLY:
  712. /* Remove HT request, or bring up SD clock */
  713. if (bus->clkstate == CLK_NONE)
  714. brcmf_sdbrcm_sdclk(bus, true);
  715. else if (bus->clkstate == CLK_AVAIL)
  716. brcmf_sdbrcm_htclk(bus, false, false);
  717. else
  718. brcmf_dbg(ERROR, "request for %d -> %d\n",
  719. bus->clkstate, target);
  720. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  721. break;
  722. case CLK_NONE:
  723. /* Make sure to remove HT request */
  724. if (bus->clkstate == CLK_AVAIL)
  725. brcmf_sdbrcm_htclk(bus, false, false);
  726. /* Now remove the SD clock */
  727. brcmf_sdbrcm_sdclk(bus, false);
  728. brcmf_sdbrcm_wd_timer(bus, 0);
  729. break;
  730. }
  731. #ifdef DEBUG
  732. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  733. #endif /* DEBUG */
  734. return 0;
  735. }
  736. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  737. {
  738. uint retries = 0;
  739. brcmf_dbg(INFO, "request %s (currently %s)\n",
  740. sleep ? "SLEEP" : "WAKE",
  741. bus->sleeping ? "SLEEP" : "WAKE");
  742. /* Done if we're already in the requested state */
  743. if (sleep == bus->sleeping)
  744. return 0;
  745. /* Going to sleep: set the alarm and turn off the lights... */
  746. if (sleep) {
  747. /* Don't sleep if something is pending */
  748. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  749. return -EBUSY;
  750. /* Make sure the controller has the bus up */
  751. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  752. /* Tell device to start using OOB wakeup */
  753. w_sdreg32(bus, SMB_USE_OOB,
  754. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  755. if (retries > retry_limit)
  756. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  757. /* Turn off our contribution to the HT clock request */
  758. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  759. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  760. SBSDIO_FUNC1_CHIPCLKCSR,
  761. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  762. /* Isolate the bus */
  763. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  764. SBSDIO_DEVICE_CTL,
  765. SBSDIO_DEVCTL_PADS_ISO, NULL);
  766. /* Change state */
  767. bus->sleeping = true;
  768. } else {
  769. /* Waking up: bus power up is ok, set local state */
  770. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  771. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  772. /* Make sure the controller has the bus up */
  773. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  774. /* Send misc interrupt to indicate OOB not needed */
  775. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  776. &retries);
  777. if (retries <= retry_limit)
  778. w_sdreg32(bus, SMB_DEV_INT,
  779. offsetof(struct sdpcmd_regs, tosbmailbox),
  780. &retries);
  781. if (retries > retry_limit)
  782. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  783. /* Make sure we have SD bus access */
  784. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  785. /* Change state */
  786. bus->sleeping = false;
  787. }
  788. return 0;
  789. }
  790. static void bus_wake(struct brcmf_sdio *bus)
  791. {
  792. if (bus->sleeping)
  793. brcmf_sdbrcm_bussleep(bus, false);
  794. }
  795. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  796. {
  797. u32 intstatus = 0;
  798. u32 hmb_data;
  799. u8 fcbits;
  800. uint retries = 0;
  801. brcmf_dbg(TRACE, "Enter\n");
  802. /* Read mailbox data and ack that we did so */
  803. r_sdreg32(bus, &hmb_data,
  804. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  805. if (retries <= retry_limit)
  806. w_sdreg32(bus, SMB_INT_ACK,
  807. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  808. bus->f1regdata += 2;
  809. /* Dongle recomposed rx frames, accept them again */
  810. if (hmb_data & HMB_DATA_NAKHANDLED) {
  811. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  812. bus->rx_seq);
  813. if (!bus->rxskip)
  814. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  815. bus->rxskip = false;
  816. intstatus |= I_HMB_FRAME_IND;
  817. }
  818. /*
  819. * DEVREADY does not occur with gSPI.
  820. */
  821. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  822. bus->sdpcm_ver =
  823. (hmb_data & HMB_DATA_VERSION_MASK) >>
  824. HMB_DATA_VERSION_SHIFT;
  825. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  826. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  827. "expecting %d\n",
  828. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  829. else
  830. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  831. bus->sdpcm_ver);
  832. }
  833. /*
  834. * Flow Control has been moved into the RX headers and this out of band
  835. * method isn't used any more.
  836. * remaining backward compatible with older dongles.
  837. */
  838. if (hmb_data & HMB_DATA_FC) {
  839. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  840. HMB_DATA_FCDATA_SHIFT;
  841. if (fcbits & ~bus->flowcontrol)
  842. bus->fc_xoff++;
  843. if (bus->flowcontrol & ~fcbits)
  844. bus->fc_xon++;
  845. bus->fc_rcvd++;
  846. bus->flowcontrol = fcbits;
  847. }
  848. /* Shouldn't be any others */
  849. if (hmb_data & ~(HMB_DATA_DEVREADY |
  850. HMB_DATA_NAKHANDLED |
  851. HMB_DATA_FC |
  852. HMB_DATA_FWREADY |
  853. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  854. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  855. hmb_data);
  856. return intstatus;
  857. }
  858. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  859. {
  860. uint retries = 0;
  861. u16 lastrbc;
  862. u8 hi, lo;
  863. int err;
  864. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  865. abort ? "abort command, " : "",
  866. rtx ? ", send NAK" : "");
  867. if (abort)
  868. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  869. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  870. SBSDIO_FUNC1_FRAMECTRL,
  871. SFC_RF_TERM, &err);
  872. bus->f1regdata++;
  873. /* Wait until the packet has been flushed (device/FIFO stable) */
  874. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  875. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  876. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  877. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  878. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  879. bus->f1regdata += 2;
  880. if ((hi == 0) && (lo == 0))
  881. break;
  882. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  883. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  884. lastrbc, (hi << 8) + lo);
  885. }
  886. lastrbc = (hi << 8) + lo;
  887. }
  888. if (!retries)
  889. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  890. else
  891. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  892. if (rtx) {
  893. bus->rxrtx++;
  894. w_sdreg32(bus, SMB_NAK,
  895. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  896. bus->f1regdata++;
  897. if (retries <= retry_limit)
  898. bus->rxskip = true;
  899. }
  900. /* Clear partial in any case */
  901. bus->nextlen = 0;
  902. /* If we can't reach the device, signal failure */
  903. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  904. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  905. }
  906. /* copy a buffer into a pkt buffer chain */
  907. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  908. {
  909. uint n, ret = 0;
  910. struct sk_buff *p;
  911. u8 *buf;
  912. buf = bus->dataptr;
  913. /* copy the data */
  914. skb_queue_walk(&bus->glom, p) {
  915. n = min_t(uint, p->len, len);
  916. memcpy(p->data, buf, n);
  917. buf += n;
  918. len -= n;
  919. ret += n;
  920. if (!len)
  921. break;
  922. }
  923. return ret;
  924. }
  925. /* return total length of buffer chain */
  926. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  927. {
  928. struct sk_buff *p;
  929. uint total;
  930. total = 0;
  931. skb_queue_walk(&bus->glom, p)
  932. total += p->len;
  933. return total;
  934. }
  935. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  936. {
  937. struct sk_buff *cur, *next;
  938. skb_queue_walk_safe(&bus->glom, cur, next) {
  939. skb_unlink(cur, &bus->glom);
  940. brcmu_pkt_buf_free_skb(cur);
  941. }
  942. }
  943. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  944. {
  945. u16 dlen, totlen;
  946. u8 *dptr, num = 0;
  947. u16 sublen, check;
  948. struct sk_buff *pfirst, *pnext;
  949. int errcode;
  950. u8 chan, seq, doff, sfdoff;
  951. u8 txmax;
  952. int ifidx = 0;
  953. bool usechain = bus->use_rxchain;
  954. /* If packets, issue read(s) and send up packet chain */
  955. /* Return sequence numbers consumed? */
  956. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  957. bus->glomd, skb_peek(&bus->glom));
  958. /* If there's a descriptor, generate the packet chain */
  959. if (bus->glomd) {
  960. pfirst = pnext = NULL;
  961. dlen = (u16) (bus->glomd->len);
  962. dptr = bus->glomd->data;
  963. if (!dlen || (dlen & 1)) {
  964. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  965. dlen);
  966. dlen = 0;
  967. }
  968. for (totlen = num = 0; dlen; num++) {
  969. /* Get (and move past) next length */
  970. sublen = get_unaligned_le16(dptr);
  971. dlen -= sizeof(u16);
  972. dptr += sizeof(u16);
  973. if ((sublen < SDPCM_HDRLEN) ||
  974. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  975. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  976. num, sublen);
  977. pnext = NULL;
  978. break;
  979. }
  980. if (sublen % BRCMF_SDALIGN) {
  981. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  982. sublen, BRCMF_SDALIGN);
  983. usechain = false;
  984. }
  985. totlen += sublen;
  986. /* For last frame, adjust read len so total
  987. is a block multiple */
  988. if (!dlen) {
  989. sublen +=
  990. (roundup(totlen, bus->blocksize) - totlen);
  991. totlen = roundup(totlen, bus->blocksize);
  992. }
  993. /* Allocate/chain packet for next subframe */
  994. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  995. if (pnext == NULL) {
  996. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  997. num, sublen);
  998. break;
  999. }
  1000. skb_queue_tail(&bus->glom, pnext);
  1001. /* Adhere to start alignment requirements */
  1002. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1003. }
  1004. /* If all allocations succeeded, save packet chain
  1005. in bus structure */
  1006. if (pnext) {
  1007. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1008. totlen, num);
  1009. if (BRCMF_GLOM_ON() && bus->nextlen &&
  1010. totlen != bus->nextlen) {
  1011. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1012. bus->nextlen, totlen, rxseq);
  1013. }
  1014. pfirst = pnext = NULL;
  1015. } else {
  1016. brcmf_sdbrcm_free_glom(bus);
  1017. num = 0;
  1018. }
  1019. /* Done with descriptor packet */
  1020. brcmu_pkt_buf_free_skb(bus->glomd);
  1021. bus->glomd = NULL;
  1022. bus->nextlen = 0;
  1023. }
  1024. /* Ok -- either we just generated a packet chain,
  1025. or had one from before */
  1026. if (!skb_queue_empty(&bus->glom)) {
  1027. if (BRCMF_GLOM_ON()) {
  1028. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1029. skb_queue_walk(&bus->glom, pnext) {
  1030. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1031. pnext, (u8 *) (pnext->data),
  1032. pnext->len, pnext->len);
  1033. }
  1034. }
  1035. pfirst = skb_peek(&bus->glom);
  1036. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1037. /* Do an SDIO read for the superframe. Configurable iovar to
  1038. * read directly into the chained packet, or allocate a large
  1039. * packet and and copy into the chain.
  1040. */
  1041. if (usechain) {
  1042. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1043. bus->sdiodev->sbwad,
  1044. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1045. } else if (bus->dataptr) {
  1046. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1047. bus->sdiodev->sbwad,
  1048. SDIO_FUNC_2, F2SYNC,
  1049. bus->dataptr, dlen);
  1050. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1051. if (sublen != dlen) {
  1052. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1053. dlen, sublen);
  1054. errcode = -1;
  1055. }
  1056. pnext = NULL;
  1057. } else {
  1058. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1059. dlen);
  1060. errcode = -1;
  1061. }
  1062. bus->f2rxdata++;
  1063. /* On failure, kill the superframe, allow a couple retries */
  1064. if (errcode < 0) {
  1065. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1066. dlen, errcode);
  1067. bus->sdiodev->bus_if->dstats.rx_errors++;
  1068. if (bus->glomerr++ < 3) {
  1069. brcmf_sdbrcm_rxfail(bus, true, true);
  1070. } else {
  1071. bus->glomerr = 0;
  1072. brcmf_sdbrcm_rxfail(bus, true, false);
  1073. bus->rxglomfail++;
  1074. brcmf_sdbrcm_free_glom(bus);
  1075. }
  1076. return 0;
  1077. }
  1078. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1079. pfirst->data, min_t(int, pfirst->len, 48),
  1080. "SUPERFRAME:\n");
  1081. /* Validate the superframe header */
  1082. dptr = (u8 *) (pfirst->data);
  1083. sublen = get_unaligned_le16(dptr);
  1084. check = get_unaligned_le16(dptr + sizeof(u16));
  1085. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1086. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1087. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1088. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1089. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1090. bus->nextlen, seq);
  1091. bus->nextlen = 0;
  1092. }
  1093. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1094. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1095. errcode = 0;
  1096. if ((u16)~(sublen ^ check)) {
  1097. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1098. sublen, check);
  1099. errcode = -1;
  1100. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1101. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1102. sublen, roundup(sublen, bus->blocksize),
  1103. dlen);
  1104. errcode = -1;
  1105. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1106. SDPCM_GLOM_CHANNEL) {
  1107. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1108. SDPCM_PACKET_CHANNEL(
  1109. &dptr[SDPCM_FRAMETAG_LEN]));
  1110. errcode = -1;
  1111. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1112. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1113. errcode = -1;
  1114. } else if ((doff < SDPCM_HDRLEN) ||
  1115. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1116. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1117. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1118. errcode = -1;
  1119. }
  1120. /* Check sequence number of superframe SW header */
  1121. if (rxseq != seq) {
  1122. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1123. seq, rxseq);
  1124. bus->rx_badseq++;
  1125. rxseq = seq;
  1126. }
  1127. /* Check window for sanity */
  1128. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1129. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1130. txmax, bus->tx_seq);
  1131. txmax = bus->tx_seq + 2;
  1132. }
  1133. bus->tx_max = txmax;
  1134. /* Remove superframe header, remember offset */
  1135. skb_pull(pfirst, doff);
  1136. sfdoff = doff;
  1137. num = 0;
  1138. /* Validate all the subframe headers */
  1139. skb_queue_walk(&bus->glom, pnext) {
  1140. /* leave when invalid subframe is found */
  1141. if (errcode)
  1142. break;
  1143. dptr = (u8 *) (pnext->data);
  1144. dlen = (u16) (pnext->len);
  1145. sublen = get_unaligned_le16(dptr);
  1146. check = get_unaligned_le16(dptr + sizeof(u16));
  1147. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1148. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1149. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1150. dptr, 32, "subframe:\n");
  1151. if ((u16)~(sublen ^ check)) {
  1152. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1153. num, sublen, check);
  1154. errcode = -1;
  1155. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1156. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1157. num, sublen, dlen);
  1158. errcode = -1;
  1159. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1160. (chan != SDPCM_EVENT_CHANNEL)) {
  1161. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1162. num, chan);
  1163. errcode = -1;
  1164. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1165. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1166. num, doff, sublen, SDPCM_HDRLEN);
  1167. errcode = -1;
  1168. }
  1169. /* increase the subframe count */
  1170. num++;
  1171. }
  1172. if (errcode) {
  1173. /* Terminate frame on error, request
  1174. a couple retries */
  1175. if (bus->glomerr++ < 3) {
  1176. /* Restore superframe header space */
  1177. skb_push(pfirst, sfdoff);
  1178. brcmf_sdbrcm_rxfail(bus, true, true);
  1179. } else {
  1180. bus->glomerr = 0;
  1181. brcmf_sdbrcm_rxfail(bus, true, false);
  1182. bus->rxglomfail++;
  1183. brcmf_sdbrcm_free_glom(bus);
  1184. }
  1185. bus->nextlen = 0;
  1186. return 0;
  1187. }
  1188. /* Basic SD framing looks ok - process each packet (header) */
  1189. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1190. dptr = (u8 *) (pfirst->data);
  1191. sublen = get_unaligned_le16(dptr);
  1192. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1193. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1194. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1195. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1196. num, pfirst, pfirst->data,
  1197. pfirst->len, sublen, chan, seq);
  1198. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1199. chan == SDPCM_EVENT_CHANNEL */
  1200. if (rxseq != seq) {
  1201. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1202. seq, rxseq);
  1203. bus->rx_badseq++;
  1204. rxseq = seq;
  1205. }
  1206. rxseq++;
  1207. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1208. dptr, dlen, "Rx Subframe Data:\n");
  1209. __skb_trim(pfirst, sublen);
  1210. skb_pull(pfirst, doff);
  1211. if (pfirst->len == 0) {
  1212. skb_unlink(pfirst, &bus->glom);
  1213. brcmu_pkt_buf_free_skb(pfirst);
  1214. continue;
  1215. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1216. &ifidx, pfirst) != 0) {
  1217. brcmf_dbg(ERROR, "rx protocol error\n");
  1218. bus->sdiodev->bus_if->dstats.rx_errors++;
  1219. skb_unlink(pfirst, &bus->glom);
  1220. brcmu_pkt_buf_free_skb(pfirst);
  1221. continue;
  1222. }
  1223. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1224. pfirst->data,
  1225. min_t(int, pfirst->len, 32),
  1226. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1227. bus->glom.qlen, pfirst, pfirst->data,
  1228. pfirst->len, pfirst->next,
  1229. pfirst->prev);
  1230. }
  1231. /* sent any remaining packets up */
  1232. if (bus->glom.qlen) {
  1233. up(&bus->sdsem);
  1234. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1235. down(&bus->sdsem);
  1236. }
  1237. bus->rxglomframes++;
  1238. bus->rxglompkts += bus->glom.qlen;
  1239. }
  1240. return num;
  1241. }
  1242. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1243. bool *pending)
  1244. {
  1245. DECLARE_WAITQUEUE(wait, current);
  1246. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1247. /* Wait until control frame is available */
  1248. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1249. set_current_state(TASK_INTERRUPTIBLE);
  1250. while (!(*condition) && (!signal_pending(current) && timeout))
  1251. timeout = schedule_timeout(timeout);
  1252. if (signal_pending(current))
  1253. *pending = true;
  1254. set_current_state(TASK_RUNNING);
  1255. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1256. return timeout;
  1257. }
  1258. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1259. {
  1260. if (waitqueue_active(&bus->dcmd_resp_wait))
  1261. wake_up_interruptible(&bus->dcmd_resp_wait);
  1262. return 0;
  1263. }
  1264. static void
  1265. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1266. {
  1267. uint rdlen, pad;
  1268. int sdret;
  1269. brcmf_dbg(TRACE, "Enter\n");
  1270. /* Set rxctl for frame (w/optional alignment) */
  1271. bus->rxctl = bus->rxbuf;
  1272. bus->rxctl += BRCMF_FIRSTREAD;
  1273. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1274. if (pad)
  1275. bus->rxctl += (BRCMF_SDALIGN - pad);
  1276. bus->rxctl -= BRCMF_FIRSTREAD;
  1277. /* Copy the already-read portion over */
  1278. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1279. if (len <= BRCMF_FIRSTREAD)
  1280. goto gotpkt;
  1281. /* Raise rdlen to next SDIO block to avoid tail command */
  1282. rdlen = len - BRCMF_FIRSTREAD;
  1283. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1284. pad = bus->blocksize - (rdlen % bus->blocksize);
  1285. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1286. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1287. rdlen += pad;
  1288. } else if (rdlen % BRCMF_SDALIGN) {
  1289. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1290. }
  1291. /* Satisfy length-alignment requirements */
  1292. if (rdlen & (ALIGNMENT - 1))
  1293. rdlen = roundup(rdlen, ALIGNMENT);
  1294. /* Drop if the read is too big or it exceeds our maximum */
  1295. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1296. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1297. rdlen, bus->sdiodev->bus_if->maxctl);
  1298. bus->sdiodev->bus_if->dstats.rx_errors++;
  1299. brcmf_sdbrcm_rxfail(bus, false, false);
  1300. goto done;
  1301. }
  1302. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1303. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1304. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1305. bus->sdiodev->bus_if->dstats.rx_errors++;
  1306. bus->rx_toolong++;
  1307. brcmf_sdbrcm_rxfail(bus, false, false);
  1308. goto done;
  1309. }
  1310. /* Read remainder of frame body into the rxctl buffer */
  1311. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1312. bus->sdiodev->sbwad,
  1313. SDIO_FUNC_2,
  1314. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1315. bus->f2rxdata++;
  1316. /* Control frame failures need retransmission */
  1317. if (sdret < 0) {
  1318. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1319. rdlen, sdret);
  1320. bus->rxc_errors++;
  1321. brcmf_sdbrcm_rxfail(bus, true, true);
  1322. goto done;
  1323. }
  1324. gotpkt:
  1325. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1326. bus->rxctl, len, "RxCtrl:\n");
  1327. /* Point to valid data and indicate its length */
  1328. bus->rxctl += doff;
  1329. bus->rxlen = len - doff;
  1330. done:
  1331. /* Awake any waiters */
  1332. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1333. }
  1334. /* Pad read to blocksize for efficiency */
  1335. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1336. {
  1337. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1338. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1339. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1340. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1341. *rdlen += *pad;
  1342. } else if (*rdlen % BRCMF_SDALIGN) {
  1343. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1344. }
  1345. }
  1346. static void
  1347. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1348. struct sk_buff **pkt, u8 **rxbuf)
  1349. {
  1350. int sdret; /* Return code from calls */
  1351. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1352. if (*pkt == NULL)
  1353. return;
  1354. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1355. *rxbuf = (u8 *) ((*pkt)->data);
  1356. /* Read the entire frame */
  1357. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1358. SDIO_FUNC_2, F2SYNC, *pkt);
  1359. bus->f2rxdata++;
  1360. if (sdret < 0) {
  1361. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1362. rdlen, sdret);
  1363. brcmu_pkt_buf_free_skb(*pkt);
  1364. bus->sdiodev->bus_if->dstats.rx_errors++;
  1365. /* Force retry w/normal header read.
  1366. * Don't attempt NAK for
  1367. * gSPI
  1368. */
  1369. brcmf_sdbrcm_rxfail(bus, true, true);
  1370. *pkt = NULL;
  1371. }
  1372. }
  1373. /* Checks the header */
  1374. static int
  1375. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1376. u8 rxseq, u16 nextlen, u16 *len)
  1377. {
  1378. u16 check;
  1379. bool len_consistent; /* Result of comparing readahead len and
  1380. len from hw-hdr */
  1381. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1382. /* Extract hardware header fields */
  1383. *len = get_unaligned_le16(bus->rxhdr);
  1384. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1385. /* All zeros means readahead info was bad */
  1386. if (!(*len | check)) {
  1387. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1388. goto fail;
  1389. }
  1390. /* Validate check bytes */
  1391. if ((u16)~(*len ^ check)) {
  1392. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1393. nextlen, *len, check);
  1394. bus->rx_badhdr++;
  1395. brcmf_sdbrcm_rxfail(bus, false, false);
  1396. goto fail;
  1397. }
  1398. /* Validate frame length */
  1399. if (*len < SDPCM_HDRLEN) {
  1400. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1401. *len);
  1402. goto fail;
  1403. }
  1404. /* Check for consistency with readahead info */
  1405. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1406. if (len_consistent) {
  1407. /* Mismatch, force retry w/normal
  1408. header (may be >4K) */
  1409. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1410. nextlen, *len, roundup(*len, 16),
  1411. rxseq);
  1412. brcmf_sdbrcm_rxfail(bus, true, true);
  1413. goto fail;
  1414. }
  1415. return 0;
  1416. fail:
  1417. brcmf_sdbrcm_pktfree2(bus, pkt);
  1418. return -EINVAL;
  1419. }
  1420. /* Return true if there may be more frames to read */
  1421. static uint
  1422. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1423. {
  1424. u16 len, check; /* Extracted hardware header fields */
  1425. u8 chan, seq, doff; /* Extracted software header fields */
  1426. u8 fcbits; /* Extracted fcbits from software header */
  1427. struct sk_buff *pkt; /* Packet for event or data frames */
  1428. u16 pad; /* Number of pad bytes to read */
  1429. u16 rdlen; /* Total number of bytes to read */
  1430. u8 rxseq; /* Next sequence number to expect */
  1431. uint rxleft = 0; /* Remaining number of frames allowed */
  1432. int sdret; /* Return code from calls */
  1433. u8 txmax; /* Maximum tx sequence offered */
  1434. u8 *rxbuf;
  1435. int ifidx = 0;
  1436. uint rxcount = 0; /* Total frames read */
  1437. brcmf_dbg(TRACE, "Enter\n");
  1438. /* Not finished unless we encounter no more frames indication */
  1439. *finished = false;
  1440. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1441. !bus->rxskip && rxleft &&
  1442. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1443. rxseq++, rxleft--) {
  1444. /* Handle glomming separately */
  1445. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1446. u8 cnt;
  1447. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1448. bus->glomd, skb_peek(&bus->glom));
  1449. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1450. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1451. rxseq += cnt - 1;
  1452. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1453. continue;
  1454. }
  1455. /* Try doing single read if we can */
  1456. if (bus->nextlen) {
  1457. u16 nextlen = bus->nextlen;
  1458. bus->nextlen = 0;
  1459. rdlen = len = nextlen << 4;
  1460. brcmf_pad(bus, &pad, &rdlen);
  1461. /*
  1462. * After the frame is received we have to
  1463. * distinguish whether it is data
  1464. * or non-data frame.
  1465. */
  1466. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1467. if (pkt == NULL) {
  1468. /* Give up on data, request rtx of events */
  1469. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1470. len, rdlen, rxseq);
  1471. continue;
  1472. }
  1473. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1474. &len) < 0)
  1475. continue;
  1476. /* Extract software header fields */
  1477. chan = SDPCM_PACKET_CHANNEL(
  1478. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1479. seq = SDPCM_PACKET_SEQUENCE(
  1480. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1481. doff = SDPCM_DOFFSET_VALUE(
  1482. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1483. txmax = SDPCM_WINDOW_VALUE(
  1484. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1485. bus->nextlen =
  1486. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1487. SDPCM_NEXTLEN_OFFSET];
  1488. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1489. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1490. bus->nextlen, seq);
  1491. bus->nextlen = 0;
  1492. }
  1493. bus->rx_readahead_cnt++;
  1494. /* Handle Flow Control */
  1495. fcbits = SDPCM_FCMASK_VALUE(
  1496. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1497. if (bus->flowcontrol != fcbits) {
  1498. if (~bus->flowcontrol & fcbits)
  1499. bus->fc_xoff++;
  1500. if (bus->flowcontrol & ~fcbits)
  1501. bus->fc_xon++;
  1502. bus->fc_rcvd++;
  1503. bus->flowcontrol = fcbits;
  1504. }
  1505. /* Check and update sequence number */
  1506. if (rxseq != seq) {
  1507. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1508. seq, rxseq);
  1509. bus->rx_badseq++;
  1510. rxseq = seq;
  1511. }
  1512. /* Check window for sanity */
  1513. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1514. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1515. txmax, bus->tx_seq);
  1516. txmax = bus->tx_seq + 2;
  1517. }
  1518. bus->tx_max = txmax;
  1519. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1520. rxbuf, len, "Rx Data:\n");
  1521. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1522. BRCMF_DATA_ON()) &&
  1523. BRCMF_HDRS_ON(),
  1524. bus->rxhdr, SDPCM_HDRLEN,
  1525. "RxHdr:\n");
  1526. if (chan == SDPCM_CONTROL_CHANNEL) {
  1527. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1528. seq);
  1529. /* Force retry w/normal header read */
  1530. bus->nextlen = 0;
  1531. brcmf_sdbrcm_rxfail(bus, false, true);
  1532. brcmf_sdbrcm_pktfree2(bus, pkt);
  1533. continue;
  1534. }
  1535. /* Validate data offset */
  1536. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1537. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1538. doff, len, SDPCM_HDRLEN);
  1539. brcmf_sdbrcm_rxfail(bus, false, false);
  1540. brcmf_sdbrcm_pktfree2(bus, pkt);
  1541. continue;
  1542. }
  1543. /* All done with this one -- now deliver the packet */
  1544. goto deliver;
  1545. }
  1546. /* Read frame header (hardware and software) */
  1547. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1548. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1549. BRCMF_FIRSTREAD);
  1550. bus->f2rxhdrs++;
  1551. if (sdret < 0) {
  1552. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1553. bus->rx_hdrfail++;
  1554. brcmf_sdbrcm_rxfail(bus, true, true);
  1555. continue;
  1556. }
  1557. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1558. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1559. /* Extract hardware header fields */
  1560. len = get_unaligned_le16(bus->rxhdr);
  1561. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1562. /* All zeros means no more frames */
  1563. if (!(len | check)) {
  1564. *finished = true;
  1565. break;
  1566. }
  1567. /* Validate check bytes */
  1568. if ((u16) ~(len ^ check)) {
  1569. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1570. len, check);
  1571. bus->rx_badhdr++;
  1572. brcmf_sdbrcm_rxfail(bus, false, false);
  1573. continue;
  1574. }
  1575. /* Validate frame length */
  1576. if (len < SDPCM_HDRLEN) {
  1577. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1578. continue;
  1579. }
  1580. /* Extract software header fields */
  1581. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1582. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1583. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1584. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1585. /* Validate data offset */
  1586. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1587. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1588. doff, len, SDPCM_HDRLEN, seq);
  1589. bus->rx_badhdr++;
  1590. brcmf_sdbrcm_rxfail(bus, false, false);
  1591. continue;
  1592. }
  1593. /* Save the readahead length if there is one */
  1594. bus->nextlen =
  1595. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1596. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1597. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1598. bus->nextlen, seq);
  1599. bus->nextlen = 0;
  1600. }
  1601. /* Handle Flow Control */
  1602. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1603. if (bus->flowcontrol != fcbits) {
  1604. if (~bus->flowcontrol & fcbits)
  1605. bus->fc_xoff++;
  1606. if (bus->flowcontrol & ~fcbits)
  1607. bus->fc_xon++;
  1608. bus->fc_rcvd++;
  1609. bus->flowcontrol = fcbits;
  1610. }
  1611. /* Check and update sequence number */
  1612. if (rxseq != seq) {
  1613. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1614. bus->rx_badseq++;
  1615. rxseq = seq;
  1616. }
  1617. /* Check window for sanity */
  1618. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1619. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1620. txmax, bus->tx_seq);
  1621. txmax = bus->tx_seq + 2;
  1622. }
  1623. bus->tx_max = txmax;
  1624. /* Call a separate function for control frames */
  1625. if (chan == SDPCM_CONTROL_CHANNEL) {
  1626. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1627. continue;
  1628. }
  1629. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1630. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1631. SDPCM_GLOM_CHANNEL */
  1632. /* Length to read */
  1633. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1634. /* May pad read to blocksize for efficiency */
  1635. if (bus->roundup && bus->blocksize &&
  1636. (rdlen > bus->blocksize)) {
  1637. pad = bus->blocksize - (rdlen % bus->blocksize);
  1638. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1639. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1640. rdlen += pad;
  1641. } else if (rdlen % BRCMF_SDALIGN) {
  1642. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1643. }
  1644. /* Satisfy length-alignment requirements */
  1645. if (rdlen & (ALIGNMENT - 1))
  1646. rdlen = roundup(rdlen, ALIGNMENT);
  1647. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1648. /* Too long -- skip this frame */
  1649. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1650. len, rdlen);
  1651. bus->sdiodev->bus_if->dstats.rx_errors++;
  1652. bus->rx_toolong++;
  1653. brcmf_sdbrcm_rxfail(bus, false, false);
  1654. continue;
  1655. }
  1656. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1657. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1658. if (!pkt) {
  1659. /* Give up on data, request rtx of events */
  1660. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1661. rdlen, chan);
  1662. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1663. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1664. continue;
  1665. }
  1666. /* Leave room for what we already read, and align remainder */
  1667. skb_pull(pkt, BRCMF_FIRSTREAD);
  1668. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1669. /* Read the remaining frame data */
  1670. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1671. SDIO_FUNC_2, F2SYNC, pkt);
  1672. bus->f2rxdata++;
  1673. if (sdret < 0) {
  1674. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1675. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1676. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1677. : "test")), sdret);
  1678. brcmu_pkt_buf_free_skb(pkt);
  1679. bus->sdiodev->bus_if->dstats.rx_errors++;
  1680. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1681. continue;
  1682. }
  1683. /* Copy the already-read portion */
  1684. skb_push(pkt, BRCMF_FIRSTREAD);
  1685. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1686. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1687. pkt->data, len, "Rx Data:\n");
  1688. deliver:
  1689. /* Save superframe descriptor and allocate packet frame */
  1690. if (chan == SDPCM_GLOM_CHANNEL) {
  1691. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1692. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1693. len);
  1694. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1695. pkt->data, len,
  1696. "Glom Data:\n");
  1697. __skb_trim(pkt, len);
  1698. skb_pull(pkt, SDPCM_HDRLEN);
  1699. bus->glomd = pkt;
  1700. } else {
  1701. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1702. "descriptor!\n", __func__);
  1703. brcmf_sdbrcm_rxfail(bus, false, false);
  1704. }
  1705. continue;
  1706. }
  1707. /* Fill in packet len and prio, deliver upward */
  1708. __skb_trim(pkt, len);
  1709. skb_pull(pkt, doff);
  1710. if (pkt->len == 0) {
  1711. brcmu_pkt_buf_free_skb(pkt);
  1712. continue;
  1713. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1714. pkt) != 0) {
  1715. brcmf_dbg(ERROR, "rx protocol error\n");
  1716. brcmu_pkt_buf_free_skb(pkt);
  1717. bus->sdiodev->bus_if->dstats.rx_errors++;
  1718. continue;
  1719. }
  1720. /* Unlock during rx call */
  1721. up(&bus->sdsem);
  1722. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1723. down(&bus->sdsem);
  1724. }
  1725. rxcount = maxframes - rxleft;
  1726. #ifdef DEBUG
  1727. /* Message if we hit the limit */
  1728. if (!rxleft)
  1729. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1730. maxframes);
  1731. else
  1732. #endif /* DEBUG */
  1733. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1734. /* Back off rxseq if awaiting rtx, update rx_seq */
  1735. if (bus->rxskip)
  1736. rxseq--;
  1737. bus->rx_seq = rxseq;
  1738. return rxcount;
  1739. }
  1740. static void
  1741. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1742. {
  1743. up(&bus->sdsem);
  1744. wait_event_interruptible_timeout(bus->ctrl_wait,
  1745. (*lockvar == false), HZ * 2);
  1746. down(&bus->sdsem);
  1747. return;
  1748. }
  1749. static void
  1750. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1751. {
  1752. if (waitqueue_active(&bus->ctrl_wait))
  1753. wake_up_interruptible(&bus->ctrl_wait);
  1754. return;
  1755. }
  1756. /* Writes a HW/SW header into the packet and sends it. */
  1757. /* Assumes: (a) header space already there, (b) caller holds lock */
  1758. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1759. uint chan, bool free_pkt)
  1760. {
  1761. int ret;
  1762. u8 *frame;
  1763. u16 len, pad = 0;
  1764. u32 swheader;
  1765. struct sk_buff *new;
  1766. int i;
  1767. brcmf_dbg(TRACE, "Enter\n");
  1768. frame = (u8 *) (pkt->data);
  1769. /* Add alignment padding, allocate new packet if needed */
  1770. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1771. if (pad) {
  1772. if (skb_headroom(pkt) < pad) {
  1773. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1774. skb_headroom(pkt), pad);
  1775. bus->sdiodev->bus_if->tx_realloc++;
  1776. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1777. if (!new) {
  1778. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1779. pkt->len + BRCMF_SDALIGN);
  1780. ret = -ENOMEM;
  1781. goto done;
  1782. }
  1783. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1784. memcpy(new->data, pkt->data, pkt->len);
  1785. if (free_pkt)
  1786. brcmu_pkt_buf_free_skb(pkt);
  1787. /* free the pkt if canned one is not used */
  1788. free_pkt = true;
  1789. pkt = new;
  1790. frame = (u8 *) (pkt->data);
  1791. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1792. pad = 0;
  1793. } else {
  1794. skb_push(pkt, pad);
  1795. frame = (u8 *) (pkt->data);
  1796. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1797. memset(frame, 0, pad + SDPCM_HDRLEN);
  1798. }
  1799. }
  1800. /* precondition: pad < BRCMF_SDALIGN */
  1801. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1802. len = (u16) (pkt->len);
  1803. *(__le16 *) frame = cpu_to_le16(len);
  1804. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1805. /* Software tag: channel, sequence number, data offset */
  1806. swheader =
  1807. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1808. (((pad +
  1809. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1810. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1811. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1812. #ifdef DEBUG
  1813. tx_packets[pkt->priority]++;
  1814. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1815. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1816. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1817. frame, len, "Tx Frame:\n");
  1818. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1819. ((BRCMF_CTL_ON() &&
  1820. chan == SDPCM_CONTROL_CHANNEL) ||
  1821. (BRCMF_DATA_ON() &&
  1822. chan != SDPCM_CONTROL_CHANNEL))) &&
  1823. BRCMF_HDRS_ON(),
  1824. frame, min_t(u16, len, 16), "TxHdr:\n");
  1825. #endif
  1826. /* Raise len to next SDIO block to eliminate tail command */
  1827. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1828. u16 pad = bus->blocksize - (len % bus->blocksize);
  1829. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1830. len += pad;
  1831. } else if (len % BRCMF_SDALIGN) {
  1832. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1833. }
  1834. /* Some controllers have trouble with odd bytes -- round to even */
  1835. if (len & (ALIGNMENT - 1))
  1836. len = roundup(len, ALIGNMENT);
  1837. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1838. SDIO_FUNC_2, F2SYNC, pkt);
  1839. bus->f2txdata++;
  1840. if (ret < 0) {
  1841. /* On failure, abort the command and terminate the frame */
  1842. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1843. ret);
  1844. bus->tx_sderrs++;
  1845. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1846. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1847. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1848. NULL);
  1849. bus->f1regdata++;
  1850. for (i = 0; i < 3; i++) {
  1851. u8 hi, lo;
  1852. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1853. SDIO_FUNC_1,
  1854. SBSDIO_FUNC1_WFRAMEBCHI,
  1855. NULL);
  1856. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1857. SDIO_FUNC_1,
  1858. SBSDIO_FUNC1_WFRAMEBCLO,
  1859. NULL);
  1860. bus->f1regdata += 2;
  1861. if ((hi == 0) && (lo == 0))
  1862. break;
  1863. }
  1864. }
  1865. if (ret == 0)
  1866. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1867. done:
  1868. /* restore pkt buffer pointer before calling tx complete routine */
  1869. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1870. up(&bus->sdsem);
  1871. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1872. down(&bus->sdsem);
  1873. if (free_pkt)
  1874. brcmu_pkt_buf_free_skb(pkt);
  1875. return ret;
  1876. }
  1877. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1878. {
  1879. struct sk_buff *pkt;
  1880. u32 intstatus = 0;
  1881. uint retries = 0;
  1882. int ret = 0, prec_out;
  1883. uint cnt = 0;
  1884. uint datalen;
  1885. u8 tx_prec_map;
  1886. brcmf_dbg(TRACE, "Enter\n");
  1887. tx_prec_map = ~bus->flowcontrol;
  1888. /* Send frames until the limit or some other event */
  1889. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1890. spin_lock_bh(&bus->txqlock);
  1891. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1892. if (pkt == NULL) {
  1893. spin_unlock_bh(&bus->txqlock);
  1894. break;
  1895. }
  1896. spin_unlock_bh(&bus->txqlock);
  1897. datalen = pkt->len - SDPCM_HDRLEN;
  1898. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1899. if (ret)
  1900. bus->sdiodev->bus_if->dstats.tx_errors++;
  1901. else
  1902. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1903. /* In poll mode, need to check for other events */
  1904. if (!bus->intr && cnt) {
  1905. /* Check device status, signal pending interrupt */
  1906. r_sdreg32(bus, &intstatus,
  1907. offsetof(struct sdpcmd_regs, intstatus),
  1908. &retries);
  1909. bus->f2txdata++;
  1910. if (brcmf_sdcard_regfail(bus->sdiodev))
  1911. break;
  1912. if (intstatus & bus->hostintmask)
  1913. bus->ipend = true;
  1914. }
  1915. }
  1916. /* Deflow-control stack if needed */
  1917. if (bus->sdiodev->bus_if->drvr_up &&
  1918. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1919. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1920. bus->txoff = OFF;
  1921. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1922. }
  1923. return cnt;
  1924. }
  1925. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1926. {
  1927. u32 local_hostintmask;
  1928. u8 saveclk;
  1929. uint retries;
  1930. int err;
  1931. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1932. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv;
  1933. struct brcmf_sdio *bus = sdiodev->bus;
  1934. brcmf_dbg(TRACE, "Enter\n");
  1935. if (bus->watchdog_tsk) {
  1936. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1937. kthread_stop(bus->watchdog_tsk);
  1938. bus->watchdog_tsk = NULL;
  1939. }
  1940. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1941. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1942. kthread_stop(bus->dpc_tsk);
  1943. bus->dpc_tsk = NULL;
  1944. }
  1945. down(&bus->sdsem);
  1946. bus_wake(bus);
  1947. /* Enable clock for device interrupts */
  1948. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1949. /* Disable and clear interrupts at the chip level also */
  1950. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  1951. local_hostintmask = bus->hostintmask;
  1952. bus->hostintmask = 0;
  1953. /* Change our idea of bus state */
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1956. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1957. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1958. if (!err) {
  1959. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1960. SBSDIO_FUNC1_CHIPCLKCSR,
  1961. (saveclk | SBSDIO_FORCE_HT), &err);
  1962. }
  1963. if (err)
  1964. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1965. /* Turn off the bus (F2), free any pending packets */
  1966. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1967. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  1968. SDIO_FUNC_ENABLE_1, NULL);
  1969. /* Clear any pending interrupts now that F2 is disabled */
  1970. w_sdreg32(bus, local_hostintmask,
  1971. offsetof(struct sdpcmd_regs, intstatus), &retries);
  1972. /* Turn off the backplane clock (only) */
  1973. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1974. /* Clear the data packet queues */
  1975. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1976. /* Clear any held glomming stuff */
  1977. if (bus->glomd)
  1978. brcmu_pkt_buf_free_skb(bus->glomd);
  1979. brcmf_sdbrcm_free_glom(bus);
  1980. /* Clear rx control and wake any waiters */
  1981. bus->rxlen = 0;
  1982. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1983. /* Reset some F2 state stuff */
  1984. bus->rxskip = false;
  1985. bus->tx_seq = bus->rx_seq = 0;
  1986. up(&bus->sdsem);
  1987. }
  1988. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1989. {
  1990. u32 intstatus, newstatus = 0;
  1991. uint retries = 0;
  1992. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1993. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1994. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1995. bool rxdone = true; /* Flag for no more read data */
  1996. bool resched = false; /* Flag indicating resched wanted */
  1997. brcmf_dbg(TRACE, "Enter\n");
  1998. /* Start with leftover status bits */
  1999. intstatus = bus->intstatus;
  2000. down(&bus->sdsem);
  2001. /* If waiting for HTAVAIL, check status */
  2002. if (bus->clkstate == CLK_PENDING) {
  2003. int err;
  2004. u8 clkctl, devctl = 0;
  2005. #ifdef DEBUG
  2006. /* Check for inconsistent device control */
  2007. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2008. SBSDIO_DEVICE_CTL, &err);
  2009. if (err) {
  2010. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  2011. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2012. }
  2013. #endif /* DEBUG */
  2014. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2015. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2016. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2017. if (err) {
  2018. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2019. err);
  2020. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2021. }
  2022. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2023. devctl, clkctl);
  2024. if (SBSDIO_HTAV(clkctl)) {
  2025. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2026. SDIO_FUNC_1,
  2027. SBSDIO_DEVICE_CTL, &err);
  2028. if (err) {
  2029. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2030. err);
  2031. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2032. }
  2033. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2034. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2035. SBSDIO_DEVICE_CTL, devctl, &err);
  2036. if (err) {
  2037. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2038. err);
  2039. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2040. }
  2041. bus->clkstate = CLK_AVAIL;
  2042. } else {
  2043. goto clkwait;
  2044. }
  2045. }
  2046. bus_wake(bus);
  2047. /* Make sure backplane clock is on */
  2048. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2049. if (bus->clkstate == CLK_PENDING)
  2050. goto clkwait;
  2051. /* Pending interrupt indicates new device status */
  2052. if (bus->ipend) {
  2053. bus->ipend = false;
  2054. r_sdreg32(bus, &newstatus,
  2055. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2056. bus->f1regdata++;
  2057. if (brcmf_sdcard_regfail(bus->sdiodev))
  2058. newstatus = 0;
  2059. newstatus &= bus->hostintmask;
  2060. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2061. if (newstatus) {
  2062. w_sdreg32(bus, newstatus,
  2063. offsetof(struct sdpcmd_regs, intstatus),
  2064. &retries);
  2065. bus->f1regdata++;
  2066. }
  2067. }
  2068. /* Merge new bits with previous */
  2069. intstatus |= newstatus;
  2070. bus->intstatus = 0;
  2071. /* Handle flow-control change: read new state in case our ack
  2072. * crossed another change interrupt. If change still set, assume
  2073. * FC ON for safety, let next loop through do the debounce.
  2074. */
  2075. if (intstatus & I_HMB_FC_CHANGE) {
  2076. intstatus &= ~I_HMB_FC_CHANGE;
  2077. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2078. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2079. r_sdreg32(bus, &newstatus,
  2080. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2081. bus->f1regdata += 2;
  2082. bus->fcstate =
  2083. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2084. intstatus |= (newstatus & bus->hostintmask);
  2085. }
  2086. /* Handle host mailbox indication */
  2087. if (intstatus & I_HMB_HOST_INT) {
  2088. intstatus &= ~I_HMB_HOST_INT;
  2089. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2090. }
  2091. /* Generally don't ask for these, can get CRC errors... */
  2092. if (intstatus & I_WR_OOSYNC) {
  2093. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2094. intstatus &= ~I_WR_OOSYNC;
  2095. }
  2096. if (intstatus & I_RD_OOSYNC) {
  2097. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2098. intstatus &= ~I_RD_OOSYNC;
  2099. }
  2100. if (intstatus & I_SBINT) {
  2101. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2102. intstatus &= ~I_SBINT;
  2103. }
  2104. /* Would be active due to wake-wlan in gSPI */
  2105. if (intstatus & I_CHIPACTIVE) {
  2106. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2107. intstatus &= ~I_CHIPACTIVE;
  2108. }
  2109. /* Ignore frame indications if rxskip is set */
  2110. if (bus->rxskip)
  2111. intstatus &= ~I_HMB_FRAME_IND;
  2112. /* On frame indication, read available frames */
  2113. if (PKT_AVAILABLE()) {
  2114. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2115. if (rxdone || bus->rxskip)
  2116. intstatus &= ~I_HMB_FRAME_IND;
  2117. rxlimit -= min(framecnt, rxlimit);
  2118. }
  2119. /* Keep still-pending events for next scheduling */
  2120. bus->intstatus = intstatus;
  2121. clkwait:
  2122. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2123. (bus->clkstate == CLK_AVAIL)) {
  2124. int ret, i;
  2125. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2126. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2127. (u32) bus->ctrl_frame_len);
  2128. if (ret < 0) {
  2129. /* On failure, abort the command and
  2130. terminate the frame */
  2131. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2132. ret);
  2133. bus->tx_sderrs++;
  2134. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2135. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2136. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2137. NULL);
  2138. bus->f1regdata++;
  2139. for (i = 0; i < 3; i++) {
  2140. u8 hi, lo;
  2141. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2142. SDIO_FUNC_1,
  2143. SBSDIO_FUNC1_WFRAMEBCHI,
  2144. NULL);
  2145. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2146. SDIO_FUNC_1,
  2147. SBSDIO_FUNC1_WFRAMEBCLO,
  2148. NULL);
  2149. bus->f1regdata += 2;
  2150. if ((hi == 0) && (lo == 0))
  2151. break;
  2152. }
  2153. }
  2154. if (ret == 0)
  2155. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2156. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2157. bus->ctrl_frame_stat = false;
  2158. brcmf_sdbrcm_wait_event_wakeup(bus);
  2159. }
  2160. /* Send queued frames (limit 1 if rx may still be pending) */
  2161. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2162. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2163. && data_ok(bus)) {
  2164. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2165. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2166. txlimit -= framecnt;
  2167. }
  2168. /* Resched if events or tx frames are pending,
  2169. else await next interrupt */
  2170. /* On failed register access, all bets are off:
  2171. no resched or interrupts */
  2172. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) ||
  2173. brcmf_sdcard_regfail(bus->sdiodev)) {
  2174. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2175. brcmf_sdcard_regfail(bus->sdiodev));
  2176. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2177. bus->intstatus = 0;
  2178. } else if (bus->clkstate == CLK_PENDING) {
  2179. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2180. resched = true;
  2181. } else if (bus->intstatus || bus->ipend ||
  2182. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2183. && data_ok(bus)) || PKT_AVAILABLE()) {
  2184. resched = true;
  2185. }
  2186. bus->dpc_sched = resched;
  2187. /* If we're done for now, turn off clock request. */
  2188. if ((bus->clkstate != CLK_PENDING)
  2189. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2190. bus->activity = false;
  2191. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2192. }
  2193. up(&bus->sdsem);
  2194. return resched;
  2195. }
  2196. static int brcmf_sdbrcm_dpc_thread(void *data)
  2197. {
  2198. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2199. allow_signal(SIGTERM);
  2200. /* Run until signal received */
  2201. while (1) {
  2202. if (kthread_should_stop())
  2203. break;
  2204. if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
  2205. /* Call bus dpc unless it indicated down
  2206. (then clean stop) */
  2207. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN) {
  2208. if (brcmf_sdbrcm_dpc(bus))
  2209. complete(&bus->dpc_wait);
  2210. } else {
  2211. /* after stopping the bus, exit thread */
  2212. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2213. bus->dpc_tsk = NULL;
  2214. break;
  2215. }
  2216. } else
  2217. break;
  2218. }
  2219. return 0;
  2220. }
  2221. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2222. {
  2223. int ret = -EBADE;
  2224. uint datalen, prec;
  2225. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2226. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv;
  2227. struct brcmf_sdio *bus = sdiodev->bus;
  2228. brcmf_dbg(TRACE, "Enter\n");
  2229. datalen = pkt->len;
  2230. /* Add space for the header */
  2231. skb_push(pkt, SDPCM_HDRLEN);
  2232. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2233. prec = prio2prec((pkt->priority & PRIOMASK));
  2234. /* Check for existing queue, current flow-control,
  2235. pending event, or pending clock */
  2236. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2237. bus->fcqueued++;
  2238. /* Priority based enq */
  2239. spin_lock_bh(&bus->txqlock);
  2240. if (brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec) ==
  2241. false) {
  2242. skb_pull(pkt, SDPCM_HDRLEN);
  2243. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2244. brcmu_pkt_buf_free_skb(pkt);
  2245. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2246. ret = -ENOSR;
  2247. } else {
  2248. ret = 0;
  2249. }
  2250. spin_unlock_bh(&bus->txqlock);
  2251. if (pktq_len(&bus->txq) >= TXHI) {
  2252. bus->txoff = ON;
  2253. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2254. }
  2255. #ifdef DEBUG
  2256. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2257. qcount[prec] = pktq_plen(&bus->txq, prec);
  2258. #endif
  2259. /* Schedule DPC if needed to send queued packet(s) */
  2260. if (!bus->dpc_sched) {
  2261. bus->dpc_sched = true;
  2262. if (bus->dpc_tsk)
  2263. complete(&bus->dpc_wait);
  2264. }
  2265. return ret;
  2266. }
  2267. static int
  2268. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2269. uint size)
  2270. {
  2271. int bcmerror = 0;
  2272. u32 sdaddr;
  2273. uint dsize;
  2274. /* Determine initial transfer parameters */
  2275. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2276. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2277. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2278. else
  2279. dsize = size;
  2280. /* Set the backplane window to include the start address */
  2281. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2282. if (bcmerror) {
  2283. brcmf_dbg(ERROR, "window change failed\n");
  2284. goto xfer_done;
  2285. }
  2286. /* Do the transfer(s) */
  2287. while (size) {
  2288. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2289. write ? "write" : "read", dsize,
  2290. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2291. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2292. sdaddr, data, dsize);
  2293. if (bcmerror) {
  2294. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2295. break;
  2296. }
  2297. /* Adjust for next transfer (if any) */
  2298. size -= dsize;
  2299. if (size) {
  2300. data += dsize;
  2301. address += dsize;
  2302. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2303. address);
  2304. if (bcmerror) {
  2305. brcmf_dbg(ERROR, "window change failed\n");
  2306. break;
  2307. }
  2308. sdaddr = 0;
  2309. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2310. }
  2311. }
  2312. xfer_done:
  2313. /* Return the window to backplane enumeration space for core access */
  2314. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2315. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2316. bus->sdiodev->sbwad);
  2317. return bcmerror;
  2318. }
  2319. #ifdef DEBUG
  2320. #define CONSOLE_LINE_MAX 192
  2321. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2322. {
  2323. struct brcmf_console *c = &bus->console;
  2324. u8 line[CONSOLE_LINE_MAX], ch;
  2325. u32 n, idx, addr;
  2326. int rv;
  2327. /* Don't do anything until FWREADY updates console address */
  2328. if (bus->console_addr == 0)
  2329. return 0;
  2330. /* Read console log struct */
  2331. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2332. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2333. sizeof(c->log_le));
  2334. if (rv < 0)
  2335. return rv;
  2336. /* Allocate console buffer (one time only) */
  2337. if (c->buf == NULL) {
  2338. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2339. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2340. if (c->buf == NULL)
  2341. return -ENOMEM;
  2342. }
  2343. idx = le32_to_cpu(c->log_le.idx);
  2344. /* Protect against corrupt value */
  2345. if (idx > c->bufsize)
  2346. return -EBADE;
  2347. /* Skip reading the console buffer if the index pointer
  2348. has not moved */
  2349. if (idx == c->last)
  2350. return 0;
  2351. /* Read the console buffer */
  2352. addr = le32_to_cpu(c->log_le.buf);
  2353. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2354. if (rv < 0)
  2355. return rv;
  2356. while (c->last != idx) {
  2357. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2358. if (c->last == idx) {
  2359. /* This would output a partial line.
  2360. * Instead, back up
  2361. * the buffer pointer and output this
  2362. * line next time around.
  2363. */
  2364. if (c->last >= n)
  2365. c->last -= n;
  2366. else
  2367. c->last = c->bufsize - n;
  2368. goto break2;
  2369. }
  2370. ch = c->buf[c->last];
  2371. c->last = (c->last + 1) % c->bufsize;
  2372. if (ch == '\n')
  2373. break;
  2374. line[n] = ch;
  2375. }
  2376. if (n > 0) {
  2377. if (line[n - 1] == '\r')
  2378. n--;
  2379. line[n] = 0;
  2380. printk(KERN_DEBUG "CONSOLE: %s\n", line);
  2381. }
  2382. }
  2383. break2:
  2384. return 0;
  2385. }
  2386. #endif /* DEBUG */
  2387. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2388. {
  2389. int i;
  2390. int ret;
  2391. bus->ctrl_frame_stat = false;
  2392. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2393. SDIO_FUNC_2, F2SYNC, frame, len);
  2394. if (ret < 0) {
  2395. /* On failure, abort the command and terminate the frame */
  2396. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2397. ret);
  2398. bus->tx_sderrs++;
  2399. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2400. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2401. SBSDIO_FUNC1_FRAMECTRL,
  2402. SFC_WF_TERM, NULL);
  2403. bus->f1regdata++;
  2404. for (i = 0; i < 3; i++) {
  2405. u8 hi, lo;
  2406. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2407. SBSDIO_FUNC1_WFRAMEBCHI,
  2408. NULL);
  2409. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2410. SBSDIO_FUNC1_WFRAMEBCLO,
  2411. NULL);
  2412. bus->f1regdata += 2;
  2413. if (hi == 0 && lo == 0)
  2414. break;
  2415. }
  2416. return ret;
  2417. }
  2418. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2419. return ret;
  2420. }
  2421. static int
  2422. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2423. {
  2424. u8 *frame;
  2425. u16 len;
  2426. u32 swheader;
  2427. uint retries = 0;
  2428. u8 doff = 0;
  2429. int ret = -1;
  2430. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2431. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv;
  2432. struct brcmf_sdio *bus = sdiodev->bus;
  2433. brcmf_dbg(TRACE, "Enter\n");
  2434. /* Back the pointer to make a room for bus header */
  2435. frame = msg - SDPCM_HDRLEN;
  2436. len = (msglen += SDPCM_HDRLEN);
  2437. /* Add alignment padding (optional for ctl frames) */
  2438. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2439. if (doff) {
  2440. frame -= doff;
  2441. len += doff;
  2442. msglen += doff;
  2443. memset(frame, 0, doff + SDPCM_HDRLEN);
  2444. }
  2445. /* precondition: doff < BRCMF_SDALIGN */
  2446. doff += SDPCM_HDRLEN;
  2447. /* Round send length to next SDIO block */
  2448. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2449. u16 pad = bus->blocksize - (len % bus->blocksize);
  2450. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2451. len += pad;
  2452. } else if (len % BRCMF_SDALIGN) {
  2453. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2454. }
  2455. /* Satisfy length-alignment requirements */
  2456. if (len & (ALIGNMENT - 1))
  2457. len = roundup(len, ALIGNMENT);
  2458. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2459. /* Need to lock here to protect txseq and SDIO tx calls */
  2460. down(&bus->sdsem);
  2461. bus_wake(bus);
  2462. /* Make sure backplane clock is on */
  2463. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2464. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2465. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2466. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2467. /* Software tag: channel, sequence number, data offset */
  2468. swheader =
  2469. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2470. SDPCM_CHANNEL_MASK)
  2471. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2472. SDPCM_DOFFSET_MASK);
  2473. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2474. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2475. if (!data_ok(bus)) {
  2476. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2477. bus->tx_max, bus->tx_seq);
  2478. bus->ctrl_frame_stat = true;
  2479. /* Send from dpc */
  2480. bus->ctrl_frame_buf = frame;
  2481. bus->ctrl_frame_len = len;
  2482. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2483. if (bus->ctrl_frame_stat == false) {
  2484. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2485. ret = 0;
  2486. } else {
  2487. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2488. ret = -1;
  2489. }
  2490. }
  2491. if (ret == -1) {
  2492. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2493. frame, len, "Tx Frame:\n");
  2494. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2495. BRCMF_HDRS_ON(),
  2496. frame, min_t(u16, len, 16), "TxHdr:\n");
  2497. do {
  2498. ret = brcmf_tx_frame(bus, frame, len);
  2499. } while (ret < 0 && retries++ < TXRETRIES);
  2500. }
  2501. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2502. bus->activity = false;
  2503. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2504. }
  2505. up(&bus->sdsem);
  2506. if (ret)
  2507. bus->tx_ctlerrs++;
  2508. else
  2509. bus->tx_ctlpkts++;
  2510. return ret ? -EIO : 0;
  2511. }
  2512. static int
  2513. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2514. {
  2515. int timeleft;
  2516. uint rxlen = 0;
  2517. bool pending;
  2518. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2519. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv;
  2520. struct brcmf_sdio *bus = sdiodev->bus;
  2521. brcmf_dbg(TRACE, "Enter\n");
  2522. /* Wait until control frame is available */
  2523. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2524. down(&bus->sdsem);
  2525. rxlen = bus->rxlen;
  2526. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2527. bus->rxlen = 0;
  2528. up(&bus->sdsem);
  2529. if (rxlen) {
  2530. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2531. rxlen, msglen);
  2532. } else if (timeleft == 0) {
  2533. brcmf_dbg(ERROR, "resumed on timeout\n");
  2534. } else if (pending == true) {
  2535. brcmf_dbg(CTL, "cancelled\n");
  2536. return -ERESTARTSYS;
  2537. } else {
  2538. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2539. }
  2540. if (rxlen)
  2541. bus->rx_ctlpkts++;
  2542. else
  2543. bus->rx_ctlerrs++;
  2544. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2545. }
  2546. static int brcmf_sdbrcm_downloadvars(struct brcmf_sdio *bus, void *arg, int len)
  2547. {
  2548. int bcmerror = 0;
  2549. brcmf_dbg(TRACE, "Enter\n");
  2550. /* Basic sanity checks */
  2551. if (bus->sdiodev->bus_if->drvr_up) {
  2552. bcmerror = -EISCONN;
  2553. goto err;
  2554. }
  2555. if (!len) {
  2556. bcmerror = -EOVERFLOW;
  2557. goto err;
  2558. }
  2559. /* Free the old ones and replace with passed variables */
  2560. kfree(bus->vars);
  2561. bus->vars = kmalloc(len, GFP_ATOMIC);
  2562. bus->varsz = bus->vars ? len : 0;
  2563. if (bus->vars == NULL) {
  2564. bcmerror = -ENOMEM;
  2565. goto err;
  2566. }
  2567. /* Copy the passed variables, which should include the
  2568. terminating double-null */
  2569. memcpy(bus->vars, arg, bus->varsz);
  2570. err:
  2571. return bcmerror;
  2572. }
  2573. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2574. {
  2575. int bcmerror = 0;
  2576. u32 varsize;
  2577. u32 varaddr;
  2578. u8 *vbuffer;
  2579. u32 varsizew;
  2580. __le32 varsizew_le;
  2581. #ifdef DEBUG
  2582. char *nvram_ularray;
  2583. #endif /* DEBUG */
  2584. /* Even if there are no vars are to be written, we still
  2585. need to set the ramsize. */
  2586. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2587. varaddr = (bus->ramsize - 4) - varsize;
  2588. if (bus->vars) {
  2589. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2590. if (!vbuffer)
  2591. return -ENOMEM;
  2592. memcpy(vbuffer, bus->vars, bus->varsz);
  2593. /* Write the vars list */
  2594. bcmerror =
  2595. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2596. #ifdef DEBUG
  2597. /* Verify NVRAM bytes */
  2598. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2599. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2600. if (!nvram_ularray) {
  2601. kfree(vbuffer);
  2602. return -ENOMEM;
  2603. }
  2604. /* Upload image to verify downloaded contents. */
  2605. memset(nvram_ularray, 0xaa, varsize);
  2606. /* Read the vars list to temp buffer for comparison */
  2607. bcmerror =
  2608. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2609. varsize);
  2610. if (bcmerror) {
  2611. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2612. bcmerror, varsize, varaddr);
  2613. }
  2614. /* Compare the org NVRAM with the one read from RAM */
  2615. if (memcmp(vbuffer, nvram_ularray, varsize))
  2616. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2617. else
  2618. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2619. kfree(nvram_ularray);
  2620. #endif /* DEBUG */
  2621. kfree(vbuffer);
  2622. }
  2623. /* adjust to the user specified RAM */
  2624. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2625. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2626. varaddr, varsize);
  2627. varsize = ((bus->ramsize - 4) - varaddr);
  2628. /*
  2629. * Determine the length token:
  2630. * Varsize, converted to words, in lower 16-bits, checksum
  2631. * in upper 16-bits.
  2632. */
  2633. if (bcmerror) {
  2634. varsizew = 0;
  2635. varsizew_le = cpu_to_le32(0);
  2636. } else {
  2637. varsizew = varsize / 4;
  2638. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2639. varsizew_le = cpu_to_le32(varsizew);
  2640. }
  2641. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2642. varsize, varsizew);
  2643. /* Write the length token to the last word */
  2644. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2645. (u8 *)&varsizew_le, 4);
  2646. return bcmerror;
  2647. }
  2648. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2649. {
  2650. uint retries;
  2651. int bcmerror = 0;
  2652. struct chip_info *ci = bus->ci;
  2653. /* To enter download state, disable ARM and reset SOCRAM.
  2654. * To exit download state, simply reset ARM (default is RAM boot).
  2655. */
  2656. if (enter) {
  2657. bus->alp_only = true;
  2658. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2659. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2660. /* Clear the top bit of memory */
  2661. if (bus->ramsize) {
  2662. u32 zeros = 0;
  2663. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2664. (u8 *)&zeros, 4);
  2665. }
  2666. } else {
  2667. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2668. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2669. bcmerror = -EBADE;
  2670. goto fail;
  2671. }
  2672. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2673. if (bcmerror) {
  2674. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2675. bcmerror = 0;
  2676. }
  2677. w_sdreg32(bus, 0xFFFFFFFF,
  2678. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2679. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2680. /* Allow HT Clock now that the ARM is running. */
  2681. bus->alp_only = false;
  2682. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2683. }
  2684. fail:
  2685. return bcmerror;
  2686. }
  2687. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2688. {
  2689. if (bus->firmware->size < bus->fw_ptr + len)
  2690. len = bus->firmware->size - bus->fw_ptr;
  2691. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2692. bus->fw_ptr += len;
  2693. return len;
  2694. }
  2695. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2696. {
  2697. int offset = 0;
  2698. uint len;
  2699. u8 *memblock = NULL, *memptr;
  2700. int ret;
  2701. brcmf_dbg(INFO, "Enter\n");
  2702. ret = request_firmware(&bus->firmware, BRCMFMAC_FW_NAME,
  2703. &bus->sdiodev->func[2]->dev);
  2704. if (ret) {
  2705. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2706. return ret;
  2707. }
  2708. bus->fw_ptr = 0;
  2709. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2710. if (memblock == NULL) {
  2711. ret = -ENOMEM;
  2712. goto err;
  2713. }
  2714. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2715. memptr += (BRCMF_SDALIGN -
  2716. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2717. /* Download image */
  2718. while ((len =
  2719. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2720. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2721. if (ret) {
  2722. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2723. ret, MEMBLOCK, offset);
  2724. goto err;
  2725. }
  2726. offset += MEMBLOCK;
  2727. }
  2728. err:
  2729. kfree(memblock);
  2730. release_firmware(bus->firmware);
  2731. bus->fw_ptr = 0;
  2732. return ret;
  2733. }
  2734. /*
  2735. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2736. * and ending in a NUL.
  2737. * Removes carriage returns, empty lines, comment lines, and converts
  2738. * newlines to NULs.
  2739. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2740. * by two NULs.
  2741. */
  2742. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2743. {
  2744. char *dp;
  2745. bool findNewline;
  2746. int column;
  2747. uint buf_len, n;
  2748. dp = varbuf;
  2749. findNewline = false;
  2750. column = 0;
  2751. for (n = 0; n < len; n++) {
  2752. if (varbuf[n] == 0)
  2753. break;
  2754. if (varbuf[n] == '\r')
  2755. continue;
  2756. if (findNewline && varbuf[n] != '\n')
  2757. continue;
  2758. findNewline = false;
  2759. if (varbuf[n] == '#') {
  2760. findNewline = true;
  2761. continue;
  2762. }
  2763. if (varbuf[n] == '\n') {
  2764. if (column == 0)
  2765. continue;
  2766. *dp++ = 0;
  2767. column = 0;
  2768. continue;
  2769. }
  2770. *dp++ = varbuf[n];
  2771. column++;
  2772. }
  2773. buf_len = dp - varbuf;
  2774. while (dp < varbuf + n)
  2775. *dp++ = 0;
  2776. return buf_len;
  2777. }
  2778. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2779. {
  2780. uint len;
  2781. char *memblock = NULL;
  2782. char *bufp;
  2783. int ret;
  2784. ret = request_firmware(&bus->firmware, BRCMFMAC_NV_NAME,
  2785. &bus->sdiodev->func[2]->dev);
  2786. if (ret) {
  2787. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2788. return ret;
  2789. }
  2790. bus->fw_ptr = 0;
  2791. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2792. if (memblock == NULL) {
  2793. ret = -ENOMEM;
  2794. goto err;
  2795. }
  2796. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2797. if (len > 0 && len < MEMBLOCK) {
  2798. bufp = (char *)memblock;
  2799. bufp[len] = 0;
  2800. len = brcmf_process_nvram_vars(bufp, len);
  2801. bufp += len;
  2802. *bufp++ = 0;
  2803. if (len)
  2804. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2805. if (ret)
  2806. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2807. } else {
  2808. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2809. ret = -EIO;
  2810. }
  2811. err:
  2812. kfree(memblock);
  2813. release_firmware(bus->firmware);
  2814. bus->fw_ptr = 0;
  2815. return ret;
  2816. }
  2817. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2818. {
  2819. int bcmerror = -1;
  2820. /* Keep arm in reset */
  2821. if (brcmf_sdbrcm_download_state(bus, true)) {
  2822. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2823. goto err;
  2824. }
  2825. /* External image takes precedence if specified */
  2826. if (brcmf_sdbrcm_download_code_file(bus)) {
  2827. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2828. goto err;
  2829. }
  2830. /* External nvram takes precedence if specified */
  2831. if (brcmf_sdbrcm_download_nvram(bus))
  2832. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2833. /* Take arm out of reset */
  2834. if (brcmf_sdbrcm_download_state(bus, false)) {
  2835. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2836. goto err;
  2837. }
  2838. bcmerror = 0;
  2839. err:
  2840. return bcmerror;
  2841. }
  2842. static bool
  2843. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2844. {
  2845. bool ret;
  2846. /* Download the firmware */
  2847. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2848. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2849. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2850. return ret;
  2851. }
  2852. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2853. {
  2854. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2855. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv;
  2856. struct brcmf_sdio *bus = sdiodev->bus;
  2857. unsigned long timeout;
  2858. uint retries = 0;
  2859. u8 ready, enable;
  2860. int err, ret = 0;
  2861. u8 saveclk;
  2862. brcmf_dbg(TRACE, "Enter\n");
  2863. /* try to download image and nvram to the dongle */
  2864. if (bus_if->state == BRCMF_BUS_DOWN) {
  2865. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2866. return -1;
  2867. }
  2868. if (!bus->sdiodev->bus_if->drvr)
  2869. return 0;
  2870. /* Start the watchdog timer */
  2871. bus->tickcnt = 0;
  2872. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2873. down(&bus->sdsem);
  2874. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2875. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2876. if (bus->clkstate != CLK_AVAIL)
  2877. goto exit;
  2878. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2879. saveclk =
  2880. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2881. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2882. if (!err) {
  2883. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2884. SBSDIO_FUNC1_CHIPCLKCSR,
  2885. (saveclk | SBSDIO_FORCE_HT), &err);
  2886. }
  2887. if (err) {
  2888. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2889. goto exit;
  2890. }
  2891. /* Enable function 2 (frame transfers) */
  2892. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2893. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2894. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2895. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2896. enable, NULL);
  2897. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2898. ready = 0;
  2899. while (enable != ready) {
  2900. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2901. SDIO_CCCR_IORx, NULL);
  2902. if (time_after(jiffies, timeout))
  2903. break;
  2904. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2905. /* prevent busy waiting if it takes too long */
  2906. msleep_interruptible(20);
  2907. }
  2908. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2909. /* If F2 successfully enabled, set core and enable interrupts */
  2910. if (ready == enable) {
  2911. /* Set up the interrupt mask and enable interrupts */
  2912. bus->hostintmask = HOSTINTMASK;
  2913. w_sdreg32(bus, bus->hostintmask,
  2914. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2915. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2916. SBSDIO_WATERMARK, 8, &err);
  2917. /* Set bus state according to enable result */
  2918. bus_if->state = BRCMF_BUS_DATA;
  2919. }
  2920. else {
  2921. /* Disable F2 again */
  2922. enable = SDIO_FUNC_ENABLE_1;
  2923. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  2924. SDIO_CCCR_IOEx, enable, NULL);
  2925. }
  2926. /* Restore previous clock setting */
  2927. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2928. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2929. /* If we didn't come up, turn off backplane clock */
  2930. if (bus_if->state != BRCMF_BUS_DATA)
  2931. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2932. exit:
  2933. up(&bus->sdsem);
  2934. return ret;
  2935. }
  2936. void brcmf_sdbrcm_isr(void *arg)
  2937. {
  2938. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2939. brcmf_dbg(TRACE, "Enter\n");
  2940. if (!bus) {
  2941. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2942. return;
  2943. }
  2944. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2945. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2946. return;
  2947. }
  2948. /* Count the interrupt call */
  2949. bus->intrcount++;
  2950. bus->ipend = true;
  2951. /* Shouldn't get this interrupt if we're sleeping? */
  2952. if (bus->sleeping) {
  2953. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2954. return;
  2955. }
  2956. /* Disable additional interrupts (is this needed now)? */
  2957. if (!bus->intr)
  2958. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2959. bus->dpc_sched = true;
  2960. if (bus->dpc_tsk)
  2961. complete(&bus->dpc_wait);
  2962. }
  2963. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2964. {
  2965. #ifdef DEBUG
  2966. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2967. #endif /* DEBUG */
  2968. brcmf_dbg(TIMER, "Enter\n");
  2969. /* Ignore the timer if simulating bus down */
  2970. if (bus->sleeping)
  2971. return false;
  2972. down(&bus->sdsem);
  2973. /* Poll period: check device if appropriate. */
  2974. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2975. u32 intstatus = 0;
  2976. /* Reset poll tick */
  2977. bus->polltick = 0;
  2978. /* Check device if no interrupts */
  2979. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  2980. if (!bus->dpc_sched) {
  2981. u8 devpend;
  2982. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  2983. SDIO_FUNC_0, SDIO_CCCR_INTx,
  2984. NULL);
  2985. intstatus =
  2986. devpend & (INTR_STATUS_FUNC1 |
  2987. INTR_STATUS_FUNC2);
  2988. }
  2989. /* If there is something, make like the ISR and
  2990. schedule the DPC */
  2991. if (intstatus) {
  2992. bus->pollcnt++;
  2993. bus->ipend = true;
  2994. bus->dpc_sched = true;
  2995. if (bus->dpc_tsk)
  2996. complete(&bus->dpc_wait);
  2997. }
  2998. }
  2999. /* Update interrupt tracking */
  3000. bus->lastintrs = bus->intrcount;
  3001. }
  3002. #ifdef DEBUG
  3003. /* Poll for console output periodically */
  3004. if (bus_if->state == BRCMF_BUS_DATA &&
  3005. bus->console_interval != 0) {
  3006. bus->console.count += BRCMF_WD_POLL_MS;
  3007. if (bus->console.count >= bus->console_interval) {
  3008. bus->console.count -= bus->console_interval;
  3009. /* Make sure backplane clock is on */
  3010. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3011. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3012. /* stop on error */
  3013. bus->console_interval = 0;
  3014. }
  3015. }
  3016. #endif /* DEBUG */
  3017. /* On idle timeout clear activity flag and/or turn off clock */
  3018. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3019. if (++bus->idlecount >= bus->idletime) {
  3020. bus->idlecount = 0;
  3021. if (bus->activity) {
  3022. bus->activity = false;
  3023. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3024. } else {
  3025. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3026. }
  3027. }
  3028. }
  3029. up(&bus->sdsem);
  3030. return bus->ipend;
  3031. }
  3032. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3033. {
  3034. if (chipid == BCM4329_CHIP_ID)
  3035. return true;
  3036. if (chipid == BCM4330_CHIP_ID)
  3037. return true;
  3038. return false;
  3039. }
  3040. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3041. {
  3042. brcmf_dbg(TRACE, "Enter\n");
  3043. kfree(bus->rxbuf);
  3044. bus->rxctl = bus->rxbuf = NULL;
  3045. bus->rxlen = 0;
  3046. kfree(bus->databuf);
  3047. bus->databuf = NULL;
  3048. }
  3049. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3050. {
  3051. brcmf_dbg(TRACE, "Enter\n");
  3052. if (bus->sdiodev->bus_if->maxctl) {
  3053. bus->rxblen =
  3054. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3055. ALIGNMENT) + BRCMF_SDALIGN;
  3056. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3057. if (!(bus->rxbuf))
  3058. goto fail;
  3059. }
  3060. /* Allocate buffer to receive glomed packet */
  3061. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3062. if (!(bus->databuf)) {
  3063. /* release rxbuf which was already located as above */
  3064. if (!bus->rxblen)
  3065. kfree(bus->rxbuf);
  3066. goto fail;
  3067. }
  3068. /* Align the buffer */
  3069. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3070. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3071. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3072. else
  3073. bus->dataptr = bus->databuf;
  3074. return true;
  3075. fail:
  3076. return false;
  3077. }
  3078. static bool
  3079. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3080. {
  3081. u8 clkctl = 0;
  3082. int err = 0;
  3083. int reg_addr;
  3084. u32 reg_val;
  3085. u8 idx;
  3086. bus->alp_only = true;
  3087. /* Return the window to backplane enumeration space for core access */
  3088. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3089. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3090. #ifdef DEBUG
  3091. printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
  3092. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3093. #endif /* DEBUG */
  3094. /*
  3095. * Force PLL off until brcmf_sdio_chip_attach()
  3096. * programs PLL control regs
  3097. */
  3098. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3099. SBSDIO_FUNC1_CHIPCLKCSR,
  3100. BRCMF_INIT_CLKCTL1, &err);
  3101. if (!err)
  3102. clkctl =
  3103. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3104. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3105. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3106. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3107. err, BRCMF_INIT_CLKCTL1, clkctl);
  3108. goto fail;
  3109. }
  3110. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3111. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3112. goto fail;
  3113. }
  3114. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3115. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3116. goto fail;
  3117. }
  3118. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3119. SDIO_DRIVE_STRENGTH);
  3120. /* Get info on the SOCRAM cores... */
  3121. bus->ramsize = bus->ci->ramsize;
  3122. if (!(bus->ramsize)) {
  3123. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3124. goto fail;
  3125. }
  3126. /* Set core control so an SDIO reset does a backplane reset */
  3127. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3128. reg_addr = bus->ci->c_inf[idx].base +
  3129. offsetof(struct sdpcmd_regs, corecontrol);
  3130. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3131. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3132. reg_val | CC_BPRESEN);
  3133. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3134. /* Locate an appropriately-aligned portion of hdrbuf */
  3135. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3136. BRCMF_SDALIGN);
  3137. /* Set the poll and/or interrupt flags */
  3138. bus->intr = true;
  3139. bus->poll = false;
  3140. if (bus->poll)
  3141. bus->pollrate = 1;
  3142. return true;
  3143. fail:
  3144. return false;
  3145. }
  3146. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3147. {
  3148. brcmf_dbg(TRACE, "Enter\n");
  3149. /* Disable F2 to clear any intermediate frame state on the dongle */
  3150. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3151. SDIO_FUNC_ENABLE_1, NULL);
  3152. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3153. bus->sleeping = false;
  3154. bus->rxflow = false;
  3155. /* Done with backplane-dependent accesses, can drop clock... */
  3156. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3157. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3158. /* ...and initialize clock/power states */
  3159. bus->clkstate = CLK_SDONLY;
  3160. bus->idletime = BRCMF_IDLE_INTERVAL;
  3161. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3162. /* Query the F2 block size, set roundup accordingly */
  3163. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3164. bus->roundup = min(max_roundup, bus->blocksize);
  3165. /* bus module does not support packet chaining */
  3166. bus->use_rxchain = false;
  3167. bus->sd_rxchain = false;
  3168. return true;
  3169. }
  3170. static int
  3171. brcmf_sdbrcm_watchdog_thread(void *data)
  3172. {
  3173. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3174. allow_signal(SIGTERM);
  3175. /* Run until signal received */
  3176. while (1) {
  3177. if (kthread_should_stop())
  3178. break;
  3179. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3180. brcmf_sdbrcm_bus_watchdog(bus);
  3181. /* Count the tick for reference */
  3182. bus->tickcnt++;
  3183. } else
  3184. break;
  3185. }
  3186. return 0;
  3187. }
  3188. static void
  3189. brcmf_sdbrcm_watchdog(unsigned long data)
  3190. {
  3191. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3192. if (bus->watchdog_tsk) {
  3193. complete(&bus->watchdog_wait);
  3194. /* Reschedule the watchdog */
  3195. if (bus->wd_timer_valid)
  3196. mod_timer(&bus->timer,
  3197. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3198. }
  3199. }
  3200. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3201. {
  3202. brcmf_dbg(TRACE, "Enter\n");
  3203. if (bus->ci) {
  3204. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3205. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3206. brcmf_sdio_chip_detach(&bus->ci);
  3207. if (bus->vars && bus->varsz)
  3208. kfree(bus->vars);
  3209. bus->vars = NULL;
  3210. }
  3211. brcmf_dbg(TRACE, "Disconnected\n");
  3212. }
  3213. /* Detach and free everything */
  3214. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3215. {
  3216. brcmf_dbg(TRACE, "Enter\n");
  3217. if (bus) {
  3218. /* De-register interrupt handler */
  3219. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3220. if (bus->sdiodev->bus_if->drvr) {
  3221. brcmf_detach(bus->sdiodev->dev);
  3222. brcmf_sdbrcm_release_dongle(bus);
  3223. }
  3224. brcmf_sdbrcm_release_malloc(bus);
  3225. kfree(bus);
  3226. }
  3227. brcmf_dbg(TRACE, "Disconnected\n");
  3228. }
  3229. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3230. {
  3231. int ret;
  3232. struct brcmf_sdio *bus;
  3233. brcmf_dbg(TRACE, "Enter\n");
  3234. /* We make an assumption about address window mappings:
  3235. * regsva == SI_ENUM_BASE*/
  3236. /* Allocate private bus interface state */
  3237. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3238. if (!bus)
  3239. goto fail;
  3240. bus->sdiodev = sdiodev;
  3241. sdiodev->bus = bus;
  3242. skb_queue_head_init(&bus->glom);
  3243. bus->txbound = BRCMF_TXBOUND;
  3244. bus->rxbound = BRCMF_RXBOUND;
  3245. bus->txminmax = BRCMF_TXMINMAX;
  3246. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3247. bus->usebufpool = false; /* Use bufpool if allocated,
  3248. else use locally malloced rxbuf */
  3249. /* attempt to attach to the dongle */
  3250. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3251. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3252. goto fail;
  3253. }
  3254. spin_lock_init(&bus->txqlock);
  3255. init_waitqueue_head(&bus->ctrl_wait);
  3256. init_waitqueue_head(&bus->dcmd_resp_wait);
  3257. /* Set up the watchdog timer */
  3258. init_timer(&bus->timer);
  3259. bus->timer.data = (unsigned long)bus;
  3260. bus->timer.function = brcmf_sdbrcm_watchdog;
  3261. /* Initialize thread based operation and lock */
  3262. sema_init(&bus->sdsem, 1);
  3263. /* Initialize watchdog thread */
  3264. init_completion(&bus->watchdog_wait);
  3265. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3266. bus, "brcmf_watchdog");
  3267. if (IS_ERR(bus->watchdog_tsk)) {
  3268. printk(KERN_WARNING
  3269. "brcmf_watchdog thread failed to start\n");
  3270. bus->watchdog_tsk = NULL;
  3271. }
  3272. /* Initialize DPC thread */
  3273. init_completion(&bus->dpc_wait);
  3274. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3275. bus, "brcmf_dpc");
  3276. if (IS_ERR(bus->dpc_tsk)) {
  3277. printk(KERN_WARNING
  3278. "brcmf_dpc thread failed to start\n");
  3279. bus->dpc_tsk = NULL;
  3280. }
  3281. /* Assign bus interface call back */
  3282. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3283. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3284. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3285. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3286. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3287. /* Attach to the brcmf/OS/network interface */
  3288. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3289. if (ret != 0) {
  3290. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3291. goto fail;
  3292. }
  3293. /* Allocate buffers */
  3294. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3295. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3296. goto fail;
  3297. }
  3298. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3299. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3300. goto fail;
  3301. }
  3302. /* Register interrupt callback, but mask it (not operational yet). */
  3303. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3304. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3305. if (ret != 0) {
  3306. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3307. goto fail;
  3308. }
  3309. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3310. brcmf_dbg(INFO, "completed!!\n");
  3311. /* if firmware path present try to download and bring up bus */
  3312. ret = brcmf_bus_start(bus->sdiodev->dev);
  3313. if (ret != 0) {
  3314. if (ret == -ENOLINK) {
  3315. brcmf_dbg(ERROR, "dongle is not responding\n");
  3316. goto fail;
  3317. }
  3318. }
  3319. /* add interface and open for business */
  3320. if (brcmf_add_if(bus->sdiodev->dev, 0, "wlan%d", NULL)) {
  3321. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3322. goto fail;
  3323. }
  3324. return bus;
  3325. fail:
  3326. brcmf_sdbrcm_release(bus);
  3327. return NULL;
  3328. }
  3329. void brcmf_sdbrcm_disconnect(void *ptr)
  3330. {
  3331. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3332. brcmf_dbg(TRACE, "Enter\n");
  3333. if (bus)
  3334. brcmf_sdbrcm_release(bus);
  3335. brcmf_dbg(TRACE, "Disconnected\n");
  3336. }
  3337. void
  3338. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3339. {
  3340. /* Totally stop the timer */
  3341. if (!wdtick && bus->wd_timer_valid == true) {
  3342. del_timer_sync(&bus->timer);
  3343. bus->wd_timer_valid = false;
  3344. bus->save_ms = wdtick;
  3345. return;
  3346. }
  3347. /* don't start the wd until fw is loaded */
  3348. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3349. return;
  3350. if (wdtick) {
  3351. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3352. if (bus->wd_timer_valid == true)
  3353. /* Stop timer and restart at new value */
  3354. del_timer_sync(&bus->timer);
  3355. /* Create timer again when watchdog period is
  3356. dynamically changed or in the first instance
  3357. */
  3358. bus->timer.expires =
  3359. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3360. add_timer(&bus->timer);
  3361. } else {
  3362. /* Re arm the timer, at last watchdog period */
  3363. mod_timer(&bus->timer,
  3364. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3365. }
  3366. bus->wd_timer_valid = true;
  3367. bus->save_ms = wdtick;
  3368. }
  3369. }