efx.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/delay.h>
  15. #include <linux/notifier.h>
  16. #include <linux/ip.h>
  17. #include <linux/tcp.h>
  18. #include <linux/in.h>
  19. #include <linux/crc32.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/topology.h>
  22. #include "net_driver.h"
  23. #include "efx.h"
  24. #include "mdio_10g.h"
  25. #include "falcon.h"
  26. /**************************************************************************
  27. *
  28. * Type name strings
  29. *
  30. **************************************************************************
  31. */
  32. /* Loopback mode names (see LOOPBACK_MODE()) */
  33. const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
  34. const char *efx_loopback_mode_names[] = {
  35. [LOOPBACK_NONE] = "NONE",
  36. [LOOPBACK_GMAC] = "GMAC",
  37. [LOOPBACK_XGMII] = "XGMII",
  38. [LOOPBACK_XGXS] = "XGXS",
  39. [LOOPBACK_XAUI] = "XAUI",
  40. [LOOPBACK_GPHY] = "GPHY",
  41. [LOOPBACK_PHYXS] = "PHYXS",
  42. [LOOPBACK_PCS] = "PCS",
  43. [LOOPBACK_PMAPMD] = "PMA/PMD",
  44. [LOOPBACK_NETWORK] = "NETWORK",
  45. };
  46. /* Interrupt mode names (see INT_MODE())) */
  47. const unsigned int efx_interrupt_mode_max = EFX_INT_MODE_MAX;
  48. const char *efx_interrupt_mode_names[] = {
  49. [EFX_INT_MODE_MSIX] = "MSI-X",
  50. [EFX_INT_MODE_MSI] = "MSI",
  51. [EFX_INT_MODE_LEGACY] = "legacy",
  52. };
  53. const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
  54. const char *efx_reset_type_names[] = {
  55. [RESET_TYPE_INVISIBLE] = "INVISIBLE",
  56. [RESET_TYPE_ALL] = "ALL",
  57. [RESET_TYPE_WORLD] = "WORLD",
  58. [RESET_TYPE_DISABLE] = "DISABLE",
  59. [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
  60. [RESET_TYPE_INT_ERROR] = "INT_ERROR",
  61. [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
  62. [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
  63. [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
  64. [RESET_TYPE_TX_SKIP] = "TX_SKIP",
  65. };
  66. #define EFX_MAX_MTU (9 * 1024)
  67. /* RX slow fill workqueue. If memory allocation fails in the fast path,
  68. * a work item is pushed onto this work queue to retry the allocation later,
  69. * to avoid the NIC being starved of RX buffers. Since this is a per cpu
  70. * workqueue, there is nothing to be gained in making it per NIC
  71. */
  72. static struct workqueue_struct *refill_workqueue;
  73. /* Reset workqueue. If any NIC has a hardware failure then a reset will be
  74. * queued onto this work queue. This is not a per-nic work queue, because
  75. * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
  76. */
  77. static struct workqueue_struct *reset_workqueue;
  78. /**************************************************************************
  79. *
  80. * Configurable values
  81. *
  82. *************************************************************************/
  83. /*
  84. * Use separate channels for TX and RX events
  85. *
  86. * Set this to 1 to use separate channels for TX and RX. It allows us
  87. * to control interrupt affinity separately for TX and RX.
  88. *
  89. * This is only used in MSI-X interrupt mode
  90. */
  91. static unsigned int separate_tx_channels;
  92. module_param(separate_tx_channels, uint, 0644);
  93. MODULE_PARM_DESC(separate_tx_channels,
  94. "Use separate channels for TX and RX");
  95. /* This is the weight assigned to each of the (per-channel) virtual
  96. * NAPI devices.
  97. */
  98. static int napi_weight = 64;
  99. /* This is the time (in jiffies) between invocations of the hardware
  100. * monitor, which checks for known hardware bugs and resets the
  101. * hardware and driver as necessary.
  102. */
  103. unsigned int efx_monitor_interval = 1 * HZ;
  104. /* This controls whether or not the driver will initialise devices
  105. * with invalid MAC addresses stored in the EEPROM or flash. If true,
  106. * such devices will be initialised with a random locally-generated
  107. * MAC address. This allows for loading the sfc_mtd driver to
  108. * reprogram the flash, even if the flash contents (including the MAC
  109. * address) have previously been erased.
  110. */
  111. static unsigned int allow_bad_hwaddr;
  112. /* Initial interrupt moderation settings. They can be modified after
  113. * module load with ethtool.
  114. *
  115. * The default for RX should strike a balance between increasing the
  116. * round-trip latency and reducing overhead.
  117. */
  118. static unsigned int rx_irq_mod_usec = 60;
  119. /* Initial interrupt moderation settings. They can be modified after
  120. * module load with ethtool.
  121. *
  122. * This default is chosen to ensure that a 10G link does not go idle
  123. * while a TX queue is stopped after it has become full. A queue is
  124. * restarted when it drops below half full. The time this takes (assuming
  125. * worst case 3 descriptors per packet and 1024 descriptors) is
  126. * 512 / 3 * 1.2 = 205 usec.
  127. */
  128. static unsigned int tx_irq_mod_usec = 150;
  129. /* This is the first interrupt mode to try out of:
  130. * 0 => MSI-X
  131. * 1 => MSI
  132. * 2 => legacy
  133. */
  134. static unsigned int interrupt_mode;
  135. /* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
  136. * i.e. the number of CPUs among which we may distribute simultaneous
  137. * interrupt handling.
  138. *
  139. * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
  140. * The default (0) means to assign an interrupt to each package (level II cache)
  141. */
  142. static unsigned int rss_cpus;
  143. module_param(rss_cpus, uint, 0444);
  144. MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
  145. static int phy_flash_cfg;
  146. module_param(phy_flash_cfg, int, 0644);
  147. MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
  148. static unsigned irq_adapt_low_thresh = 10000;
  149. module_param(irq_adapt_low_thresh, uint, 0644);
  150. MODULE_PARM_DESC(irq_adapt_low_thresh,
  151. "Threshold score for reducing IRQ moderation");
  152. static unsigned irq_adapt_high_thresh = 20000;
  153. module_param(irq_adapt_high_thresh, uint, 0644);
  154. MODULE_PARM_DESC(irq_adapt_high_thresh,
  155. "Threshold score for increasing IRQ moderation");
  156. /**************************************************************************
  157. *
  158. * Utility functions and prototypes
  159. *
  160. *************************************************************************/
  161. static void efx_remove_channel(struct efx_channel *channel);
  162. static void efx_remove_port(struct efx_nic *efx);
  163. static void efx_fini_napi(struct efx_nic *efx);
  164. static void efx_fini_channels(struct efx_nic *efx);
  165. #define EFX_ASSERT_RESET_SERIALISED(efx) \
  166. do { \
  167. if ((efx->state == STATE_RUNNING) || \
  168. (efx->state == STATE_DISABLED)) \
  169. ASSERT_RTNL(); \
  170. } while (0)
  171. /**************************************************************************
  172. *
  173. * Event queue processing
  174. *
  175. *************************************************************************/
  176. /* Process channel's event queue
  177. *
  178. * This function is responsible for processing the event queue of a
  179. * single channel. The caller must guarantee that this function will
  180. * never be concurrently called more than once on the same channel,
  181. * though different channels may be being processed concurrently.
  182. */
  183. static int efx_process_channel(struct efx_channel *channel, int rx_quota)
  184. {
  185. struct efx_nic *efx = channel->efx;
  186. int rx_packets;
  187. if (unlikely(efx->reset_pending != RESET_TYPE_NONE ||
  188. !channel->enabled))
  189. return 0;
  190. rx_packets = falcon_process_eventq(channel, rx_quota);
  191. if (rx_packets == 0)
  192. return 0;
  193. /* Deliver last RX packet. */
  194. if (channel->rx_pkt) {
  195. __efx_rx_packet(channel, channel->rx_pkt,
  196. channel->rx_pkt_csummed);
  197. channel->rx_pkt = NULL;
  198. }
  199. efx_rx_strategy(channel);
  200. efx_fast_push_rx_descriptors(&efx->rx_queue[channel->channel]);
  201. return rx_packets;
  202. }
  203. /* Mark channel as finished processing
  204. *
  205. * Note that since we will not receive further interrupts for this
  206. * channel before we finish processing and call the eventq_read_ack()
  207. * method, there is no need to use the interrupt hold-off timers.
  208. */
  209. static inline void efx_channel_processed(struct efx_channel *channel)
  210. {
  211. /* The interrupt handler for this channel may set work_pending
  212. * as soon as we acknowledge the events we've seen. Make sure
  213. * it's cleared before then. */
  214. channel->work_pending = false;
  215. smp_wmb();
  216. falcon_eventq_read_ack(channel);
  217. }
  218. /* NAPI poll handler
  219. *
  220. * NAPI guarantees serialisation of polls of the same device, which
  221. * provides the guarantee required by efx_process_channel().
  222. */
  223. static int efx_poll(struct napi_struct *napi, int budget)
  224. {
  225. struct efx_channel *channel =
  226. container_of(napi, struct efx_channel, napi_str);
  227. int rx_packets;
  228. EFX_TRACE(channel->efx, "channel %d NAPI poll executing on CPU %d\n",
  229. channel->channel, raw_smp_processor_id());
  230. rx_packets = efx_process_channel(channel, budget);
  231. if (rx_packets < budget) {
  232. struct efx_nic *efx = channel->efx;
  233. if (channel->used_flags & EFX_USED_BY_RX &&
  234. efx->irq_rx_adaptive &&
  235. unlikely(++channel->irq_count == 1000)) {
  236. if (unlikely(channel->irq_mod_score <
  237. irq_adapt_low_thresh)) {
  238. if (channel->irq_moderation > 1) {
  239. channel->irq_moderation -= 1;
  240. falcon_set_int_moderation(channel);
  241. }
  242. } else if (unlikely(channel->irq_mod_score >
  243. irq_adapt_high_thresh)) {
  244. if (channel->irq_moderation <
  245. efx->irq_rx_moderation) {
  246. channel->irq_moderation += 1;
  247. falcon_set_int_moderation(channel);
  248. }
  249. }
  250. channel->irq_count = 0;
  251. channel->irq_mod_score = 0;
  252. }
  253. /* There is no race here; although napi_disable() will
  254. * only wait for napi_complete(), this isn't a problem
  255. * since efx_channel_processed() will have no effect if
  256. * interrupts have already been disabled.
  257. */
  258. napi_complete(napi);
  259. efx_channel_processed(channel);
  260. }
  261. return rx_packets;
  262. }
  263. /* Process the eventq of the specified channel immediately on this CPU
  264. *
  265. * Disable hardware generated interrupts, wait for any existing
  266. * processing to finish, then directly poll (and ack ) the eventq.
  267. * Finally reenable NAPI and interrupts.
  268. *
  269. * Since we are touching interrupts the caller should hold the suspend lock
  270. */
  271. void efx_process_channel_now(struct efx_channel *channel)
  272. {
  273. struct efx_nic *efx = channel->efx;
  274. BUG_ON(!channel->used_flags);
  275. BUG_ON(!channel->enabled);
  276. /* Disable interrupts and wait for ISRs to complete */
  277. falcon_disable_interrupts(efx);
  278. if (efx->legacy_irq)
  279. synchronize_irq(efx->legacy_irq);
  280. if (channel->irq)
  281. synchronize_irq(channel->irq);
  282. /* Wait for any NAPI processing to complete */
  283. napi_disable(&channel->napi_str);
  284. /* Poll the channel */
  285. efx_process_channel(channel, EFX_EVQ_SIZE);
  286. /* Ack the eventq. This may cause an interrupt to be generated
  287. * when they are reenabled */
  288. efx_channel_processed(channel);
  289. napi_enable(&channel->napi_str);
  290. falcon_enable_interrupts(efx);
  291. }
  292. /* Create event queue
  293. * Event queue memory allocations are done only once. If the channel
  294. * is reset, the memory buffer will be reused; this guards against
  295. * errors during channel reset and also simplifies interrupt handling.
  296. */
  297. static int efx_probe_eventq(struct efx_channel *channel)
  298. {
  299. EFX_LOG(channel->efx, "chan %d create event queue\n", channel->channel);
  300. return falcon_probe_eventq(channel);
  301. }
  302. /* Prepare channel's event queue */
  303. static void efx_init_eventq(struct efx_channel *channel)
  304. {
  305. EFX_LOG(channel->efx, "chan %d init event queue\n", channel->channel);
  306. channel->eventq_read_ptr = 0;
  307. falcon_init_eventq(channel);
  308. }
  309. static void efx_fini_eventq(struct efx_channel *channel)
  310. {
  311. EFX_LOG(channel->efx, "chan %d fini event queue\n", channel->channel);
  312. falcon_fini_eventq(channel);
  313. }
  314. static void efx_remove_eventq(struct efx_channel *channel)
  315. {
  316. EFX_LOG(channel->efx, "chan %d remove event queue\n", channel->channel);
  317. falcon_remove_eventq(channel);
  318. }
  319. /**************************************************************************
  320. *
  321. * Channel handling
  322. *
  323. *************************************************************************/
  324. static int efx_probe_channel(struct efx_channel *channel)
  325. {
  326. struct efx_tx_queue *tx_queue;
  327. struct efx_rx_queue *rx_queue;
  328. int rc;
  329. EFX_LOG(channel->efx, "creating channel %d\n", channel->channel);
  330. rc = efx_probe_eventq(channel);
  331. if (rc)
  332. goto fail1;
  333. efx_for_each_channel_tx_queue(tx_queue, channel) {
  334. rc = efx_probe_tx_queue(tx_queue);
  335. if (rc)
  336. goto fail2;
  337. }
  338. efx_for_each_channel_rx_queue(rx_queue, channel) {
  339. rc = efx_probe_rx_queue(rx_queue);
  340. if (rc)
  341. goto fail3;
  342. }
  343. channel->n_rx_frm_trunc = 0;
  344. return 0;
  345. fail3:
  346. efx_for_each_channel_rx_queue(rx_queue, channel)
  347. efx_remove_rx_queue(rx_queue);
  348. fail2:
  349. efx_for_each_channel_tx_queue(tx_queue, channel)
  350. efx_remove_tx_queue(tx_queue);
  351. fail1:
  352. return rc;
  353. }
  354. static void efx_set_channel_names(struct efx_nic *efx)
  355. {
  356. struct efx_channel *channel;
  357. const char *type = "";
  358. int number;
  359. efx_for_each_channel(channel, efx) {
  360. number = channel->channel;
  361. if (efx->n_channels > efx->n_rx_queues) {
  362. if (channel->channel < efx->n_rx_queues) {
  363. type = "-rx";
  364. } else {
  365. type = "-tx";
  366. number -= efx->n_rx_queues;
  367. }
  368. }
  369. snprintf(channel->name, sizeof(channel->name),
  370. "%s%s-%d", efx->name, type, number);
  371. }
  372. }
  373. /* Channels are shutdown and reinitialised whilst the NIC is running
  374. * to propagate configuration changes (mtu, checksum offload), or
  375. * to clear hardware error conditions
  376. */
  377. static void efx_init_channels(struct efx_nic *efx)
  378. {
  379. struct efx_tx_queue *tx_queue;
  380. struct efx_rx_queue *rx_queue;
  381. struct efx_channel *channel;
  382. /* Calculate the rx buffer allocation parameters required to
  383. * support the current MTU, including padding for header
  384. * alignment and overruns.
  385. */
  386. efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
  387. EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
  388. efx->type->rx_buffer_padding);
  389. efx->rx_buffer_order = get_order(efx->rx_buffer_len);
  390. /* Initialise the channels */
  391. efx_for_each_channel(channel, efx) {
  392. EFX_LOG(channel->efx, "init chan %d\n", channel->channel);
  393. efx_init_eventq(channel);
  394. efx_for_each_channel_tx_queue(tx_queue, channel)
  395. efx_init_tx_queue(tx_queue);
  396. /* The rx buffer allocation strategy is MTU dependent */
  397. efx_rx_strategy(channel);
  398. efx_for_each_channel_rx_queue(rx_queue, channel)
  399. efx_init_rx_queue(rx_queue);
  400. WARN_ON(channel->rx_pkt != NULL);
  401. efx_rx_strategy(channel);
  402. }
  403. }
  404. /* This enables event queue processing and packet transmission.
  405. *
  406. * Note that this function is not allowed to fail, since that would
  407. * introduce too much complexity into the suspend/resume path.
  408. */
  409. static void efx_start_channel(struct efx_channel *channel)
  410. {
  411. struct efx_rx_queue *rx_queue;
  412. EFX_LOG(channel->efx, "starting chan %d\n", channel->channel);
  413. /* The interrupt handler for this channel may set work_pending
  414. * as soon as we enable it. Make sure it's cleared before
  415. * then. Similarly, make sure it sees the enabled flag set. */
  416. channel->work_pending = false;
  417. channel->enabled = true;
  418. smp_wmb();
  419. napi_enable(&channel->napi_str);
  420. /* Load up RX descriptors */
  421. efx_for_each_channel_rx_queue(rx_queue, channel)
  422. efx_fast_push_rx_descriptors(rx_queue);
  423. }
  424. /* This disables event queue processing and packet transmission.
  425. * This function does not guarantee that all queue processing
  426. * (e.g. RX refill) is complete.
  427. */
  428. static void efx_stop_channel(struct efx_channel *channel)
  429. {
  430. struct efx_rx_queue *rx_queue;
  431. if (!channel->enabled)
  432. return;
  433. EFX_LOG(channel->efx, "stop chan %d\n", channel->channel);
  434. channel->enabled = false;
  435. napi_disable(&channel->napi_str);
  436. /* Ensure that any worker threads have exited or will be no-ops */
  437. efx_for_each_channel_rx_queue(rx_queue, channel) {
  438. spin_lock_bh(&rx_queue->add_lock);
  439. spin_unlock_bh(&rx_queue->add_lock);
  440. }
  441. }
  442. static void efx_fini_channels(struct efx_nic *efx)
  443. {
  444. struct efx_channel *channel;
  445. struct efx_tx_queue *tx_queue;
  446. struct efx_rx_queue *rx_queue;
  447. int rc;
  448. EFX_ASSERT_RESET_SERIALISED(efx);
  449. BUG_ON(efx->port_enabled);
  450. rc = falcon_flush_queues(efx);
  451. if (rc)
  452. EFX_ERR(efx, "failed to flush queues\n");
  453. else
  454. EFX_LOG(efx, "successfully flushed all queues\n");
  455. efx_for_each_channel(channel, efx) {
  456. EFX_LOG(channel->efx, "shut down chan %d\n", channel->channel);
  457. efx_for_each_channel_rx_queue(rx_queue, channel)
  458. efx_fini_rx_queue(rx_queue);
  459. efx_for_each_channel_tx_queue(tx_queue, channel)
  460. efx_fini_tx_queue(tx_queue);
  461. efx_fini_eventq(channel);
  462. }
  463. }
  464. static void efx_remove_channel(struct efx_channel *channel)
  465. {
  466. struct efx_tx_queue *tx_queue;
  467. struct efx_rx_queue *rx_queue;
  468. EFX_LOG(channel->efx, "destroy chan %d\n", channel->channel);
  469. efx_for_each_channel_rx_queue(rx_queue, channel)
  470. efx_remove_rx_queue(rx_queue);
  471. efx_for_each_channel_tx_queue(tx_queue, channel)
  472. efx_remove_tx_queue(tx_queue);
  473. efx_remove_eventq(channel);
  474. channel->used_flags = 0;
  475. }
  476. void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue, int delay)
  477. {
  478. queue_delayed_work(refill_workqueue, &rx_queue->work, delay);
  479. }
  480. /**************************************************************************
  481. *
  482. * Port handling
  483. *
  484. **************************************************************************/
  485. /* This ensures that the kernel is kept informed (via
  486. * netif_carrier_on/off) of the link status, and also maintains the
  487. * link status's stop on the port's TX queue.
  488. */
  489. static void efx_link_status_changed(struct efx_nic *efx)
  490. {
  491. struct efx_link_state *link_state = &efx->link_state;
  492. /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
  493. * that no events are triggered between unregister_netdev() and the
  494. * driver unloading. A more general condition is that NETDEV_CHANGE
  495. * can only be generated between NETDEV_UP and NETDEV_DOWN */
  496. if (!netif_running(efx->net_dev))
  497. return;
  498. if (efx->port_inhibited) {
  499. netif_carrier_off(efx->net_dev);
  500. return;
  501. }
  502. if (link_state->up != netif_carrier_ok(efx->net_dev)) {
  503. efx->n_link_state_changes++;
  504. if (link_state->up)
  505. netif_carrier_on(efx->net_dev);
  506. else
  507. netif_carrier_off(efx->net_dev);
  508. }
  509. /* Status message for kernel log */
  510. if (link_state->up) {
  511. EFX_INFO(efx, "link up at %uMbps %s-duplex (MTU %d)%s\n",
  512. link_state->speed, link_state->fd ? "full" : "half",
  513. efx->net_dev->mtu,
  514. (efx->promiscuous ? " [PROMISC]" : ""));
  515. } else {
  516. EFX_INFO(efx, "link down\n");
  517. }
  518. }
  519. static void efx_fini_port(struct efx_nic *efx);
  520. /* This call reinitialises the MAC to pick up new PHY settings. The
  521. * caller must hold the mac_lock */
  522. void __efx_reconfigure_port(struct efx_nic *efx)
  523. {
  524. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  525. EFX_LOG(efx, "reconfiguring MAC from PHY settings on CPU %d\n",
  526. raw_smp_processor_id());
  527. /* Serialise the promiscuous flag with efx_set_multicast_list. */
  528. if (efx_dev_registered(efx)) {
  529. netif_addr_lock_bh(efx->net_dev);
  530. netif_addr_unlock_bh(efx->net_dev);
  531. }
  532. falcon_deconfigure_mac_wrapper(efx);
  533. /* Reconfigure the PHY, disabling transmit in mac level loopback. */
  534. if (LOOPBACK_INTERNAL(efx))
  535. efx->phy_mode |= PHY_MODE_TX_DISABLED;
  536. else
  537. efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
  538. efx->phy_op->reconfigure(efx);
  539. if (falcon_switch_mac(efx))
  540. goto fail;
  541. efx->mac_op->reconfigure(efx);
  542. /* Inform kernel of loss/gain of carrier */
  543. efx_link_status_changed(efx);
  544. return;
  545. fail:
  546. EFX_ERR(efx, "failed to reconfigure MAC\n");
  547. efx->port_enabled = false;
  548. efx_fini_port(efx);
  549. }
  550. /* Reinitialise the MAC to pick up new PHY settings, even if the port is
  551. * disabled. */
  552. void efx_reconfigure_port(struct efx_nic *efx)
  553. {
  554. EFX_ASSERT_RESET_SERIALISED(efx);
  555. mutex_lock(&efx->mac_lock);
  556. __efx_reconfigure_port(efx);
  557. mutex_unlock(&efx->mac_lock);
  558. }
  559. /* Asynchronous efx_reconfigure_port work item. To speed up efx_flush_all()
  560. * we don't efx_reconfigure_port() if the port is disabled. Care is taken
  561. * in efx_stop_all() and efx_start_port() to prevent PHY events being lost */
  562. static void efx_phy_work(struct work_struct *data)
  563. {
  564. struct efx_nic *efx = container_of(data, struct efx_nic, phy_work);
  565. mutex_lock(&efx->mac_lock);
  566. if (efx->port_enabled)
  567. __efx_reconfigure_port(efx);
  568. mutex_unlock(&efx->mac_lock);
  569. }
  570. static void efx_mac_work(struct work_struct *data)
  571. {
  572. struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
  573. mutex_lock(&efx->mac_lock);
  574. if (efx->port_enabled)
  575. efx->mac_op->irq(efx);
  576. mutex_unlock(&efx->mac_lock);
  577. }
  578. static int efx_probe_port(struct efx_nic *efx)
  579. {
  580. int rc;
  581. EFX_LOG(efx, "create port\n");
  582. /* Connect up MAC/PHY operations table and read MAC address */
  583. rc = falcon_probe_port(efx);
  584. if (rc)
  585. goto err;
  586. if (phy_flash_cfg)
  587. efx->phy_mode = PHY_MODE_SPECIAL;
  588. /* Sanity check MAC address */
  589. if (is_valid_ether_addr(efx->mac_address)) {
  590. memcpy(efx->net_dev->dev_addr, efx->mac_address, ETH_ALEN);
  591. } else {
  592. EFX_ERR(efx, "invalid MAC address %pM\n",
  593. efx->mac_address);
  594. if (!allow_bad_hwaddr) {
  595. rc = -EINVAL;
  596. goto err;
  597. }
  598. random_ether_addr(efx->net_dev->dev_addr);
  599. EFX_INFO(efx, "using locally-generated MAC %pM\n",
  600. efx->net_dev->dev_addr);
  601. }
  602. return 0;
  603. err:
  604. efx_remove_port(efx);
  605. return rc;
  606. }
  607. static int efx_init_port(struct efx_nic *efx)
  608. {
  609. int rc;
  610. EFX_LOG(efx, "init port\n");
  611. mutex_lock(&efx->mac_lock);
  612. rc = efx->phy_op->init(efx);
  613. if (rc)
  614. goto fail1;
  615. efx->phy_op->reconfigure(efx);
  616. rc = falcon_switch_mac(efx);
  617. if (rc)
  618. goto fail2;
  619. efx->mac_op->reconfigure(efx);
  620. efx->port_initialized = true;
  621. efx_stats_enable(efx);
  622. mutex_unlock(&efx->mac_lock);
  623. return 0;
  624. fail2:
  625. efx->phy_op->fini(efx);
  626. fail1:
  627. mutex_unlock(&efx->mac_lock);
  628. return rc;
  629. }
  630. /* Allow efx_reconfigure_port() to be scheduled, and close the window
  631. * between efx_stop_port and efx_flush_all whereby a previously scheduled
  632. * efx_phy_work()/efx_mac_work() may have been cancelled */
  633. static void efx_start_port(struct efx_nic *efx)
  634. {
  635. EFX_LOG(efx, "start port\n");
  636. BUG_ON(efx->port_enabled);
  637. mutex_lock(&efx->mac_lock);
  638. efx->port_enabled = true;
  639. __efx_reconfigure_port(efx);
  640. efx->mac_op->irq(efx);
  641. mutex_unlock(&efx->mac_lock);
  642. }
  643. /* Prevent efx_phy_work, efx_mac_work, and efx_monitor() from executing,
  644. * and efx_set_multicast_list() from scheduling efx_phy_work. efx_phy_work
  645. * and efx_mac_work may still be scheduled via NAPI processing until
  646. * efx_flush_all() is called */
  647. static void efx_stop_port(struct efx_nic *efx)
  648. {
  649. EFX_LOG(efx, "stop port\n");
  650. mutex_lock(&efx->mac_lock);
  651. efx->port_enabled = false;
  652. mutex_unlock(&efx->mac_lock);
  653. /* Serialise against efx_set_multicast_list() */
  654. if (efx_dev_registered(efx)) {
  655. netif_addr_lock_bh(efx->net_dev);
  656. netif_addr_unlock_bh(efx->net_dev);
  657. }
  658. }
  659. static void efx_fini_port(struct efx_nic *efx)
  660. {
  661. EFX_LOG(efx, "shut down port\n");
  662. if (!efx->port_initialized)
  663. return;
  664. efx_stats_disable(efx);
  665. efx->phy_op->fini(efx);
  666. efx->port_initialized = false;
  667. efx->link_state.up = false;
  668. efx_link_status_changed(efx);
  669. }
  670. static void efx_remove_port(struct efx_nic *efx)
  671. {
  672. EFX_LOG(efx, "destroying port\n");
  673. falcon_remove_port(efx);
  674. }
  675. /**************************************************************************
  676. *
  677. * NIC handling
  678. *
  679. **************************************************************************/
  680. /* This configures the PCI device to enable I/O and DMA. */
  681. static int efx_init_io(struct efx_nic *efx)
  682. {
  683. struct pci_dev *pci_dev = efx->pci_dev;
  684. dma_addr_t dma_mask = efx->type->max_dma_mask;
  685. int rc;
  686. EFX_LOG(efx, "initialising I/O\n");
  687. rc = pci_enable_device(pci_dev);
  688. if (rc) {
  689. EFX_ERR(efx, "failed to enable PCI device\n");
  690. goto fail1;
  691. }
  692. pci_set_master(pci_dev);
  693. /* Set the PCI DMA mask. Try all possibilities from our
  694. * genuine mask down to 32 bits, because some architectures
  695. * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
  696. * masks event though they reject 46 bit masks.
  697. */
  698. while (dma_mask > 0x7fffffffUL) {
  699. if (pci_dma_supported(pci_dev, dma_mask) &&
  700. ((rc = pci_set_dma_mask(pci_dev, dma_mask)) == 0))
  701. break;
  702. dma_mask >>= 1;
  703. }
  704. if (rc) {
  705. EFX_ERR(efx, "could not find a suitable DMA mask\n");
  706. goto fail2;
  707. }
  708. EFX_LOG(efx, "using DMA mask %llx\n", (unsigned long long) dma_mask);
  709. rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
  710. if (rc) {
  711. /* pci_set_consistent_dma_mask() is not *allowed* to
  712. * fail with a mask that pci_set_dma_mask() accepted,
  713. * but just in case...
  714. */
  715. EFX_ERR(efx, "failed to set consistent DMA mask\n");
  716. goto fail2;
  717. }
  718. efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
  719. rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
  720. if (rc) {
  721. EFX_ERR(efx, "request for memory BAR failed\n");
  722. rc = -EIO;
  723. goto fail3;
  724. }
  725. efx->membase = ioremap_nocache(efx->membase_phys,
  726. efx->type->mem_map_size);
  727. if (!efx->membase) {
  728. EFX_ERR(efx, "could not map memory BAR at %llx+%x\n",
  729. (unsigned long long)efx->membase_phys,
  730. efx->type->mem_map_size);
  731. rc = -ENOMEM;
  732. goto fail4;
  733. }
  734. EFX_LOG(efx, "memory BAR at %llx+%x (virtual %p)\n",
  735. (unsigned long long)efx->membase_phys,
  736. efx->type->mem_map_size, efx->membase);
  737. return 0;
  738. fail4:
  739. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  740. fail3:
  741. efx->membase_phys = 0;
  742. fail2:
  743. pci_disable_device(efx->pci_dev);
  744. fail1:
  745. return rc;
  746. }
  747. static void efx_fini_io(struct efx_nic *efx)
  748. {
  749. EFX_LOG(efx, "shutting down I/O\n");
  750. if (efx->membase) {
  751. iounmap(efx->membase);
  752. efx->membase = NULL;
  753. }
  754. if (efx->membase_phys) {
  755. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  756. efx->membase_phys = 0;
  757. }
  758. pci_disable_device(efx->pci_dev);
  759. }
  760. /* Get number of RX queues wanted. Return number of online CPU
  761. * packages in the expectation that an IRQ balancer will spread
  762. * interrupts across them. */
  763. static int efx_wanted_rx_queues(void)
  764. {
  765. cpumask_var_t core_mask;
  766. int count;
  767. int cpu;
  768. if (unlikely(!zalloc_cpumask_var(&core_mask, GFP_KERNEL))) {
  769. printk(KERN_WARNING
  770. "sfc: RSS disabled due to allocation failure\n");
  771. return 1;
  772. }
  773. count = 0;
  774. for_each_online_cpu(cpu) {
  775. if (!cpumask_test_cpu(cpu, core_mask)) {
  776. ++count;
  777. cpumask_or(core_mask, core_mask,
  778. topology_core_cpumask(cpu));
  779. }
  780. }
  781. free_cpumask_var(core_mask);
  782. return count;
  783. }
  784. /* Probe the number and type of interrupts we are able to obtain, and
  785. * the resulting numbers of channels and RX queues.
  786. */
  787. static void efx_probe_interrupts(struct efx_nic *efx)
  788. {
  789. int max_channels =
  790. min_t(int, efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
  791. int rc, i;
  792. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  793. struct msix_entry xentries[EFX_MAX_CHANNELS];
  794. int wanted_ints;
  795. int rx_queues;
  796. /* We want one RX queue and interrupt per CPU package
  797. * (or as specified by the rss_cpus module parameter).
  798. * We will need one channel per interrupt.
  799. */
  800. rx_queues = rss_cpus ? rss_cpus : efx_wanted_rx_queues();
  801. wanted_ints = rx_queues + (separate_tx_channels ? 1 : 0);
  802. wanted_ints = min(wanted_ints, max_channels);
  803. for (i = 0; i < wanted_ints; i++)
  804. xentries[i].entry = i;
  805. rc = pci_enable_msix(efx->pci_dev, xentries, wanted_ints);
  806. if (rc > 0) {
  807. EFX_ERR(efx, "WARNING: Insufficient MSI-X vectors"
  808. " available (%d < %d).\n", rc, wanted_ints);
  809. EFX_ERR(efx, "WARNING: Performance may be reduced.\n");
  810. EFX_BUG_ON_PARANOID(rc >= wanted_ints);
  811. wanted_ints = rc;
  812. rc = pci_enable_msix(efx->pci_dev, xentries,
  813. wanted_ints);
  814. }
  815. if (rc == 0) {
  816. efx->n_rx_queues = min(rx_queues, wanted_ints);
  817. efx->n_channels = wanted_ints;
  818. for (i = 0; i < wanted_ints; i++)
  819. efx->channel[i].irq = xentries[i].vector;
  820. } else {
  821. /* Fall back to single channel MSI */
  822. efx->interrupt_mode = EFX_INT_MODE_MSI;
  823. EFX_ERR(efx, "could not enable MSI-X\n");
  824. }
  825. }
  826. /* Try single interrupt MSI */
  827. if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
  828. efx->n_rx_queues = 1;
  829. efx->n_channels = 1;
  830. rc = pci_enable_msi(efx->pci_dev);
  831. if (rc == 0) {
  832. efx->channel[0].irq = efx->pci_dev->irq;
  833. } else {
  834. EFX_ERR(efx, "could not enable MSI\n");
  835. efx->interrupt_mode = EFX_INT_MODE_LEGACY;
  836. }
  837. }
  838. /* Assume legacy interrupts */
  839. if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
  840. efx->n_rx_queues = 1;
  841. efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
  842. efx->legacy_irq = efx->pci_dev->irq;
  843. }
  844. }
  845. static void efx_remove_interrupts(struct efx_nic *efx)
  846. {
  847. struct efx_channel *channel;
  848. /* Remove MSI/MSI-X interrupts */
  849. efx_for_each_channel(channel, efx)
  850. channel->irq = 0;
  851. pci_disable_msi(efx->pci_dev);
  852. pci_disable_msix(efx->pci_dev);
  853. /* Remove legacy interrupt */
  854. efx->legacy_irq = 0;
  855. }
  856. static void efx_set_channels(struct efx_nic *efx)
  857. {
  858. struct efx_tx_queue *tx_queue;
  859. struct efx_rx_queue *rx_queue;
  860. efx_for_each_tx_queue(tx_queue, efx) {
  861. if (separate_tx_channels)
  862. tx_queue->channel = &efx->channel[efx->n_channels-1];
  863. else
  864. tx_queue->channel = &efx->channel[0];
  865. tx_queue->channel->used_flags |= EFX_USED_BY_TX;
  866. }
  867. efx_for_each_rx_queue(rx_queue, efx) {
  868. rx_queue->channel = &efx->channel[rx_queue->queue];
  869. rx_queue->channel->used_flags |= EFX_USED_BY_RX;
  870. }
  871. }
  872. static int efx_probe_nic(struct efx_nic *efx)
  873. {
  874. int rc;
  875. EFX_LOG(efx, "creating NIC\n");
  876. /* Carry out hardware-type specific initialisation */
  877. rc = falcon_probe_nic(efx);
  878. if (rc)
  879. return rc;
  880. /* Determine the number of channels and RX queues by trying to hook
  881. * in MSI-X interrupts. */
  882. efx_probe_interrupts(efx);
  883. efx_set_channels(efx);
  884. /* Initialise the interrupt moderation settings */
  885. efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true);
  886. return 0;
  887. }
  888. static void efx_remove_nic(struct efx_nic *efx)
  889. {
  890. EFX_LOG(efx, "destroying NIC\n");
  891. efx_remove_interrupts(efx);
  892. falcon_remove_nic(efx);
  893. }
  894. /**************************************************************************
  895. *
  896. * NIC startup/shutdown
  897. *
  898. *************************************************************************/
  899. static int efx_probe_all(struct efx_nic *efx)
  900. {
  901. struct efx_channel *channel;
  902. int rc;
  903. /* Create NIC */
  904. rc = efx_probe_nic(efx);
  905. if (rc) {
  906. EFX_ERR(efx, "failed to create NIC\n");
  907. goto fail1;
  908. }
  909. /* Create port */
  910. rc = efx_probe_port(efx);
  911. if (rc) {
  912. EFX_ERR(efx, "failed to create port\n");
  913. goto fail2;
  914. }
  915. /* Create channels */
  916. efx_for_each_channel(channel, efx) {
  917. rc = efx_probe_channel(channel);
  918. if (rc) {
  919. EFX_ERR(efx, "failed to create channel %d\n",
  920. channel->channel);
  921. goto fail3;
  922. }
  923. }
  924. efx_set_channel_names(efx);
  925. return 0;
  926. fail3:
  927. efx_for_each_channel(channel, efx)
  928. efx_remove_channel(channel);
  929. efx_remove_port(efx);
  930. fail2:
  931. efx_remove_nic(efx);
  932. fail1:
  933. return rc;
  934. }
  935. /* Called after previous invocation(s) of efx_stop_all, restarts the
  936. * port, kernel transmit queue, NAPI processing and hardware interrupts,
  937. * and ensures that the port is scheduled to be reconfigured.
  938. * This function is safe to call multiple times when the NIC is in any
  939. * state. */
  940. static void efx_start_all(struct efx_nic *efx)
  941. {
  942. struct efx_channel *channel;
  943. EFX_ASSERT_RESET_SERIALISED(efx);
  944. /* Check that it is appropriate to restart the interface. All
  945. * of these flags are safe to read under just the rtnl lock */
  946. if (efx->port_enabled)
  947. return;
  948. if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
  949. return;
  950. if (efx_dev_registered(efx) && !netif_running(efx->net_dev))
  951. return;
  952. /* Mark the port as enabled so port reconfigurations can start, then
  953. * restart the transmit interface early so the watchdog timer stops */
  954. efx_start_port(efx);
  955. if (efx_dev_registered(efx))
  956. efx_wake_queue(efx);
  957. efx_for_each_channel(channel, efx)
  958. efx_start_channel(channel);
  959. falcon_enable_interrupts(efx);
  960. /* Start hardware monitor if we're in RUNNING */
  961. if (efx->state == STATE_RUNNING)
  962. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  963. efx_monitor_interval);
  964. }
  965. /* Flush all delayed work. Should only be called when no more delayed work
  966. * will be scheduled. This doesn't flush pending online resets (efx_reset),
  967. * since we're holding the rtnl_lock at this point. */
  968. static void efx_flush_all(struct efx_nic *efx)
  969. {
  970. struct efx_rx_queue *rx_queue;
  971. /* Make sure the hardware monitor is stopped */
  972. cancel_delayed_work_sync(&efx->monitor_work);
  973. /* Ensure that all RX slow refills are complete. */
  974. efx_for_each_rx_queue(rx_queue, efx)
  975. cancel_delayed_work_sync(&rx_queue->work);
  976. /* Stop scheduled port reconfigurations */
  977. cancel_work_sync(&efx->mac_work);
  978. cancel_work_sync(&efx->phy_work);
  979. }
  980. /* Quiesce hardware and software without bringing the link down.
  981. * Safe to call multiple times, when the nic and interface is in any
  982. * state. The caller is guaranteed to subsequently be in a position
  983. * to modify any hardware and software state they see fit without
  984. * taking locks. */
  985. static void efx_stop_all(struct efx_nic *efx)
  986. {
  987. struct efx_channel *channel;
  988. EFX_ASSERT_RESET_SERIALISED(efx);
  989. /* port_enabled can be read safely under the rtnl lock */
  990. if (!efx->port_enabled)
  991. return;
  992. /* Disable interrupts and wait for ISR to complete */
  993. falcon_disable_interrupts(efx);
  994. if (efx->legacy_irq)
  995. synchronize_irq(efx->legacy_irq);
  996. efx_for_each_channel(channel, efx) {
  997. if (channel->irq)
  998. synchronize_irq(channel->irq);
  999. }
  1000. /* Stop all NAPI processing and synchronous rx refills */
  1001. efx_for_each_channel(channel, efx)
  1002. efx_stop_channel(channel);
  1003. /* Stop all asynchronous port reconfigurations. Since all
  1004. * event processing has already been stopped, there is no
  1005. * window to loose phy events */
  1006. efx_stop_port(efx);
  1007. /* Flush efx_phy_work, efx_mac_work, refill_workqueue, monitor_work */
  1008. efx_flush_all(efx);
  1009. /* Isolate the MAC from the TX and RX engines, so that queue
  1010. * flushes will complete in a timely fashion. */
  1011. falcon_deconfigure_mac_wrapper(efx);
  1012. msleep(10); /* Let the Rx FIFO drain */
  1013. falcon_drain_tx_fifo(efx);
  1014. /* Stop the kernel transmit interface late, so the watchdog
  1015. * timer isn't ticking over the flush */
  1016. if (efx_dev_registered(efx)) {
  1017. efx_stop_queue(efx);
  1018. netif_tx_lock_bh(efx->net_dev);
  1019. netif_tx_unlock_bh(efx->net_dev);
  1020. }
  1021. }
  1022. static void efx_remove_all(struct efx_nic *efx)
  1023. {
  1024. struct efx_channel *channel;
  1025. efx_for_each_channel(channel, efx)
  1026. efx_remove_channel(channel);
  1027. efx_remove_port(efx);
  1028. efx_remove_nic(efx);
  1029. }
  1030. /**************************************************************************
  1031. *
  1032. * Interrupt moderation
  1033. *
  1034. **************************************************************************/
  1035. static unsigned irq_mod_ticks(int usecs, int resolution)
  1036. {
  1037. if (usecs <= 0)
  1038. return 0; /* cannot receive interrupts ahead of time :-) */
  1039. if (usecs < resolution)
  1040. return 1; /* never round down to 0 */
  1041. return usecs / resolution;
  1042. }
  1043. /* Set interrupt moderation parameters */
  1044. void efx_init_irq_moderation(struct efx_nic *efx, int tx_usecs, int rx_usecs,
  1045. bool rx_adaptive)
  1046. {
  1047. struct efx_tx_queue *tx_queue;
  1048. struct efx_rx_queue *rx_queue;
  1049. unsigned tx_ticks = irq_mod_ticks(tx_usecs, FALCON_IRQ_MOD_RESOLUTION);
  1050. unsigned rx_ticks = irq_mod_ticks(rx_usecs, FALCON_IRQ_MOD_RESOLUTION);
  1051. EFX_ASSERT_RESET_SERIALISED(efx);
  1052. efx_for_each_tx_queue(tx_queue, efx)
  1053. tx_queue->channel->irq_moderation = tx_ticks;
  1054. efx->irq_rx_adaptive = rx_adaptive;
  1055. efx->irq_rx_moderation = rx_ticks;
  1056. efx_for_each_rx_queue(rx_queue, efx)
  1057. rx_queue->channel->irq_moderation = rx_ticks;
  1058. }
  1059. /**************************************************************************
  1060. *
  1061. * Hardware monitor
  1062. *
  1063. **************************************************************************/
  1064. /* Run periodically off the general workqueue. Serialised against
  1065. * efx_reconfigure_port via the mac_lock */
  1066. static void efx_monitor(struct work_struct *data)
  1067. {
  1068. struct efx_nic *efx = container_of(data, struct efx_nic,
  1069. monitor_work.work);
  1070. int rc;
  1071. EFX_TRACE(efx, "hardware monitor executing on CPU %d\n",
  1072. raw_smp_processor_id());
  1073. /* If the mac_lock is already held then it is likely a port
  1074. * reconfiguration is already in place, which will likely do
  1075. * most of the work of check_hw() anyway. */
  1076. if (!mutex_trylock(&efx->mac_lock))
  1077. goto out_requeue;
  1078. if (!efx->port_enabled)
  1079. goto out_unlock;
  1080. rc = falcon_board(efx)->type->monitor(efx);
  1081. if (rc) {
  1082. EFX_ERR(efx, "Board sensor %s; shutting down PHY\n",
  1083. (rc == -ERANGE) ? "reported fault" : "failed");
  1084. efx->phy_mode |= PHY_MODE_LOW_POWER;
  1085. falcon_sim_phy_event(efx);
  1086. }
  1087. efx->phy_op->poll(efx);
  1088. efx->mac_op->poll(efx);
  1089. out_unlock:
  1090. mutex_unlock(&efx->mac_lock);
  1091. out_requeue:
  1092. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  1093. efx_monitor_interval);
  1094. }
  1095. /**************************************************************************
  1096. *
  1097. * ioctls
  1098. *
  1099. *************************************************************************/
  1100. /* Net device ioctl
  1101. * Context: process, rtnl_lock() held.
  1102. */
  1103. static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1104. {
  1105. struct efx_nic *efx = netdev_priv(net_dev);
  1106. struct mii_ioctl_data *data = if_mii(ifr);
  1107. EFX_ASSERT_RESET_SERIALISED(efx);
  1108. /* Convert phy_id from older PRTAD/DEVAD format */
  1109. if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
  1110. (data->phy_id & 0xfc00) == 0x0400)
  1111. data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
  1112. return mdio_mii_ioctl(&efx->mdio, data, cmd);
  1113. }
  1114. /**************************************************************************
  1115. *
  1116. * NAPI interface
  1117. *
  1118. **************************************************************************/
  1119. static int efx_init_napi(struct efx_nic *efx)
  1120. {
  1121. struct efx_channel *channel;
  1122. efx_for_each_channel(channel, efx) {
  1123. channel->napi_dev = efx->net_dev;
  1124. netif_napi_add(channel->napi_dev, &channel->napi_str,
  1125. efx_poll, napi_weight);
  1126. }
  1127. return 0;
  1128. }
  1129. static void efx_fini_napi(struct efx_nic *efx)
  1130. {
  1131. struct efx_channel *channel;
  1132. efx_for_each_channel(channel, efx) {
  1133. if (channel->napi_dev)
  1134. netif_napi_del(&channel->napi_str);
  1135. channel->napi_dev = NULL;
  1136. }
  1137. }
  1138. /**************************************************************************
  1139. *
  1140. * Kernel netpoll interface
  1141. *
  1142. *************************************************************************/
  1143. #ifdef CONFIG_NET_POLL_CONTROLLER
  1144. /* Although in the common case interrupts will be disabled, this is not
  1145. * guaranteed. However, all our work happens inside the NAPI callback,
  1146. * so no locking is required.
  1147. */
  1148. static void efx_netpoll(struct net_device *net_dev)
  1149. {
  1150. struct efx_nic *efx = netdev_priv(net_dev);
  1151. struct efx_channel *channel;
  1152. efx_for_each_channel(channel, efx)
  1153. efx_schedule_channel(channel);
  1154. }
  1155. #endif
  1156. /**************************************************************************
  1157. *
  1158. * Kernel net device interface
  1159. *
  1160. *************************************************************************/
  1161. /* Context: process, rtnl_lock() held. */
  1162. static int efx_net_open(struct net_device *net_dev)
  1163. {
  1164. struct efx_nic *efx = netdev_priv(net_dev);
  1165. EFX_ASSERT_RESET_SERIALISED(efx);
  1166. EFX_LOG(efx, "opening device %s on CPU %d\n", net_dev->name,
  1167. raw_smp_processor_id());
  1168. if (efx->state == STATE_DISABLED)
  1169. return -EIO;
  1170. if (efx->phy_mode & PHY_MODE_SPECIAL)
  1171. return -EBUSY;
  1172. efx_start_all(efx);
  1173. return 0;
  1174. }
  1175. /* Context: process, rtnl_lock() held.
  1176. * Note that the kernel will ignore our return code; this method
  1177. * should really be a void.
  1178. */
  1179. static int efx_net_stop(struct net_device *net_dev)
  1180. {
  1181. struct efx_nic *efx = netdev_priv(net_dev);
  1182. EFX_LOG(efx, "closing %s on CPU %d\n", net_dev->name,
  1183. raw_smp_processor_id());
  1184. if (efx->state != STATE_DISABLED) {
  1185. /* Stop the device and flush all the channels */
  1186. efx_stop_all(efx);
  1187. efx_fini_channels(efx);
  1188. efx_init_channels(efx);
  1189. }
  1190. return 0;
  1191. }
  1192. void efx_stats_disable(struct efx_nic *efx)
  1193. {
  1194. spin_lock(&efx->stats_lock);
  1195. ++efx->stats_disable_count;
  1196. spin_unlock(&efx->stats_lock);
  1197. }
  1198. void efx_stats_enable(struct efx_nic *efx)
  1199. {
  1200. spin_lock(&efx->stats_lock);
  1201. --efx->stats_disable_count;
  1202. spin_unlock(&efx->stats_lock);
  1203. }
  1204. /* Context: process, dev_base_lock or RTNL held, non-blocking. */
  1205. static struct net_device_stats *efx_net_stats(struct net_device *net_dev)
  1206. {
  1207. struct efx_nic *efx = netdev_priv(net_dev);
  1208. struct efx_mac_stats *mac_stats = &efx->mac_stats;
  1209. struct net_device_stats *stats = &net_dev->stats;
  1210. /* Update stats if possible, but do not wait if another thread
  1211. * is updating them or if MAC stats fetches are temporarily
  1212. * disabled; slightly stale stats are acceptable.
  1213. */
  1214. if (!spin_trylock(&efx->stats_lock))
  1215. return stats;
  1216. if (!efx->stats_disable_count) {
  1217. efx->mac_op->update_stats(efx);
  1218. falcon_update_nic_stats(efx);
  1219. }
  1220. spin_unlock(&efx->stats_lock);
  1221. stats->rx_packets = mac_stats->rx_packets;
  1222. stats->tx_packets = mac_stats->tx_packets;
  1223. stats->rx_bytes = mac_stats->rx_bytes;
  1224. stats->tx_bytes = mac_stats->tx_bytes;
  1225. stats->multicast = mac_stats->rx_multicast;
  1226. stats->collisions = mac_stats->tx_collision;
  1227. stats->rx_length_errors = (mac_stats->rx_gtjumbo +
  1228. mac_stats->rx_length_error);
  1229. stats->rx_over_errors = efx->n_rx_nodesc_drop_cnt;
  1230. stats->rx_crc_errors = mac_stats->rx_bad;
  1231. stats->rx_frame_errors = mac_stats->rx_align_error;
  1232. stats->rx_fifo_errors = mac_stats->rx_overflow;
  1233. stats->rx_missed_errors = mac_stats->rx_missed;
  1234. stats->tx_window_errors = mac_stats->tx_late_collision;
  1235. stats->rx_errors = (stats->rx_length_errors +
  1236. stats->rx_over_errors +
  1237. stats->rx_crc_errors +
  1238. stats->rx_frame_errors +
  1239. stats->rx_fifo_errors +
  1240. stats->rx_missed_errors +
  1241. mac_stats->rx_symbol_error);
  1242. stats->tx_errors = (stats->tx_window_errors +
  1243. mac_stats->tx_bad);
  1244. return stats;
  1245. }
  1246. /* Context: netif_tx_lock held, BHs disabled. */
  1247. static void efx_watchdog(struct net_device *net_dev)
  1248. {
  1249. struct efx_nic *efx = netdev_priv(net_dev);
  1250. EFX_ERR(efx, "TX stuck with stop_count=%d port_enabled=%d:"
  1251. " resetting channels\n",
  1252. atomic_read(&efx->netif_stop_count), efx->port_enabled);
  1253. efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
  1254. }
  1255. /* Context: process, rtnl_lock() held. */
  1256. static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
  1257. {
  1258. struct efx_nic *efx = netdev_priv(net_dev);
  1259. int rc = 0;
  1260. EFX_ASSERT_RESET_SERIALISED(efx);
  1261. if (new_mtu > EFX_MAX_MTU)
  1262. return -EINVAL;
  1263. efx_stop_all(efx);
  1264. EFX_LOG(efx, "changing MTU to %d\n", new_mtu);
  1265. efx_fini_channels(efx);
  1266. net_dev->mtu = new_mtu;
  1267. efx_init_channels(efx);
  1268. efx_start_all(efx);
  1269. return rc;
  1270. }
  1271. static int efx_set_mac_address(struct net_device *net_dev, void *data)
  1272. {
  1273. struct efx_nic *efx = netdev_priv(net_dev);
  1274. struct sockaddr *addr = data;
  1275. char *new_addr = addr->sa_data;
  1276. EFX_ASSERT_RESET_SERIALISED(efx);
  1277. if (!is_valid_ether_addr(new_addr)) {
  1278. EFX_ERR(efx, "invalid ethernet MAC address requested: %pM\n",
  1279. new_addr);
  1280. return -EINVAL;
  1281. }
  1282. memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
  1283. /* Reconfigure the MAC */
  1284. efx_reconfigure_port(efx);
  1285. return 0;
  1286. }
  1287. /* Context: netif_addr_lock held, BHs disabled. */
  1288. static void efx_set_multicast_list(struct net_device *net_dev)
  1289. {
  1290. struct efx_nic *efx = netdev_priv(net_dev);
  1291. struct dev_mc_list *mc_list = net_dev->mc_list;
  1292. union efx_multicast_hash *mc_hash = &efx->multicast_hash;
  1293. bool promiscuous = !!(net_dev->flags & IFF_PROMISC);
  1294. bool changed = (efx->promiscuous != promiscuous);
  1295. u32 crc;
  1296. int bit;
  1297. int i;
  1298. efx->promiscuous = promiscuous;
  1299. /* Build multicast hash table */
  1300. if (promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
  1301. memset(mc_hash, 0xff, sizeof(*mc_hash));
  1302. } else {
  1303. memset(mc_hash, 0x00, sizeof(*mc_hash));
  1304. for (i = 0; i < net_dev->mc_count; i++) {
  1305. crc = ether_crc_le(ETH_ALEN, mc_list->dmi_addr);
  1306. bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
  1307. set_bit_le(bit, mc_hash->byte);
  1308. mc_list = mc_list->next;
  1309. }
  1310. }
  1311. if (!efx->port_enabled)
  1312. /* Delay pushing settings until efx_start_port() */
  1313. return;
  1314. if (changed)
  1315. queue_work(efx->workqueue, &efx->phy_work);
  1316. /* Create and activate new global multicast hash table */
  1317. falcon_set_multicast_hash(efx);
  1318. }
  1319. static const struct net_device_ops efx_netdev_ops = {
  1320. .ndo_open = efx_net_open,
  1321. .ndo_stop = efx_net_stop,
  1322. .ndo_get_stats = efx_net_stats,
  1323. .ndo_tx_timeout = efx_watchdog,
  1324. .ndo_start_xmit = efx_hard_start_xmit,
  1325. .ndo_validate_addr = eth_validate_addr,
  1326. .ndo_do_ioctl = efx_ioctl,
  1327. .ndo_change_mtu = efx_change_mtu,
  1328. .ndo_set_mac_address = efx_set_mac_address,
  1329. .ndo_set_multicast_list = efx_set_multicast_list,
  1330. #ifdef CONFIG_NET_POLL_CONTROLLER
  1331. .ndo_poll_controller = efx_netpoll,
  1332. #endif
  1333. };
  1334. static void efx_update_name(struct efx_nic *efx)
  1335. {
  1336. strcpy(efx->name, efx->net_dev->name);
  1337. efx_mtd_rename(efx);
  1338. efx_set_channel_names(efx);
  1339. }
  1340. static int efx_netdev_event(struct notifier_block *this,
  1341. unsigned long event, void *ptr)
  1342. {
  1343. struct net_device *net_dev = ptr;
  1344. if (net_dev->netdev_ops == &efx_netdev_ops &&
  1345. event == NETDEV_CHANGENAME)
  1346. efx_update_name(netdev_priv(net_dev));
  1347. return NOTIFY_DONE;
  1348. }
  1349. static struct notifier_block efx_netdev_notifier = {
  1350. .notifier_call = efx_netdev_event,
  1351. };
  1352. static ssize_t
  1353. show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
  1354. {
  1355. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  1356. return sprintf(buf, "%d\n", efx->phy_type);
  1357. }
  1358. static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
  1359. static int efx_register_netdev(struct efx_nic *efx)
  1360. {
  1361. struct net_device *net_dev = efx->net_dev;
  1362. int rc;
  1363. net_dev->watchdog_timeo = 5 * HZ;
  1364. net_dev->irq = efx->pci_dev->irq;
  1365. net_dev->netdev_ops = &efx_netdev_ops;
  1366. SET_NETDEV_DEV(net_dev, &efx->pci_dev->dev);
  1367. SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
  1368. /* Clear MAC statistics */
  1369. efx->mac_op->update_stats(efx);
  1370. memset(&efx->mac_stats, 0, sizeof(efx->mac_stats));
  1371. rtnl_lock();
  1372. rc = dev_alloc_name(net_dev, net_dev->name);
  1373. if (rc < 0)
  1374. goto fail_locked;
  1375. efx_update_name(efx);
  1376. rc = register_netdevice(net_dev);
  1377. if (rc)
  1378. goto fail_locked;
  1379. /* Always start with carrier off; PHY events will detect the link */
  1380. netif_carrier_off(efx->net_dev);
  1381. rtnl_unlock();
  1382. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1383. if (rc) {
  1384. EFX_ERR(efx, "failed to init net dev attributes\n");
  1385. goto fail_registered;
  1386. }
  1387. return 0;
  1388. fail_locked:
  1389. rtnl_unlock();
  1390. EFX_ERR(efx, "could not register net dev\n");
  1391. return rc;
  1392. fail_registered:
  1393. unregister_netdev(net_dev);
  1394. return rc;
  1395. }
  1396. static void efx_unregister_netdev(struct efx_nic *efx)
  1397. {
  1398. struct efx_tx_queue *tx_queue;
  1399. if (!efx->net_dev)
  1400. return;
  1401. BUG_ON(netdev_priv(efx->net_dev) != efx);
  1402. /* Free up any skbs still remaining. This has to happen before
  1403. * we try to unregister the netdev as running their destructors
  1404. * may be needed to get the device ref. count to 0. */
  1405. efx_for_each_tx_queue(tx_queue, efx)
  1406. efx_release_tx_buffers(tx_queue);
  1407. if (efx_dev_registered(efx)) {
  1408. strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
  1409. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1410. unregister_netdev(efx->net_dev);
  1411. }
  1412. }
  1413. /**************************************************************************
  1414. *
  1415. * Device reset and suspend
  1416. *
  1417. **************************************************************************/
  1418. /* Tears down the entire software state and most of the hardware state
  1419. * before reset. */
  1420. void efx_reset_down(struct efx_nic *efx, enum reset_type method,
  1421. struct ethtool_cmd *ecmd)
  1422. {
  1423. EFX_ASSERT_RESET_SERIALISED(efx);
  1424. efx_stats_disable(efx);
  1425. efx_stop_all(efx);
  1426. mutex_lock(&efx->mac_lock);
  1427. mutex_lock(&efx->spi_lock);
  1428. efx->phy_op->get_settings(efx, ecmd);
  1429. efx_fini_channels(efx);
  1430. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
  1431. efx->phy_op->fini(efx);
  1432. }
  1433. /* This function will always ensure that the locks acquired in
  1434. * efx_reset_down() are released. A failure return code indicates
  1435. * that we were unable to reinitialise the hardware, and the
  1436. * driver should be disabled. If ok is false, then the rx and tx
  1437. * engines are not restarted, pending a RESET_DISABLE. */
  1438. int efx_reset_up(struct efx_nic *efx, enum reset_type method,
  1439. struct ethtool_cmd *ecmd, bool ok)
  1440. {
  1441. int rc;
  1442. EFX_ASSERT_RESET_SERIALISED(efx);
  1443. rc = falcon_init_nic(efx);
  1444. if (rc) {
  1445. EFX_ERR(efx, "failed to initialise NIC\n");
  1446. ok = false;
  1447. }
  1448. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
  1449. if (ok) {
  1450. rc = efx->phy_op->init(efx);
  1451. if (rc)
  1452. ok = false;
  1453. }
  1454. if (!ok)
  1455. efx->port_initialized = false;
  1456. }
  1457. if (ok) {
  1458. efx_init_channels(efx);
  1459. if (efx->phy_op->set_settings(efx, ecmd))
  1460. EFX_ERR(efx, "could not restore PHY settings\n");
  1461. }
  1462. mutex_unlock(&efx->spi_lock);
  1463. mutex_unlock(&efx->mac_lock);
  1464. if (ok) {
  1465. efx_start_all(efx);
  1466. efx_stats_enable(efx);
  1467. }
  1468. return rc;
  1469. }
  1470. /* Reset the NIC as transparently as possible. Do not reset the PHY
  1471. * Note that the reset may fail, in which case the card will be left
  1472. * in a most-probably-unusable state.
  1473. *
  1474. * This function will sleep. You cannot reset from within an atomic
  1475. * state; use efx_schedule_reset() instead.
  1476. *
  1477. * Grabs the rtnl_lock.
  1478. */
  1479. static int efx_reset(struct efx_nic *efx)
  1480. {
  1481. struct ethtool_cmd ecmd;
  1482. enum reset_type method = efx->reset_pending;
  1483. int rc = 0;
  1484. /* Serialise with kernel interfaces */
  1485. rtnl_lock();
  1486. /* If we're not RUNNING then don't reset. Leave the reset_pending
  1487. * flag set so that efx_pci_probe_main will be retried */
  1488. if (efx->state != STATE_RUNNING) {
  1489. EFX_INFO(efx, "scheduled reset quenched. NIC not RUNNING\n");
  1490. goto out_unlock;
  1491. }
  1492. EFX_INFO(efx, "resetting (%s)\n", RESET_TYPE(method));
  1493. efx_reset_down(efx, method, &ecmd);
  1494. rc = falcon_reset_hw(efx, method);
  1495. if (rc) {
  1496. EFX_ERR(efx, "failed to reset hardware\n");
  1497. goto out_disable;
  1498. }
  1499. /* Allow resets to be rescheduled. */
  1500. efx->reset_pending = RESET_TYPE_NONE;
  1501. /* Reinitialise bus-mastering, which may have been turned off before
  1502. * the reset was scheduled. This is still appropriate, even in the
  1503. * RESET_TYPE_DISABLE since this driver generally assumes the hardware
  1504. * can respond to requests. */
  1505. pci_set_master(efx->pci_dev);
  1506. /* Leave device stopped if necessary */
  1507. if (method == RESET_TYPE_DISABLE) {
  1508. efx_reset_up(efx, method, &ecmd, false);
  1509. rc = -EIO;
  1510. } else {
  1511. rc = efx_reset_up(efx, method, &ecmd, true);
  1512. }
  1513. out_disable:
  1514. if (rc) {
  1515. EFX_ERR(efx, "has been disabled\n");
  1516. efx->state = STATE_DISABLED;
  1517. dev_close(efx->net_dev);
  1518. } else {
  1519. EFX_LOG(efx, "reset complete\n");
  1520. }
  1521. out_unlock:
  1522. rtnl_unlock();
  1523. return rc;
  1524. }
  1525. /* The worker thread exists so that code that cannot sleep can
  1526. * schedule a reset for later.
  1527. */
  1528. static void efx_reset_work(struct work_struct *data)
  1529. {
  1530. struct efx_nic *nic = container_of(data, struct efx_nic, reset_work);
  1531. efx_reset(nic);
  1532. }
  1533. void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
  1534. {
  1535. enum reset_type method;
  1536. if (efx->reset_pending != RESET_TYPE_NONE) {
  1537. EFX_INFO(efx, "quenching already scheduled reset\n");
  1538. return;
  1539. }
  1540. switch (type) {
  1541. case RESET_TYPE_INVISIBLE:
  1542. case RESET_TYPE_ALL:
  1543. case RESET_TYPE_WORLD:
  1544. case RESET_TYPE_DISABLE:
  1545. method = type;
  1546. break;
  1547. case RESET_TYPE_RX_RECOVERY:
  1548. case RESET_TYPE_RX_DESC_FETCH:
  1549. case RESET_TYPE_TX_DESC_FETCH:
  1550. case RESET_TYPE_TX_SKIP:
  1551. method = RESET_TYPE_INVISIBLE;
  1552. break;
  1553. default:
  1554. method = RESET_TYPE_ALL;
  1555. break;
  1556. }
  1557. if (method != type)
  1558. EFX_LOG(efx, "scheduling %s reset for %s\n",
  1559. RESET_TYPE(method), RESET_TYPE(type));
  1560. else
  1561. EFX_LOG(efx, "scheduling %s reset\n", RESET_TYPE(method));
  1562. efx->reset_pending = method;
  1563. queue_work(reset_workqueue, &efx->reset_work);
  1564. }
  1565. /**************************************************************************
  1566. *
  1567. * List of NICs we support
  1568. *
  1569. **************************************************************************/
  1570. /* PCI device ID table */
  1571. static struct pci_device_id efx_pci_table[] __devinitdata = {
  1572. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_A_P_DEVID),
  1573. .driver_data = (unsigned long) &falcon_a_nic_type},
  1574. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_B_P_DEVID),
  1575. .driver_data = (unsigned long) &falcon_b_nic_type},
  1576. {0} /* end of list */
  1577. };
  1578. /**************************************************************************
  1579. *
  1580. * Dummy PHY/MAC operations
  1581. *
  1582. * Can be used for some unimplemented operations
  1583. * Needed so all function pointers are valid and do not have to be tested
  1584. * before use
  1585. *
  1586. **************************************************************************/
  1587. int efx_port_dummy_op_int(struct efx_nic *efx)
  1588. {
  1589. return 0;
  1590. }
  1591. void efx_port_dummy_op_void(struct efx_nic *efx) {}
  1592. void efx_port_dummy_op_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  1593. {
  1594. }
  1595. static struct efx_mac_operations efx_dummy_mac_operations = {
  1596. .reconfigure = efx_port_dummy_op_void,
  1597. .poll = efx_port_dummy_op_void,
  1598. .irq = efx_port_dummy_op_void,
  1599. };
  1600. static struct efx_phy_operations efx_dummy_phy_operations = {
  1601. .init = efx_port_dummy_op_int,
  1602. .reconfigure = efx_port_dummy_op_void,
  1603. .poll = efx_port_dummy_op_void,
  1604. .fini = efx_port_dummy_op_void,
  1605. .clear_interrupt = efx_port_dummy_op_void,
  1606. };
  1607. /**************************************************************************
  1608. *
  1609. * Data housekeeping
  1610. *
  1611. **************************************************************************/
  1612. /* This zeroes out and then fills in the invariants in a struct
  1613. * efx_nic (including all sub-structures).
  1614. */
  1615. static int efx_init_struct(struct efx_nic *efx, struct efx_nic_type *type,
  1616. struct pci_dev *pci_dev, struct net_device *net_dev)
  1617. {
  1618. struct efx_channel *channel;
  1619. struct efx_tx_queue *tx_queue;
  1620. struct efx_rx_queue *rx_queue;
  1621. int i;
  1622. /* Initialise common structures */
  1623. memset(efx, 0, sizeof(*efx));
  1624. spin_lock_init(&efx->biu_lock);
  1625. spin_lock_init(&efx->phy_lock);
  1626. mutex_init(&efx->spi_lock);
  1627. INIT_WORK(&efx->reset_work, efx_reset_work);
  1628. INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
  1629. efx->pci_dev = pci_dev;
  1630. efx->state = STATE_INIT;
  1631. efx->reset_pending = RESET_TYPE_NONE;
  1632. strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
  1633. efx->net_dev = net_dev;
  1634. efx->rx_checksum_enabled = true;
  1635. spin_lock_init(&efx->netif_stop_lock);
  1636. spin_lock_init(&efx->stats_lock);
  1637. efx->stats_disable_count = 1;
  1638. mutex_init(&efx->mac_lock);
  1639. efx->mac_op = &efx_dummy_mac_operations;
  1640. efx->phy_op = &efx_dummy_phy_operations;
  1641. efx->mdio.dev = net_dev;
  1642. INIT_WORK(&efx->phy_work, efx_phy_work);
  1643. INIT_WORK(&efx->mac_work, efx_mac_work);
  1644. atomic_set(&efx->netif_stop_count, 1);
  1645. for (i = 0; i < EFX_MAX_CHANNELS; i++) {
  1646. channel = &efx->channel[i];
  1647. channel->efx = efx;
  1648. channel->channel = i;
  1649. channel->work_pending = false;
  1650. }
  1651. for (i = 0; i < EFX_TX_QUEUE_COUNT; i++) {
  1652. tx_queue = &efx->tx_queue[i];
  1653. tx_queue->efx = efx;
  1654. tx_queue->queue = i;
  1655. tx_queue->buffer = NULL;
  1656. tx_queue->channel = &efx->channel[0]; /* for safety */
  1657. tx_queue->tso_headers_free = NULL;
  1658. }
  1659. for (i = 0; i < EFX_MAX_RX_QUEUES; i++) {
  1660. rx_queue = &efx->rx_queue[i];
  1661. rx_queue->efx = efx;
  1662. rx_queue->queue = i;
  1663. rx_queue->channel = &efx->channel[0]; /* for safety */
  1664. rx_queue->buffer = NULL;
  1665. spin_lock_init(&rx_queue->add_lock);
  1666. INIT_DELAYED_WORK(&rx_queue->work, efx_rx_work);
  1667. }
  1668. efx->type = type;
  1669. /* As close as we can get to guaranteeing that we don't overflow */
  1670. BUILD_BUG_ON(EFX_EVQ_SIZE < EFX_TXQ_SIZE + EFX_RXQ_SIZE);
  1671. EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
  1672. /* Higher numbered interrupt modes are less capable! */
  1673. efx->interrupt_mode = max(efx->type->max_interrupt_mode,
  1674. interrupt_mode);
  1675. /* Would be good to use the net_dev name, but we're too early */
  1676. snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
  1677. pci_name(pci_dev));
  1678. efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
  1679. if (!efx->workqueue)
  1680. return -ENOMEM;
  1681. return 0;
  1682. }
  1683. static void efx_fini_struct(struct efx_nic *efx)
  1684. {
  1685. if (efx->workqueue) {
  1686. destroy_workqueue(efx->workqueue);
  1687. efx->workqueue = NULL;
  1688. }
  1689. }
  1690. /**************************************************************************
  1691. *
  1692. * PCI interface
  1693. *
  1694. **************************************************************************/
  1695. /* Main body of final NIC shutdown code
  1696. * This is called only at module unload (or hotplug removal).
  1697. */
  1698. static void efx_pci_remove_main(struct efx_nic *efx)
  1699. {
  1700. falcon_fini_interrupt(efx);
  1701. efx_fini_channels(efx);
  1702. efx_fini_port(efx);
  1703. efx_fini_napi(efx);
  1704. efx_remove_all(efx);
  1705. }
  1706. /* Final NIC shutdown
  1707. * This is called only at module unload (or hotplug removal).
  1708. */
  1709. static void efx_pci_remove(struct pci_dev *pci_dev)
  1710. {
  1711. struct efx_nic *efx;
  1712. efx = pci_get_drvdata(pci_dev);
  1713. if (!efx)
  1714. return;
  1715. /* Mark the NIC as fini, then stop the interface */
  1716. rtnl_lock();
  1717. efx->state = STATE_FINI;
  1718. dev_close(efx->net_dev);
  1719. /* Allow any queued efx_resets() to complete */
  1720. rtnl_unlock();
  1721. efx_unregister_netdev(efx);
  1722. efx_mtd_remove(efx);
  1723. /* Wait for any scheduled resets to complete. No more will be
  1724. * scheduled from this point because efx_stop_all() has been
  1725. * called, we are no longer registered with driverlink, and
  1726. * the net_device's have been removed. */
  1727. cancel_work_sync(&efx->reset_work);
  1728. efx_pci_remove_main(efx);
  1729. efx_fini_io(efx);
  1730. EFX_LOG(efx, "shutdown successful\n");
  1731. pci_set_drvdata(pci_dev, NULL);
  1732. efx_fini_struct(efx);
  1733. free_netdev(efx->net_dev);
  1734. };
  1735. /* Main body of NIC initialisation
  1736. * This is called at module load (or hotplug insertion, theoretically).
  1737. */
  1738. static int efx_pci_probe_main(struct efx_nic *efx)
  1739. {
  1740. int rc;
  1741. /* Do start-of-day initialisation */
  1742. rc = efx_probe_all(efx);
  1743. if (rc)
  1744. goto fail1;
  1745. rc = efx_init_napi(efx);
  1746. if (rc)
  1747. goto fail2;
  1748. rc = falcon_init_nic(efx);
  1749. if (rc) {
  1750. EFX_ERR(efx, "failed to initialise NIC\n");
  1751. goto fail3;
  1752. }
  1753. rc = efx_init_port(efx);
  1754. if (rc) {
  1755. EFX_ERR(efx, "failed to initialise port\n");
  1756. goto fail4;
  1757. }
  1758. efx_init_channels(efx);
  1759. rc = falcon_init_interrupt(efx);
  1760. if (rc)
  1761. goto fail5;
  1762. return 0;
  1763. fail5:
  1764. efx_fini_channels(efx);
  1765. efx_fini_port(efx);
  1766. fail4:
  1767. fail3:
  1768. efx_fini_napi(efx);
  1769. fail2:
  1770. efx_remove_all(efx);
  1771. fail1:
  1772. return rc;
  1773. }
  1774. /* NIC initialisation
  1775. *
  1776. * This is called at module load (or hotplug insertion,
  1777. * theoretically). It sets up PCI mappings, tests and resets the NIC,
  1778. * sets up and registers the network devices with the kernel and hooks
  1779. * the interrupt service routine. It does not prepare the device for
  1780. * transmission; this is left to the first time one of the network
  1781. * interfaces is brought up (i.e. efx_net_open).
  1782. */
  1783. static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
  1784. const struct pci_device_id *entry)
  1785. {
  1786. struct efx_nic_type *type = (struct efx_nic_type *) entry->driver_data;
  1787. struct net_device *net_dev;
  1788. struct efx_nic *efx;
  1789. int i, rc;
  1790. /* Allocate and initialise a struct net_device and struct efx_nic */
  1791. net_dev = alloc_etherdev(sizeof(*efx));
  1792. if (!net_dev)
  1793. return -ENOMEM;
  1794. net_dev->features |= (NETIF_F_IP_CSUM | NETIF_F_SG |
  1795. NETIF_F_HIGHDMA | NETIF_F_TSO |
  1796. NETIF_F_GRO);
  1797. /* Mask for features that also apply to VLAN devices */
  1798. net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
  1799. NETIF_F_HIGHDMA | NETIF_F_TSO);
  1800. efx = netdev_priv(net_dev);
  1801. pci_set_drvdata(pci_dev, efx);
  1802. rc = efx_init_struct(efx, type, pci_dev, net_dev);
  1803. if (rc)
  1804. goto fail1;
  1805. EFX_INFO(efx, "Solarflare Communications NIC detected\n");
  1806. /* Set up basic I/O (BAR mappings etc) */
  1807. rc = efx_init_io(efx);
  1808. if (rc)
  1809. goto fail2;
  1810. /* No serialisation is required with the reset path because
  1811. * we're in STATE_INIT. */
  1812. for (i = 0; i < 5; i++) {
  1813. rc = efx_pci_probe_main(efx);
  1814. /* Serialise against efx_reset(). No more resets will be
  1815. * scheduled since efx_stop_all() has been called, and we
  1816. * have not and never have been registered with either
  1817. * the rtnetlink or driverlink layers. */
  1818. cancel_work_sync(&efx->reset_work);
  1819. if (rc == 0) {
  1820. if (efx->reset_pending != RESET_TYPE_NONE) {
  1821. /* If there was a scheduled reset during
  1822. * probe, the NIC is probably hosed anyway */
  1823. efx_pci_remove_main(efx);
  1824. rc = -EIO;
  1825. } else {
  1826. break;
  1827. }
  1828. }
  1829. /* Retry if a recoverably reset event has been scheduled */
  1830. if ((efx->reset_pending != RESET_TYPE_INVISIBLE) &&
  1831. (efx->reset_pending != RESET_TYPE_ALL))
  1832. goto fail3;
  1833. efx->reset_pending = RESET_TYPE_NONE;
  1834. }
  1835. if (rc) {
  1836. EFX_ERR(efx, "Could not reset NIC\n");
  1837. goto fail4;
  1838. }
  1839. /* Switch to the running state before we expose the device to
  1840. * the OS. This is to ensure that the initial gathering of
  1841. * MAC stats succeeds. */
  1842. efx->state = STATE_RUNNING;
  1843. rc = efx_register_netdev(efx);
  1844. if (rc)
  1845. goto fail5;
  1846. EFX_LOG(efx, "initialisation successful\n");
  1847. rtnl_lock();
  1848. efx_mtd_probe(efx); /* allowed to fail */
  1849. rtnl_unlock();
  1850. return 0;
  1851. fail5:
  1852. efx_pci_remove_main(efx);
  1853. fail4:
  1854. fail3:
  1855. efx_fini_io(efx);
  1856. fail2:
  1857. efx_fini_struct(efx);
  1858. fail1:
  1859. EFX_LOG(efx, "initialisation failed. rc=%d\n", rc);
  1860. free_netdev(net_dev);
  1861. return rc;
  1862. }
  1863. static struct pci_driver efx_pci_driver = {
  1864. .name = EFX_DRIVER_NAME,
  1865. .id_table = efx_pci_table,
  1866. .probe = efx_pci_probe,
  1867. .remove = efx_pci_remove,
  1868. };
  1869. /**************************************************************************
  1870. *
  1871. * Kernel module interface
  1872. *
  1873. *************************************************************************/
  1874. module_param(interrupt_mode, uint, 0444);
  1875. MODULE_PARM_DESC(interrupt_mode,
  1876. "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
  1877. static int __init efx_init_module(void)
  1878. {
  1879. int rc;
  1880. printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
  1881. rc = register_netdevice_notifier(&efx_netdev_notifier);
  1882. if (rc)
  1883. goto err_notifier;
  1884. refill_workqueue = create_workqueue("sfc_refill");
  1885. if (!refill_workqueue) {
  1886. rc = -ENOMEM;
  1887. goto err_refill;
  1888. }
  1889. reset_workqueue = create_singlethread_workqueue("sfc_reset");
  1890. if (!reset_workqueue) {
  1891. rc = -ENOMEM;
  1892. goto err_reset;
  1893. }
  1894. rc = pci_register_driver(&efx_pci_driver);
  1895. if (rc < 0)
  1896. goto err_pci;
  1897. return 0;
  1898. err_pci:
  1899. destroy_workqueue(reset_workqueue);
  1900. err_reset:
  1901. destroy_workqueue(refill_workqueue);
  1902. err_refill:
  1903. unregister_netdevice_notifier(&efx_netdev_notifier);
  1904. err_notifier:
  1905. return rc;
  1906. }
  1907. static void __exit efx_exit_module(void)
  1908. {
  1909. printk(KERN_INFO "Solarflare NET driver unloading\n");
  1910. pci_unregister_driver(&efx_pci_driver);
  1911. destroy_workqueue(reset_workqueue);
  1912. destroy_workqueue(refill_workqueue);
  1913. unregister_netdevice_notifier(&efx_netdev_notifier);
  1914. }
  1915. module_init(efx_init_module);
  1916. module_exit(efx_exit_module);
  1917. MODULE_AUTHOR("Michael Brown <mbrown@fensystems.co.uk> and "
  1918. "Solarflare Communications");
  1919. MODULE_DESCRIPTION("Solarflare Communications network driver");
  1920. MODULE_LICENSE("GPL");
  1921. MODULE_DEVICE_TABLE(pci, efx_pci_table);