quirks.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include "pci.h"
  25. int isa_dma_bridge_buggy;
  26. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  27. int pci_pci_problems;
  28. EXPORT_SYMBOL(pci_pci_problems);
  29. int pcie_mch_quirk;
  30. EXPORT_SYMBOL(pcie_mch_quirk);
  31. #ifdef CONFIG_PCI_QUIRKS
  32. /* The Mellanox Tavor device gives false positive parity errors
  33. * Mark this device with a broken_parity_status, to allow
  34. * PCI scanning code to "skip" this now blacklisted device.
  35. */
  36. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  37. {
  38. dev->broken_parity_status = 1; /* This device gives false positives */
  39. }
  40. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  41. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  42. /* Deal with broken BIOS'es that neglect to enable passive release,
  43. which can cause problems in combination with the 82441FX/PPro MTRRs */
  44. static void quirk_passive_release(struct pci_dev *dev)
  45. {
  46. struct pci_dev *d = NULL;
  47. unsigned char dlc;
  48. /* We have to make sure a particular bit is set in the PIIX3
  49. ISA bridge, so we have to go out and find it. */
  50. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  51. pci_read_config_byte(d, 0x82, &dlc);
  52. if (!(dlc & 1<<1)) {
  53. dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
  54. dlc |= 1<<1;
  55. pci_write_config_byte(d, 0x82, dlc);
  56. }
  57. }
  58. }
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  60. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  61. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  62. but VIA don't answer queries. If you happen to have good contacts at VIA
  63. ask them for me please -- Alan
  64. This appears to be BIOS not version dependent. So presumably there is a
  65. chipset level fix */
  66. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  67. {
  68. if (!isa_dma_bridge_buggy) {
  69. isa_dma_bridge_buggy=1;
  70. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  71. }
  72. }
  73. /*
  74. * Its not totally clear which chipsets are the problematic ones
  75. * We know 82C586 and 82C596 variants are affected.
  76. */
  77. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  79. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  80. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  81. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  82. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  83. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  84. /*
  85. * Chipsets where PCI->PCI transfers vanish or hang
  86. */
  87. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  88. {
  89. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  90. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  91. pci_pci_problems |= PCIPCI_FAIL;
  92. }
  93. }
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  96. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  97. {
  98. u8 rev;
  99. pci_read_config_byte(dev, 0x08, &rev);
  100. if (rev == 0x13) {
  101. /* Erratum 24 */
  102. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  103. pci_pci_problems |= PCIAGP_FAIL;
  104. }
  105. }
  106. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  107. /*
  108. * Triton requires workarounds to be used by the drivers
  109. */
  110. static void __devinit quirk_triton(struct pci_dev *dev)
  111. {
  112. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  113. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  114. pci_pci_problems |= PCIPCI_TRITON;
  115. }
  116. }
  117. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  121. /*
  122. * VIA Apollo KT133 needs PCI latency patch
  123. * Made according to a windows driver based patch by George E. Breese
  124. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  125. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  126. * the info on which Mr Breese based his work.
  127. *
  128. * Updated based on further information from the site and also on
  129. * information provided by VIA
  130. */
  131. static void quirk_vialatency(struct pci_dev *dev)
  132. {
  133. struct pci_dev *p;
  134. u8 busarb;
  135. /* Ok we have a potential problem chipset here. Now see if we have
  136. a buggy southbridge */
  137. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  138. if (p!=NULL) {
  139. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  140. /* Check for buggy part revisions */
  141. if (p->revision < 0x40 || p->revision > 0x42)
  142. goto exit;
  143. } else {
  144. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  145. if (p==NULL) /* No problem parts */
  146. goto exit;
  147. /* Check for buggy part revisions */
  148. if (p->revision < 0x10 || p->revision > 0x12)
  149. goto exit;
  150. }
  151. /*
  152. * Ok we have the problem. Now set the PCI master grant to
  153. * occur every master grant. The apparent bug is that under high
  154. * PCI load (quite common in Linux of course) you can get data
  155. * loss when the CPU is held off the bus for 3 bus master requests
  156. * This happens to include the IDE controllers....
  157. *
  158. * VIA only apply this fix when an SB Live! is present but under
  159. * both Linux and Windows this isnt enough, and we have seen
  160. * corruption without SB Live! but with things like 3 UDMA IDE
  161. * controllers. So we ignore that bit of the VIA recommendation..
  162. */
  163. pci_read_config_byte(dev, 0x76, &busarb);
  164. /* Set bit 4 and bi 5 of byte 76 to 0x01
  165. "Master priority rotation on every PCI master grant */
  166. busarb &= ~(1<<5);
  167. busarb |= (1<<4);
  168. pci_write_config_byte(dev, 0x76, busarb);
  169. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  170. exit:
  171. pci_dev_put(p);
  172. }
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  176. /* Must restore this on a resume from RAM */
  177. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  179. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  180. /*
  181. * VIA Apollo VP3 needs ETBF on BT848/878
  182. */
  183. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  184. {
  185. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  186. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  187. pci_pci_problems |= PCIPCI_VIAETBF;
  188. }
  189. }
  190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  191. static void __devinit quirk_vsfx(struct pci_dev *dev)
  192. {
  193. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  194. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  195. pci_pci_problems |= PCIPCI_VSFX;
  196. }
  197. }
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  199. /*
  200. * Ali Magik requires workarounds to be used by the drivers
  201. * that DMA to AGP space. Latency must be set to 0xA and triton
  202. * workaround applied too
  203. * [Info kindly provided by ALi]
  204. */
  205. static void __init quirk_alimagik(struct pci_dev *dev)
  206. {
  207. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  208. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  209. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  210. }
  211. }
  212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  214. /*
  215. * Natoma has some interesting boundary conditions with Zoran stuff
  216. * at least
  217. */
  218. static void __devinit quirk_natoma(struct pci_dev *dev)
  219. {
  220. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  221. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  222. pci_pci_problems |= PCIPCI_NATOMA;
  223. }
  224. }
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  231. /*
  232. * This chip can cause PCI parity errors if config register 0xA0 is read
  233. * while DMAs are occurring.
  234. */
  235. static void __devinit quirk_citrine(struct pci_dev *dev)
  236. {
  237. dev->cfg_size = 0xA0;
  238. }
  239. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  240. /*
  241. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  242. * If it's needed, re-allocate the region.
  243. */
  244. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  245. {
  246. struct resource *r = &dev->resource[0];
  247. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  248. r->start = 0;
  249. r->end = 0x3ffffff;
  250. }
  251. }
  252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  254. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  255. unsigned size, int nr, const char *name)
  256. {
  257. region &= ~(size-1);
  258. if (region) {
  259. struct pci_bus_region bus_region;
  260. struct resource *res = dev->resource + nr;
  261. res->name = pci_name(dev);
  262. res->start = region;
  263. res->end = region + size - 1;
  264. res->flags = IORESOURCE_IO;
  265. /* Convert from PCI bus to resource space. */
  266. bus_region.start = res->start;
  267. bus_region.end = res->end;
  268. pcibios_bus_to_resource(dev, res, &bus_region);
  269. pci_claim_resource(dev, nr);
  270. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  271. }
  272. }
  273. /*
  274. * ATI Northbridge setups MCE the processor if you even
  275. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  276. */
  277. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  278. {
  279. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  280. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  281. request_region(0x3b0, 0x0C, "RadeonIGP");
  282. request_region(0x3d3, 0x01, "RadeonIGP");
  283. }
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  285. /*
  286. * Let's make the southbridge information explicit instead
  287. * of having to worry about people probing the ACPI areas,
  288. * for example.. (Yes, it happens, and if you read the wrong
  289. * ACPI register it will put the machine to sleep with no
  290. * way of waking it up again. Bummer).
  291. *
  292. * ALI M7101: Two IO regions pointed to by words at
  293. * 0xE0 (64 bytes of ACPI registers)
  294. * 0xE2 (32 bytes of SMB registers)
  295. */
  296. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  297. {
  298. u16 region;
  299. pci_read_config_word(dev, 0xE0, &region);
  300. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  301. pci_read_config_word(dev, 0xE2, &region);
  302. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  303. }
  304. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  305. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  306. {
  307. u32 devres;
  308. u32 mask, size, base;
  309. pci_read_config_dword(dev, port, &devres);
  310. if ((devres & enable) != enable)
  311. return;
  312. mask = (devres >> 16) & 15;
  313. base = devres & 0xffff;
  314. size = 16;
  315. for (;;) {
  316. unsigned bit = size >> 1;
  317. if ((bit & mask) == bit)
  318. break;
  319. size = bit;
  320. }
  321. /*
  322. * For now we only print it out. Eventually we'll want to
  323. * reserve it (at least if it's in the 0x1000+ range), but
  324. * let's get enough confirmation reports first.
  325. */
  326. base &= -size;
  327. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  328. }
  329. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  330. {
  331. u32 devres;
  332. u32 mask, size, base;
  333. pci_read_config_dword(dev, port, &devres);
  334. if ((devres & enable) != enable)
  335. return;
  336. base = devres & 0xffff0000;
  337. mask = (devres & 0x3f) << 16;
  338. size = 128 << 16;
  339. for (;;) {
  340. unsigned bit = size >> 1;
  341. if ((bit & mask) == bit)
  342. break;
  343. size = bit;
  344. }
  345. /*
  346. * For now we only print it out. Eventually we'll want to
  347. * reserve it, but let's get enough confirmation reports first.
  348. */
  349. base &= -size;
  350. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  351. }
  352. /*
  353. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  354. * 0x40 (64 bytes of ACPI registers)
  355. * 0x90 (16 bytes of SMB registers)
  356. * and a few strange programmable PIIX4 device resources.
  357. */
  358. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  359. {
  360. u32 region, res_a;
  361. pci_read_config_dword(dev, 0x40, &region);
  362. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  363. pci_read_config_dword(dev, 0x90, &region);
  364. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  365. /* Device resource A has enables for some of the other ones */
  366. pci_read_config_dword(dev, 0x5c, &res_a);
  367. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  368. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  369. /* Device resource D is just bitfields for static resources */
  370. /* Device 12 enabled? */
  371. if (res_a & (1 << 29)) {
  372. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  373. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  374. }
  375. /* Device 13 enabled? */
  376. if (res_a & (1 << 30)) {
  377. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  378. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  379. }
  380. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  381. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  382. }
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  385. /*
  386. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  387. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  388. * 0x58 (64 bytes of GPIO I/O space)
  389. */
  390. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  391. {
  392. u32 region;
  393. pci_read_config_dword(dev, 0x40, &region);
  394. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  395. pci_read_config_dword(dev, 0x58, &region);
  396. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  397. }
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  408. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  409. {
  410. u32 region;
  411. pci_read_config_dword(dev, 0x40, &region);
  412. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  413. pci_read_config_dword(dev, 0x48, &region);
  414. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  415. }
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
  427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
  428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
  429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
  430. /*
  431. * VIA ACPI: One IO region pointed to by longword at
  432. * 0x48 or 0x20 (256 bytes of ACPI registers)
  433. */
  434. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  435. {
  436. u32 region;
  437. if (dev->revision & 0x10) {
  438. pci_read_config_dword(dev, 0x48, &region);
  439. region &= PCI_BASE_ADDRESS_IO_MASK;
  440. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  441. }
  442. }
  443. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  444. /*
  445. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  446. * 0x48 (256 bytes of ACPI registers)
  447. * 0x70 (128 bytes of hardware monitoring register)
  448. * 0x90 (16 bytes of SMB registers)
  449. */
  450. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  451. {
  452. u16 hm;
  453. u32 smb;
  454. quirk_vt82c586_acpi(dev);
  455. pci_read_config_word(dev, 0x70, &hm);
  456. hm &= PCI_BASE_ADDRESS_IO_MASK;
  457. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  458. pci_read_config_dword(dev, 0x90, &smb);
  459. smb &= PCI_BASE_ADDRESS_IO_MASK;
  460. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  461. }
  462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  463. /*
  464. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  465. * 0x88 (128 bytes of power management registers)
  466. * 0xd0 (16 bytes of SMB registers)
  467. */
  468. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  469. {
  470. u16 pm, smb;
  471. pci_read_config_word(dev, 0x88, &pm);
  472. pm &= PCI_BASE_ADDRESS_IO_MASK;
  473. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  474. pci_read_config_word(dev, 0xd0, &smb);
  475. smb &= PCI_BASE_ADDRESS_IO_MASK;
  476. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  477. }
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  479. #ifdef CONFIG_X86_IO_APIC
  480. #include <asm/io_apic.h>
  481. /*
  482. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  483. * devices to the external APIC.
  484. *
  485. * TODO: When we have device-specific interrupt routers,
  486. * this code will go away from quirks.
  487. */
  488. static void quirk_via_ioapic(struct pci_dev *dev)
  489. {
  490. u8 tmp;
  491. if (nr_ioapics < 1)
  492. tmp = 0; /* nothing routed to external APIC */
  493. else
  494. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  495. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  496. tmp == 0 ? "Disa" : "Ena");
  497. /* Offset 0x58: External APIC IRQ output control */
  498. pci_write_config_byte (dev, 0x58, tmp);
  499. }
  500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  501. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  502. /*
  503. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  504. * This leads to doubled level interrupt rates.
  505. * Set this bit to get rid of cycle wastage.
  506. * Otherwise uncritical.
  507. */
  508. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  509. {
  510. u8 misc_control2;
  511. #define BYPASS_APIC_DEASSERT 8
  512. pci_read_config_byte(dev, 0x5B, &misc_control2);
  513. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  514. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  515. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  516. }
  517. }
  518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  519. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  520. /*
  521. * The AMD io apic can hang the box when an apic irq is masked.
  522. * We check all revs >= B0 (yet not in the pre production!) as the bug
  523. * is currently marked NoFix
  524. *
  525. * We have multiple reports of hangs with this chipset that went away with
  526. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  527. * of course. However the advice is demonstrably good even if so..
  528. */
  529. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  530. {
  531. if (dev->revision >= 0x02) {
  532. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  533. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  534. }
  535. }
  536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  537. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  538. {
  539. if (dev->devfn == 0 && dev->bus->number == 0)
  540. sis_apic_bug = 1;
  541. }
  542. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  543. #define AMD8131_revA0 0x01
  544. #define AMD8131_revB0 0x11
  545. #define AMD8131_MISC 0x40
  546. #define AMD8131_NIOAMODE_BIT 0
  547. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  548. {
  549. unsigned char tmp;
  550. if (nr_ioapics == 0)
  551. return;
  552. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  553. dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
  554. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  555. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  556. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  557. }
  558. }
  559. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  560. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  561. #endif /* CONFIG_X86_IO_APIC */
  562. /*
  563. * Some settings of MMRBC can lead to data corruption so block changes.
  564. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  565. */
  566. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  567. {
  568. if (dev->subordinate && dev->revision <= 0x12) {
  569. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  570. "disabling PCI-X MMRBC\n", dev->revision);
  571. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  572. }
  573. }
  574. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  575. /*
  576. * FIXME: it is questionable that quirk_via_acpi
  577. * is needed. It shows up as an ISA bridge, and does not
  578. * support the PCI_INTERRUPT_LINE register at all. Therefore
  579. * it seems like setting the pci_dev's 'irq' to the
  580. * value of the ACPI SCI interrupt is only done for convenience.
  581. * -jgarzik
  582. */
  583. static void __devinit quirk_via_acpi(struct pci_dev *d)
  584. {
  585. /*
  586. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  587. */
  588. u8 irq;
  589. pci_read_config_byte(d, 0x42, &irq);
  590. irq &= 0xf;
  591. if (irq && (irq != 2))
  592. d->irq = irq;
  593. }
  594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  596. /*
  597. * VIA bridges which have VLink
  598. */
  599. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  600. static void quirk_via_bridge(struct pci_dev *dev)
  601. {
  602. /* See what bridge we have and find the device ranges */
  603. switch (dev->device) {
  604. case PCI_DEVICE_ID_VIA_82C686:
  605. /* The VT82C686 is special, it attaches to PCI and can have
  606. any device number. All its subdevices are functions of
  607. that single device. */
  608. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  609. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  610. break;
  611. case PCI_DEVICE_ID_VIA_8237:
  612. case PCI_DEVICE_ID_VIA_8237A:
  613. via_vlink_dev_lo = 15;
  614. break;
  615. case PCI_DEVICE_ID_VIA_8235:
  616. via_vlink_dev_lo = 16;
  617. break;
  618. case PCI_DEVICE_ID_VIA_8231:
  619. case PCI_DEVICE_ID_VIA_8233_0:
  620. case PCI_DEVICE_ID_VIA_8233A:
  621. case PCI_DEVICE_ID_VIA_8233C_0:
  622. via_vlink_dev_lo = 17;
  623. break;
  624. }
  625. }
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  634. /**
  635. * quirk_via_vlink - VIA VLink IRQ number update
  636. * @dev: PCI device
  637. *
  638. * If the device we are dealing with is on a PIC IRQ we need to
  639. * ensure that the IRQ line register which usually is not relevant
  640. * for PCI cards, is actually written so that interrupts get sent
  641. * to the right place.
  642. * We only do this on systems where a VIA south bridge was detected,
  643. * and only for VIA devices on the motherboard (see quirk_via_bridge
  644. * above).
  645. */
  646. static void quirk_via_vlink(struct pci_dev *dev)
  647. {
  648. u8 irq, new_irq;
  649. /* Check if we have VLink at all */
  650. if (via_vlink_dev_lo == -1)
  651. return;
  652. new_irq = dev->irq;
  653. /* Don't quirk interrupts outside the legacy IRQ range */
  654. if (!new_irq || new_irq > 15)
  655. return;
  656. /* Internal device ? */
  657. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  658. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  659. return;
  660. /* This is an internal VLink device on a PIC interrupt. The BIOS
  661. ought to have set this but may not have, so we redo it */
  662. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  663. if (new_irq != irq) {
  664. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  665. irq, new_irq);
  666. udelay(15); /* unknown if delay really needed */
  667. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  668. }
  669. }
  670. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  671. /*
  672. * VIA VT82C598 has its device ID settable and many BIOSes
  673. * set it to the ID of VT82C597 for backward compatibility.
  674. * We need to switch it off to be able to recognize the real
  675. * type of the chip.
  676. */
  677. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  678. {
  679. pci_write_config_byte(dev, 0xfc, 0);
  680. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  681. }
  682. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  683. /*
  684. * CardBus controllers have a legacy base address that enables them
  685. * to respond as i82365 pcmcia controllers. We don't want them to
  686. * do this even if the Linux CardBus driver is not loaded, because
  687. * the Linux i82365 driver does not (and should not) handle CardBus.
  688. */
  689. static void quirk_cardbus_legacy(struct pci_dev *dev)
  690. {
  691. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  692. return;
  693. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  694. }
  695. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  696. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  697. /*
  698. * Following the PCI ordering rules is optional on the AMD762. I'm not
  699. * sure what the designers were smoking but let's not inhale...
  700. *
  701. * To be fair to AMD, it follows the spec by default, its BIOS people
  702. * who turn it off!
  703. */
  704. static void quirk_amd_ordering(struct pci_dev *dev)
  705. {
  706. u32 pcic;
  707. pci_read_config_dword(dev, 0x4C, &pcic);
  708. if ((pcic&6)!=6) {
  709. pcic |= 6;
  710. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  711. pci_write_config_dword(dev, 0x4C, pcic);
  712. pci_read_config_dword(dev, 0x84, &pcic);
  713. pcic |= (1<<23); /* Required in this mode */
  714. pci_write_config_dword(dev, 0x84, pcic);
  715. }
  716. }
  717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  718. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  719. /*
  720. * DreamWorks provided workaround for Dunord I-3000 problem
  721. *
  722. * This card decodes and responds to addresses not apparently
  723. * assigned to it. We force a larger allocation to ensure that
  724. * nothing gets put too close to it.
  725. */
  726. static void __devinit quirk_dunord ( struct pci_dev * dev )
  727. {
  728. struct resource *r = &dev->resource [1];
  729. r->start = 0;
  730. r->end = 0xffffff;
  731. }
  732. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  733. /*
  734. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  735. * is subtractive decoding (transparent), and does indicate this
  736. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  737. * instead of 0x01.
  738. */
  739. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  740. {
  741. dev->transparent = 1;
  742. }
  743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  745. /*
  746. * Common misconfiguration of the MediaGX/Geode PCI master that will
  747. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  748. * datasheets found at http://www.national.com/ds/GX for info on what
  749. * these bits do. <christer@weinigel.se>
  750. */
  751. static void quirk_mediagx_master(struct pci_dev *dev)
  752. {
  753. u8 reg;
  754. pci_read_config_byte(dev, 0x41, &reg);
  755. if (reg & 2) {
  756. reg &= ~2;
  757. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  758. pci_write_config_byte(dev, 0x41, reg);
  759. }
  760. }
  761. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  762. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  763. /*
  764. * Ensure C0 rev restreaming is off. This is normally done by
  765. * the BIOS but in the odd case it is not the results are corruption
  766. * hence the presence of a Linux check
  767. */
  768. static void quirk_disable_pxb(struct pci_dev *pdev)
  769. {
  770. u16 config;
  771. if (pdev->revision != 0x04) /* Only C0 requires this */
  772. return;
  773. pci_read_config_word(pdev, 0x40, &config);
  774. if (config & (1<<6)) {
  775. config &= ~(1<<6);
  776. pci_write_config_word(pdev, 0x40, config);
  777. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  778. }
  779. }
  780. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  781. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  782. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  783. {
  784. /* set sb600/sb700/sb800 sata to ahci mode */
  785. u8 tmp;
  786. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  787. if (tmp == 0x01) {
  788. pci_read_config_byte(pdev, 0x40, &tmp);
  789. pci_write_config_byte(pdev, 0x40, tmp|1);
  790. pci_write_config_byte(pdev, 0x9, 1);
  791. pci_write_config_byte(pdev, 0xa, 6);
  792. pci_write_config_byte(pdev, 0x40, tmp);
  793. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  794. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  795. }
  796. }
  797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  798. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  799. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  800. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  801. /*
  802. * Serverworks CSB5 IDE does not fully support native mode
  803. */
  804. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  805. {
  806. u8 prog;
  807. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  808. if (prog & 5) {
  809. prog &= ~5;
  810. pdev->class &= ~5;
  811. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  812. /* PCI layer will sort out resources */
  813. }
  814. }
  815. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  816. /*
  817. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  818. */
  819. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  820. {
  821. u8 prog;
  822. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  823. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  824. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  825. prog &= ~5;
  826. pdev->class &= ~5;
  827. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  828. }
  829. }
  830. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  831. /*
  832. * Some ATA devices break if put into D3
  833. */
  834. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  835. {
  836. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  837. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  838. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  839. }
  840. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  841. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  842. /* This was originally an Alpha specific thing, but it really fits here.
  843. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  844. */
  845. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  846. {
  847. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  848. }
  849. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  850. /*
  851. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  852. * is not activated. The myth is that Asus said that they do not want the
  853. * users to be irritated by just another PCI Device in the Win98 device
  854. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  855. * package 2.7.0 for details)
  856. *
  857. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  858. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  859. * becomes necessary to do this tweak in two steps -- the chosen trigger
  860. * is either the Host bridge (preferred) or on-board VGA controller.
  861. *
  862. * Note that we used to unhide the SMBus that way on Toshiba laptops
  863. * (Satellite A40 and Tecra M2) but then found that the thermal management
  864. * was done by SMM code, which could cause unsynchronized concurrent
  865. * accesses to the SMBus registers, with potentially bad effects. Thus you
  866. * should be very careful when adding new entries: if SMM is accessing the
  867. * Intel SMBus, this is a very good reason to leave it hidden.
  868. *
  869. * Likewise, many recent laptops use ACPI for thermal management. If the
  870. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  871. * natively, and keeping the SMBus hidden is the right thing to do. If you
  872. * are about to add an entry in the table below, please first disassemble
  873. * the DSDT and double-check that there is no code accessing the SMBus.
  874. */
  875. static int asus_hides_smbus;
  876. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  877. {
  878. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  879. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  880. switch(dev->subsystem_device) {
  881. case 0x8025: /* P4B-LX */
  882. case 0x8070: /* P4B */
  883. case 0x8088: /* P4B533 */
  884. case 0x1626: /* L3C notebook */
  885. asus_hides_smbus = 1;
  886. }
  887. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  888. switch(dev->subsystem_device) {
  889. case 0x80b1: /* P4GE-V */
  890. case 0x80b2: /* P4PE */
  891. case 0x8093: /* P4B533-V */
  892. asus_hides_smbus = 1;
  893. }
  894. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  895. switch(dev->subsystem_device) {
  896. case 0x8030: /* P4T533 */
  897. asus_hides_smbus = 1;
  898. }
  899. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  900. switch (dev->subsystem_device) {
  901. case 0x8070: /* P4G8X Deluxe */
  902. asus_hides_smbus = 1;
  903. }
  904. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  905. switch (dev->subsystem_device) {
  906. case 0x80c9: /* PU-DLS */
  907. asus_hides_smbus = 1;
  908. }
  909. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  910. switch (dev->subsystem_device) {
  911. case 0x1751: /* M2N notebook */
  912. case 0x1821: /* M5N notebook */
  913. asus_hides_smbus = 1;
  914. }
  915. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  916. switch (dev->subsystem_device) {
  917. case 0x184b: /* W1N notebook */
  918. case 0x186a: /* M6Ne notebook */
  919. asus_hides_smbus = 1;
  920. }
  921. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  922. switch (dev->subsystem_device) {
  923. case 0x80f2: /* P4P800-X */
  924. asus_hides_smbus = 1;
  925. }
  926. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  927. switch (dev->subsystem_device) {
  928. case 0x1882: /* M6V notebook */
  929. case 0x1977: /* A6VA notebook */
  930. asus_hides_smbus = 1;
  931. }
  932. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  933. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  934. switch(dev->subsystem_device) {
  935. case 0x088C: /* HP Compaq nc8000 */
  936. case 0x0890: /* HP Compaq nc6000 */
  937. asus_hides_smbus = 1;
  938. }
  939. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  940. switch (dev->subsystem_device) {
  941. case 0x12bc: /* HP D330L */
  942. case 0x12bd: /* HP D530 */
  943. asus_hides_smbus = 1;
  944. }
  945. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  946. switch (dev->subsystem_device) {
  947. case 0x12bf: /* HP xw4100 */
  948. asus_hides_smbus = 1;
  949. }
  950. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  951. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  952. switch(dev->subsystem_device) {
  953. case 0xC00C: /* Samsung P35 notebook */
  954. asus_hides_smbus = 1;
  955. }
  956. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  957. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  958. switch(dev->subsystem_device) {
  959. case 0x0058: /* Compaq Evo N620c */
  960. asus_hides_smbus = 1;
  961. }
  962. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  963. switch(dev->subsystem_device) {
  964. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  965. /* Motherboard doesn't have Host bridge
  966. * subvendor/subdevice IDs, therefore checking
  967. * its on-board VGA controller */
  968. asus_hides_smbus = 1;
  969. }
  970. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
  971. switch(dev->subsystem_device) {
  972. case 0x00b8: /* Compaq Evo D510 CMT */
  973. case 0x00b9: /* Compaq Evo D510 SFF */
  974. asus_hides_smbus = 1;
  975. }
  976. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  977. switch (dev->subsystem_device) {
  978. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  979. /* Motherboard doesn't have host bridge
  980. * subvendor/subdevice IDs, therefore checking
  981. * its on-board VGA controller */
  982. asus_hides_smbus = 1;
  983. }
  984. }
  985. }
  986. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  987. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  990. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  991. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  993. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  994. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  999. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1000. {
  1001. u16 val;
  1002. if (likely(!asus_hides_smbus))
  1003. return;
  1004. pci_read_config_word(dev, 0xF2, &val);
  1005. if (val & 0x8) {
  1006. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1007. pci_read_config_word(dev, 0xF2, &val);
  1008. if (val & 0x8)
  1009. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1010. else
  1011. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1012. }
  1013. }
  1014. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1015. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1016. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1017. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1018. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1020. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1021. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1022. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1023. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1024. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1025. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1026. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1027. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1028. /* It appears we just have one such device. If not, we have a warning */
  1029. static void __iomem *asus_rcba_base;
  1030. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1031. {
  1032. u32 rcba;
  1033. if (likely(!asus_hides_smbus))
  1034. return;
  1035. WARN_ON(asus_rcba_base);
  1036. pci_read_config_dword(dev, 0xF0, &rcba);
  1037. /* use bits 31:14, 16 kB aligned */
  1038. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1039. if (asus_rcba_base == NULL)
  1040. return;
  1041. }
  1042. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1043. {
  1044. u32 val;
  1045. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1046. return;
  1047. /* read the Function Disable register, dword mode only */
  1048. val = readl(asus_rcba_base + 0x3418);
  1049. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1050. }
  1051. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1052. {
  1053. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1054. return;
  1055. iounmap(asus_rcba_base);
  1056. asus_rcba_base = NULL;
  1057. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1058. }
  1059. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1060. {
  1061. asus_hides_smbus_lpc_ich6_suspend(dev);
  1062. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1063. asus_hides_smbus_lpc_ich6_resume(dev);
  1064. }
  1065. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1066. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1067. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1068. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1069. /*
  1070. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1071. */
  1072. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1073. {
  1074. u8 val = 0;
  1075. pci_read_config_byte(dev, 0x77, &val);
  1076. if (val & 0x10) {
  1077. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1078. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1079. }
  1080. }
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1082. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1083. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1084. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1085. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1086. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1087. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1088. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1089. /*
  1090. * ... This is further complicated by the fact that some SiS96x south
  1091. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1092. * spotted a compatible north bridge to make sure.
  1093. * (pci_find_device doesn't work yet)
  1094. *
  1095. * We can also enable the sis96x bit in the discovery register..
  1096. */
  1097. #define SIS_DETECT_REGISTER 0x40
  1098. static void quirk_sis_503(struct pci_dev *dev)
  1099. {
  1100. u8 reg;
  1101. u16 devid;
  1102. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1103. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1104. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1105. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1106. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1107. return;
  1108. }
  1109. /*
  1110. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1111. * hand in case it has already been processed.
  1112. * (depends on link order, which is apparently not guaranteed)
  1113. */
  1114. dev->device = devid;
  1115. quirk_sis_96x_smbus(dev);
  1116. }
  1117. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1118. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1119. /*
  1120. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1121. * and MC97 modem controller are disabled when a second PCI soundcard is
  1122. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1123. * -- bjd
  1124. */
  1125. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1126. {
  1127. u8 val;
  1128. int asus_hides_ac97 = 0;
  1129. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1130. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1131. asus_hides_ac97 = 1;
  1132. }
  1133. if (!asus_hides_ac97)
  1134. return;
  1135. pci_read_config_byte(dev, 0x50, &val);
  1136. if (val & 0xc0) {
  1137. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1138. pci_read_config_byte(dev, 0x50, &val);
  1139. if (val & 0xc0)
  1140. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1141. else
  1142. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1143. }
  1144. }
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1146. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1147. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1148. /*
  1149. * If we are using libata we can drive this chip properly but must
  1150. * do this early on to make the additional device appear during
  1151. * the PCI scanning.
  1152. */
  1153. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1154. {
  1155. u32 conf1, conf5, class;
  1156. u8 hdr;
  1157. /* Only poke fn 0 */
  1158. if (PCI_FUNC(pdev->devfn))
  1159. return;
  1160. pci_read_config_dword(pdev, 0x40, &conf1);
  1161. pci_read_config_dword(pdev, 0x80, &conf5);
  1162. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1163. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1164. switch (pdev->device) {
  1165. case PCI_DEVICE_ID_JMICRON_JMB360:
  1166. /* The controller should be in single function ahci mode */
  1167. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1168. break;
  1169. case PCI_DEVICE_ID_JMICRON_JMB365:
  1170. case PCI_DEVICE_ID_JMICRON_JMB366:
  1171. /* Redirect IDE second PATA port to the right spot */
  1172. conf5 |= (1 << 24);
  1173. /* Fall through */
  1174. case PCI_DEVICE_ID_JMICRON_JMB361:
  1175. case PCI_DEVICE_ID_JMICRON_JMB363:
  1176. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1177. /* Set the class codes correctly and then direct IDE 0 */
  1178. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1179. break;
  1180. case PCI_DEVICE_ID_JMICRON_JMB368:
  1181. /* The controller should be in single function IDE mode */
  1182. conf1 |= 0x00C00000; /* Set 22, 23 */
  1183. break;
  1184. }
  1185. pci_write_config_dword(pdev, 0x40, conf1);
  1186. pci_write_config_dword(pdev, 0x80, conf5);
  1187. /* Update pdev accordingly */
  1188. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1189. pdev->hdr_type = hdr & 0x7f;
  1190. pdev->multifunction = !!(hdr & 0x80);
  1191. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1192. pdev->class = class >> 8;
  1193. }
  1194. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1195. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1196. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1197. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1198. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1199. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1200. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1201. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1202. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1203. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1204. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1205. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1206. #endif
  1207. #ifdef CONFIG_X86_IO_APIC
  1208. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1209. {
  1210. int i;
  1211. if ((pdev->class >> 8) != 0xff00)
  1212. return;
  1213. /* the first BAR is the location of the IO APIC...we must
  1214. * not touch this (and it's already covered by the fixmap), so
  1215. * forcibly insert it into the resource tree */
  1216. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1217. insert_resource(&iomem_resource, &pdev->resource[0]);
  1218. /* The next five BARs all seem to be rubbish, so just clean
  1219. * them out */
  1220. for (i=1; i < 6; i++) {
  1221. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1222. }
  1223. }
  1224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1225. #endif
  1226. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1227. {
  1228. pcie_mch_quirk = 1;
  1229. }
  1230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1232. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1233. /*
  1234. * It's possible for the MSI to get corrupted if shpc and acpi
  1235. * are used together on certain PXH-based systems.
  1236. */
  1237. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1238. {
  1239. pci_msi_off(dev);
  1240. dev->no_msi = 1;
  1241. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1242. }
  1243. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1244. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1245. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1246. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1247. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1248. /*
  1249. * Some Intel PCI Express chipsets have trouble with downstream
  1250. * device power management.
  1251. */
  1252. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1253. {
  1254. pci_pm_d3_delay = 120;
  1255. dev->no_d1d2 = 1;
  1256. }
  1257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1264. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1278. /*
  1279. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1280. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1281. * Re-allocate the region if needed...
  1282. */
  1283. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1284. {
  1285. struct resource *r = &dev->resource[0];
  1286. if (r->start & 0x8) {
  1287. r->start = 0;
  1288. r->end = 0xf;
  1289. }
  1290. }
  1291. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1292. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1293. quirk_tc86c001_ide);
  1294. static void __devinit quirk_netmos(struct pci_dev *dev)
  1295. {
  1296. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1297. unsigned int num_serial = dev->subsystem_device & 0xf;
  1298. /*
  1299. * These Netmos parts are multiport serial devices with optional
  1300. * parallel ports. Even when parallel ports are present, they
  1301. * are identified as class SERIAL, which means the serial driver
  1302. * will claim them. To prevent this, mark them as class OTHER.
  1303. * These combo devices should be claimed by parport_serial.
  1304. *
  1305. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1306. * of parallel ports and <S> is the number of serial ports.
  1307. */
  1308. switch (dev->device) {
  1309. case PCI_DEVICE_ID_NETMOS_9735:
  1310. case PCI_DEVICE_ID_NETMOS_9745:
  1311. case PCI_DEVICE_ID_NETMOS_9835:
  1312. case PCI_DEVICE_ID_NETMOS_9845:
  1313. case PCI_DEVICE_ID_NETMOS_9855:
  1314. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1315. num_parallel) {
  1316. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1317. "%u serial); changing class SERIAL to OTHER "
  1318. "(use parport_serial)\n",
  1319. dev->device, num_parallel, num_serial);
  1320. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1321. (dev->class & 0xff);
  1322. }
  1323. }
  1324. }
  1325. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1326. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1327. {
  1328. u16 command, pmcsr;
  1329. u8 __iomem *csr;
  1330. u8 cmd_hi;
  1331. int pm;
  1332. switch (dev->device) {
  1333. /* PCI IDs taken from drivers/net/e100.c */
  1334. case 0x1029:
  1335. case 0x1030 ... 0x1034:
  1336. case 0x1038 ... 0x103E:
  1337. case 0x1050 ... 0x1057:
  1338. case 0x1059:
  1339. case 0x1064 ... 0x106B:
  1340. case 0x1091 ... 0x1095:
  1341. case 0x1209:
  1342. case 0x1229:
  1343. case 0x2449:
  1344. case 0x2459:
  1345. case 0x245D:
  1346. case 0x27DC:
  1347. break;
  1348. default:
  1349. return;
  1350. }
  1351. /*
  1352. * Some firmware hands off the e100 with interrupts enabled,
  1353. * which can cause a flood of interrupts if packets are
  1354. * received before the driver attaches to the device. So
  1355. * disable all e100 interrupts here. The driver will
  1356. * re-enable them when it's ready.
  1357. */
  1358. pci_read_config_word(dev, PCI_COMMAND, &command);
  1359. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1360. return;
  1361. /*
  1362. * Check that the device is in the D0 power state. If it's not,
  1363. * there is no point to look any further.
  1364. */
  1365. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1366. if (pm) {
  1367. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1368. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1369. return;
  1370. }
  1371. /* Convert from PCI bus to resource space. */
  1372. csr = ioremap(pci_resource_start(dev, 0), 8);
  1373. if (!csr) {
  1374. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1375. return;
  1376. }
  1377. cmd_hi = readb(csr + 3);
  1378. if (cmd_hi == 0) {
  1379. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1380. "disabling\n");
  1381. writeb(1, csr + 3);
  1382. }
  1383. iounmap(csr);
  1384. }
  1385. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1386. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1387. {
  1388. /* rev 1 ncr53c810 chips don't set the class at all which means
  1389. * they don't get their resources remapped. Fix that here.
  1390. */
  1391. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1392. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1393. dev->class = PCI_CLASS_STORAGE_SCSI;
  1394. }
  1395. }
  1396. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1397. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1398. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1399. {
  1400. u16 en1k;
  1401. u8 io_base_lo, io_limit_lo;
  1402. unsigned long base, limit;
  1403. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1404. pci_read_config_word(dev, 0x40, &en1k);
  1405. if (en1k & 0x200) {
  1406. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1407. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1408. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1409. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1410. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1411. if (base <= limit) {
  1412. res->start = base;
  1413. res->end = limit + 0x3ff;
  1414. }
  1415. }
  1416. }
  1417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1418. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1419. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1420. * in drivers/pci/setup-bus.c
  1421. */
  1422. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1423. {
  1424. u16 en1k, iobl_adr, iobl_adr_1k;
  1425. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1426. pci_read_config_word(dev, 0x40, &en1k);
  1427. if (en1k & 0x200) {
  1428. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1429. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1430. if (iobl_adr != iobl_adr_1k) {
  1431. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1432. iobl_adr,iobl_adr_1k);
  1433. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1434. }
  1435. }
  1436. }
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1438. /* Under some circumstances, AER is not linked with extended capabilities.
  1439. * Force it to be linked by setting the corresponding control bit in the
  1440. * config space.
  1441. */
  1442. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1443. {
  1444. uint8_t b;
  1445. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1446. if (!(b & 0x20)) {
  1447. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1448. dev_info(&dev->dev,
  1449. "Linking AER extended capability\n");
  1450. }
  1451. }
  1452. }
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1454. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1455. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1456. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1457. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1458. {
  1459. /*
  1460. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1461. * which causes unspecified timing errors with a VT6212L on the PCI
  1462. * bus leading to USB2.0 packet loss. The defaults are that these
  1463. * features are turned off but some BIOSes turn them on.
  1464. */
  1465. uint8_t b;
  1466. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1467. if (b & 0x40) {
  1468. /* Turn off PCI Bus Parking */
  1469. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1470. dev_info(&dev->dev,
  1471. "Disabling VIA CX700 PCI parking\n");
  1472. }
  1473. }
  1474. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1475. if (b != 0) {
  1476. /* Turn off PCI Master read caching */
  1477. pci_write_config_byte(dev, 0x72, 0x0);
  1478. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1479. pci_write_config_byte(dev, 0x75, 0x1);
  1480. /* Disable "Read FIFO Timer" */
  1481. pci_write_config_byte(dev, 0x77, 0x0);
  1482. dev_info(&dev->dev,
  1483. "Disabling VIA CX700 PCI caching\n");
  1484. }
  1485. }
  1486. }
  1487. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1488. /*
  1489. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1490. * VPD end tag will hang the device. This problem was initially
  1491. * observed when a vpd entry was created in sysfs
  1492. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1493. * will dump 32k of data. Reading a full 32k will cause an access
  1494. * beyond the VPD end tag causing the device to hang. Once the device
  1495. * is hung, the bnx2 driver will not be able to reset the device.
  1496. * We believe that it is legal to read beyond the end tag and
  1497. * therefore the solution is to limit the read/write length.
  1498. */
  1499. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1500. {
  1501. /*
  1502. * Only disable the VPD capability for 5706, 5706S, 5708,
  1503. * 5708S and 5709 rev. A
  1504. */
  1505. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1506. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1507. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1508. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1509. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1510. (dev->revision & 0xf0) == 0x0)) {
  1511. if (dev->vpd)
  1512. dev->vpd->len = 0x80;
  1513. }
  1514. }
  1515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1516. PCI_DEVICE_ID_NX2_5706,
  1517. quirk_brcm_570x_limit_vpd);
  1518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1519. PCI_DEVICE_ID_NX2_5706S,
  1520. quirk_brcm_570x_limit_vpd);
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1522. PCI_DEVICE_ID_NX2_5708,
  1523. quirk_brcm_570x_limit_vpd);
  1524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1525. PCI_DEVICE_ID_NX2_5708S,
  1526. quirk_brcm_570x_limit_vpd);
  1527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1528. PCI_DEVICE_ID_NX2_5709,
  1529. quirk_brcm_570x_limit_vpd);
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1531. PCI_DEVICE_ID_NX2_5709S,
  1532. quirk_brcm_570x_limit_vpd);
  1533. #ifdef CONFIG_PCI_MSI
  1534. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1535. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1536. * some other busses controlled by the chipset even if Linux is not
  1537. * aware of it. Instead of setting the flag on all busses in the
  1538. * machine, simply disable MSI globally.
  1539. */
  1540. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1541. {
  1542. pci_no_msi();
  1543. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1544. }
  1545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1546. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1547. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1548. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1550. /* Disable MSI on chipsets that are known to not support it */
  1551. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1552. {
  1553. if (dev->subordinate) {
  1554. dev_warn(&dev->dev, "MSI quirk detected; "
  1555. "subordinate MSI disabled\n");
  1556. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1557. }
  1558. }
  1559. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1560. /* Go through the list of Hypertransport capabilities and
  1561. * return 1 if a HT MSI capability is found and enabled */
  1562. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1563. {
  1564. int pos, ttl = 48;
  1565. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1566. while (pos && ttl--) {
  1567. u8 flags;
  1568. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1569. &flags) == 0)
  1570. {
  1571. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1572. flags & HT_MSI_FLAGS_ENABLE ?
  1573. "enabled" : "disabled");
  1574. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1575. }
  1576. pos = pci_find_next_ht_capability(dev, pos,
  1577. HT_CAPTYPE_MSI_MAPPING);
  1578. }
  1579. return 0;
  1580. }
  1581. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1582. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1583. {
  1584. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1585. dev_warn(&dev->dev, "MSI quirk detected; "
  1586. "subordinate MSI disabled\n");
  1587. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1588. }
  1589. }
  1590. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1591. quirk_msi_ht_cap);
  1592. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1593. * MSI are supported if the MSI capability set in any of these mappings.
  1594. */
  1595. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1596. {
  1597. struct pci_dev *pdev;
  1598. if (!dev->subordinate)
  1599. return;
  1600. /* check HT MSI cap on this chipset and the root one.
  1601. * a single one having MSI is enough to be sure that MSI are supported.
  1602. */
  1603. pdev = pci_get_slot(dev->bus, 0);
  1604. if (!pdev)
  1605. return;
  1606. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1607. dev_warn(&dev->dev, "MSI quirk detected; "
  1608. "subordinate MSI disabled\n");
  1609. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1610. }
  1611. pci_dev_put(pdev);
  1612. }
  1613. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1614. quirk_nvidia_ck804_msi_ht_cap);
  1615. /* Force enable MSI mapping capability on HT bridges */
  1616. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1617. {
  1618. int pos, ttl = 48;
  1619. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1620. while (pos && ttl--) {
  1621. u8 flags;
  1622. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1623. &flags) == 0) {
  1624. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1625. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1626. flags | HT_MSI_FLAGS_ENABLE);
  1627. }
  1628. pos = pci_find_next_ht_capability(dev, pos,
  1629. HT_CAPTYPE_MSI_MAPPING);
  1630. }
  1631. }
  1632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1633. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1634. ht_enable_msi_mapping);
  1635. static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
  1636. {
  1637. struct pci_dev *host_bridge;
  1638. int pos, ttl = 48;
  1639. /*
  1640. * HT MSI mapping should be disabled on devices that are below
  1641. * a non-Hypertransport host bridge. Locate the host bridge...
  1642. */
  1643. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  1644. if (host_bridge == NULL) {
  1645. dev_warn(&dev->dev,
  1646. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  1647. return;
  1648. }
  1649. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1650. if (pos != 0) {
  1651. /* Host bridge is to HT */
  1652. ht_enable_msi_mapping(dev);
  1653. return;
  1654. }
  1655. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  1656. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1657. while (pos && ttl--) {
  1658. u8 flags;
  1659. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1660. &flags) == 0) {
  1661. dev_info(&dev->dev, "Disabling HT MSI mapping");
  1662. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1663. flags & ~HT_MSI_FLAGS_ENABLE);
  1664. }
  1665. pos = pci_find_next_ht_capability(dev, pos,
  1666. HT_CAPTYPE_MSI_MAPPING);
  1667. }
  1668. }
  1669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1671. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1672. {
  1673. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1674. }
  1675. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  1676. {
  1677. struct pci_dev *p;
  1678. /* SB700 MSI issue will be fixed at HW level from revision A21,
  1679. * we need check PCI REVISION ID of SMBus controller to get SB700
  1680. * revision.
  1681. */
  1682. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  1683. NULL);
  1684. if (!p)
  1685. return;
  1686. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  1687. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1688. pci_dev_put(p);
  1689. }
  1690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1691. PCI_DEVICE_ID_TIGON3_5780,
  1692. quirk_msi_intx_disable_bug);
  1693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1694. PCI_DEVICE_ID_TIGON3_5780S,
  1695. quirk_msi_intx_disable_bug);
  1696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1697. PCI_DEVICE_ID_TIGON3_5714,
  1698. quirk_msi_intx_disable_bug);
  1699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1700. PCI_DEVICE_ID_TIGON3_5714S,
  1701. quirk_msi_intx_disable_bug);
  1702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1703. PCI_DEVICE_ID_TIGON3_5715,
  1704. quirk_msi_intx_disable_bug);
  1705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1706. PCI_DEVICE_ID_TIGON3_5715S,
  1707. quirk_msi_intx_disable_bug);
  1708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1709. quirk_msi_intx_disable_ati_bug);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1711. quirk_msi_intx_disable_ati_bug);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1713. quirk_msi_intx_disable_ati_bug);
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1715. quirk_msi_intx_disable_ati_bug);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1717. quirk_msi_intx_disable_ati_bug);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1719. quirk_msi_intx_disable_bug);
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1721. quirk_msi_intx_disable_bug);
  1722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1723. quirk_msi_intx_disable_bug);
  1724. #endif /* CONFIG_PCI_MSI */
  1725. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1726. {
  1727. while (f < end) {
  1728. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1729. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1730. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  1731. f->hook(dev);
  1732. }
  1733. f++;
  1734. }
  1735. }
  1736. extern struct pci_fixup __start_pci_fixups_early[];
  1737. extern struct pci_fixup __end_pci_fixups_early[];
  1738. extern struct pci_fixup __start_pci_fixups_header[];
  1739. extern struct pci_fixup __end_pci_fixups_header[];
  1740. extern struct pci_fixup __start_pci_fixups_final[];
  1741. extern struct pci_fixup __end_pci_fixups_final[];
  1742. extern struct pci_fixup __start_pci_fixups_enable[];
  1743. extern struct pci_fixup __end_pci_fixups_enable[];
  1744. extern struct pci_fixup __start_pci_fixups_resume[];
  1745. extern struct pci_fixup __end_pci_fixups_resume[];
  1746. extern struct pci_fixup __start_pci_fixups_resume_early[];
  1747. extern struct pci_fixup __end_pci_fixups_resume_early[];
  1748. extern struct pci_fixup __start_pci_fixups_suspend[];
  1749. extern struct pci_fixup __end_pci_fixups_suspend[];
  1750. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1751. {
  1752. struct pci_fixup *start, *end;
  1753. switch(pass) {
  1754. case pci_fixup_early:
  1755. start = __start_pci_fixups_early;
  1756. end = __end_pci_fixups_early;
  1757. break;
  1758. case pci_fixup_header:
  1759. start = __start_pci_fixups_header;
  1760. end = __end_pci_fixups_header;
  1761. break;
  1762. case pci_fixup_final:
  1763. start = __start_pci_fixups_final;
  1764. end = __end_pci_fixups_final;
  1765. break;
  1766. case pci_fixup_enable:
  1767. start = __start_pci_fixups_enable;
  1768. end = __end_pci_fixups_enable;
  1769. break;
  1770. case pci_fixup_resume:
  1771. start = __start_pci_fixups_resume;
  1772. end = __end_pci_fixups_resume;
  1773. break;
  1774. case pci_fixup_resume_early:
  1775. start = __start_pci_fixups_resume_early;
  1776. end = __end_pci_fixups_resume_early;
  1777. break;
  1778. case pci_fixup_suspend:
  1779. start = __start_pci_fixups_suspend;
  1780. end = __end_pci_fixups_suspend;
  1781. break;
  1782. default:
  1783. /* stupid compiler warning, you would think with an enum... */
  1784. return;
  1785. }
  1786. pci_do_fixups(dev, start, end);
  1787. }
  1788. #else
  1789. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
  1790. #endif
  1791. EXPORT_SYMBOL(pci_fixup_device);