rtl8187_rtl8225.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992
  1. /*
  2. * Radio tuning for RTL8225 on RTL8187
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8187 driver, which is:
  8. * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Magic delays, register offsets, and phy value tables below are
  11. * taken from the original r8187 driver sources. Thanks to Realtek
  12. * for their support!
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/usb.h>
  20. #include <net/mac80211.h>
  21. #include "rtl8187.h"
  22. #include "rtl8187_rtl8225.h"
  23. static void rtl8225_write_bitbang(struct ieee80211_hw *dev, u8 addr, u16 data)
  24. {
  25. struct rtl8187_priv *priv = dev->priv;
  26. u16 reg80, reg84, reg82;
  27. u32 bangdata;
  28. int i;
  29. bangdata = (data << 4) | (addr & 0xf);
  30. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
  31. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  32. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
  33. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  34. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7);
  35. udelay(10);
  36. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  37. udelay(2);
  38. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  39. udelay(10);
  40. for (i = 15; i >= 0; i--) {
  41. u16 reg = reg80 | (bangdata & (1 << i)) >> i;
  42. if (i & 1)
  43. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  44. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  45. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  46. if (!(i & 1))
  47. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  48. }
  49. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  50. udelay(10);
  51. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  52. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  53. msleep(2);
  54. }
  55. static void rtl8225_write_8051(struct ieee80211_hw *dev, u8 addr, __le16 data)
  56. {
  57. struct rtl8187_priv *priv = dev->priv;
  58. u16 reg80, reg82, reg84;
  59. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  60. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  61. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  62. reg80 &= ~(0x3 << 2);
  63. reg84 &= ~0xF;
  64. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x0007);
  65. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x0007);
  66. udelay(10);
  67. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  68. udelay(2);
  69. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  70. udelay(10);
  71. usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
  72. RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
  73. addr, 0x8225, &data, sizeof(data), HZ / 2);
  74. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  75. udelay(10);
  76. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  77. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  78. msleep(2);
  79. }
  80. static void rtl8225_write(struct ieee80211_hw *dev, u8 addr, u16 data)
  81. {
  82. struct rtl8187_priv *priv = dev->priv;
  83. if (priv->asic_rev)
  84. rtl8225_write_8051(dev, addr, cpu_to_le16(data));
  85. else
  86. rtl8225_write_bitbang(dev, addr, data);
  87. }
  88. static u16 rtl8225_read(struct ieee80211_hw *dev, u8 addr)
  89. {
  90. struct rtl8187_priv *priv = dev->priv;
  91. u16 reg80, reg82, reg84, out;
  92. int i;
  93. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  94. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  95. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  96. reg80 &= ~0xF;
  97. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
  98. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
  99. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  100. udelay(4);
  101. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  102. udelay(5);
  103. for (i = 4; i >= 0; i--) {
  104. u16 reg = reg80 | ((addr >> i) & 1);
  105. if (!(i & 1)) {
  106. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  107. udelay(1);
  108. }
  109. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  110. reg | (1 << 1));
  111. udelay(2);
  112. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  113. reg | (1 << 1));
  114. udelay(2);
  115. if (i & 1) {
  116. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  117. udelay(1);
  118. }
  119. }
  120. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  121. reg80 | (1 << 3) | (1 << 1));
  122. udelay(2);
  123. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  124. reg80 | (1 << 3));
  125. udelay(2);
  126. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  127. reg80 | (1 << 3));
  128. udelay(2);
  129. out = 0;
  130. for (i = 11; i >= 0; i--) {
  131. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  132. reg80 | (1 << 3));
  133. udelay(1);
  134. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  135. reg80 | (1 << 3) | (1 << 1));
  136. udelay(2);
  137. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  138. reg80 | (1 << 3) | (1 << 1));
  139. udelay(2);
  140. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  141. reg80 | (1 << 3) | (1 << 1));
  142. udelay(2);
  143. if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
  144. out |= 1 << i;
  145. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  146. reg80 | (1 << 3));
  147. udelay(2);
  148. }
  149. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  150. reg80 | (1 << 3) | (1 << 2));
  151. udelay(2);
  152. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
  153. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  154. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
  155. return out;
  156. }
  157. static const u16 rtl8225bcd_rxgain[] = {
  158. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  159. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  160. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  161. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  162. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  163. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  164. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  165. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  166. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  167. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  168. 0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
  169. 0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
  170. };
  171. static const u8 rtl8225_agc[] = {
  172. 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
  173. 0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
  174. 0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
  175. 0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
  176. 0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
  177. 0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
  178. 0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
  179. 0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
  180. 0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
  181. 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
  182. 0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
  183. 0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
  184. 0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
  185. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  186. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  187. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
  188. };
  189. static const u8 rtl8225_gain[] = {
  190. 0x23, 0x88, 0x7c, 0xa5, /* -82dBm */
  191. 0x23, 0x88, 0x7c, 0xb5, /* -82dBm */
  192. 0x23, 0x88, 0x7c, 0xc5, /* -82dBm */
  193. 0x33, 0x80, 0x79, 0xc5, /* -78dBm */
  194. 0x43, 0x78, 0x76, 0xc5, /* -74dBm */
  195. 0x53, 0x60, 0x73, 0xc5, /* -70dBm */
  196. 0x63, 0x58, 0x70, 0xc5, /* -66dBm */
  197. };
  198. static const u8 rtl8225_threshold[] = {
  199. 0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
  200. };
  201. static const u8 rtl8225_tx_gain_cck_ofdm[] = {
  202. 0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
  203. };
  204. static const u8 rtl8225_tx_power_cck[] = {
  205. 0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
  206. 0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
  207. 0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
  208. 0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
  209. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
  210. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
  211. };
  212. static const u8 rtl8225_tx_power_cck_ch14[] = {
  213. 0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
  214. 0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
  215. 0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
  216. 0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
  217. 0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
  218. 0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
  219. };
  220. static const u8 rtl8225_tx_power_ofdm[] = {
  221. 0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
  222. };
  223. static const u32 rtl8225_chan[] = {
  224. 0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
  225. 0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
  226. };
  227. static void rtl8225_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  228. {
  229. struct rtl8187_priv *priv = dev->priv;
  230. u8 cck_power, ofdm_power;
  231. const u8 *tmp;
  232. u32 reg;
  233. int i;
  234. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  235. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  236. cck_power = min(cck_power, (u8)11);
  237. ofdm_power = min(ofdm_power, (u8)35);
  238. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  239. rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
  240. if (channel == 14)
  241. tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
  242. else
  243. tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
  244. for (i = 0; i < 8; i++)
  245. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  246. msleep(1); // FIXME: optional?
  247. /* anaparam2 on */
  248. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  249. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  250. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  251. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  252. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  253. RTL8187_RTL8225_ANAPARAM2_ON);
  254. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  255. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  256. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  257. rtl8225_write_phy_ofdm(dev, 2, 0x42);
  258. rtl8225_write_phy_ofdm(dev, 6, 0x00);
  259. rtl8225_write_phy_ofdm(dev, 8, 0x00);
  260. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  261. rtl8225_tx_gain_cck_ofdm[ofdm_power / 6] >> 1);
  262. tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
  263. rtl8225_write_phy_ofdm(dev, 5, *tmp);
  264. rtl8225_write_phy_ofdm(dev, 7, *tmp);
  265. msleep(1);
  266. }
  267. static void rtl8225_rf_init(struct ieee80211_hw *dev)
  268. {
  269. struct rtl8187_priv *priv = dev->priv;
  270. int i;
  271. rtl8225_write(dev, 0x0, 0x067); msleep(1);
  272. rtl8225_write(dev, 0x1, 0xFE0); msleep(1);
  273. rtl8225_write(dev, 0x2, 0x44D); msleep(1);
  274. rtl8225_write(dev, 0x3, 0x441); msleep(1);
  275. rtl8225_write(dev, 0x4, 0x486); msleep(1);
  276. rtl8225_write(dev, 0x5, 0xBC0); msleep(1);
  277. rtl8225_write(dev, 0x6, 0xAE6); msleep(1);
  278. rtl8225_write(dev, 0x7, 0x82A); msleep(1);
  279. rtl8225_write(dev, 0x8, 0x01F); msleep(1);
  280. rtl8225_write(dev, 0x9, 0x334); msleep(1);
  281. rtl8225_write(dev, 0xA, 0xFD4); msleep(1);
  282. rtl8225_write(dev, 0xB, 0x391); msleep(1);
  283. rtl8225_write(dev, 0xC, 0x050); msleep(1);
  284. rtl8225_write(dev, 0xD, 0x6DB); msleep(1);
  285. rtl8225_write(dev, 0xE, 0x029); msleep(1);
  286. rtl8225_write(dev, 0xF, 0x914); msleep(100);
  287. rtl8225_write(dev, 0x2, 0xC4D); msleep(200);
  288. rtl8225_write(dev, 0x2, 0x44D); msleep(200);
  289. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  290. rtl8225_write(dev, 0x02, 0x0c4d);
  291. msleep(200);
  292. rtl8225_write(dev, 0x02, 0x044d);
  293. msleep(100);
  294. if (!(rtl8225_read(dev, 6) & (1 << 7)))
  295. printk(KERN_WARNING "%s: RF Calibration Failed! %x\n",
  296. wiphy_name(dev->wiphy), rtl8225_read(dev, 6));
  297. }
  298. rtl8225_write(dev, 0x0, 0x127);
  299. for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
  300. rtl8225_write(dev, 0x1, i + 1);
  301. rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
  302. }
  303. rtl8225_write(dev, 0x0, 0x027);
  304. rtl8225_write(dev, 0x0, 0x22F);
  305. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  306. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  307. msleep(1);
  308. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  309. msleep(1);
  310. }
  311. msleep(1);
  312. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
  313. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
  314. rtl8225_write_phy_ofdm(dev, 0x02, 0x42); msleep(1);
  315. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
  316. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
  317. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
  318. rtl8225_write_phy_ofdm(dev, 0x06, 0x40); msleep(1);
  319. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
  320. rtl8225_write_phy_ofdm(dev, 0x08, 0x40); msleep(1);
  321. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
  322. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); msleep(1);
  323. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
  324. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
  325. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
  326. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
  327. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
  328. rtl8225_write_phy_ofdm(dev, 0x11, 0x06); msleep(1);
  329. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
  330. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
  331. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
  332. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
  333. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
  334. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
  335. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
  336. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
  337. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
  338. rtl8225_write_phy_ofdm(dev, 0x1b, 0x76); msleep(1);
  339. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
  340. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95); msleep(1);
  341. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
  342. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
  343. rtl8225_write_phy_ofdm(dev, 0x21, 0x27); msleep(1);
  344. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
  345. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
  346. rtl8225_write_phy_ofdm(dev, 0x25, 0x20); msleep(1);
  347. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
  348. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
  349. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
  350. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
  351. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
  352. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
  353. rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
  354. rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
  355. rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
  356. rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
  357. rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
  358. rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
  359. rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
  360. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1);
  361. rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
  362. rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
  363. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  364. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  365. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  366. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  367. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  368. rtl8225_write_phy_cck(dev, 0x41, 0x8d); msleep(1);
  369. rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
  370. rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
  371. rtl8225_write_phy_cck(dev, 0x44, 0x1f); msleep(1);
  372. rtl8225_write_phy_cck(dev, 0x45, 0x1e); msleep(1);
  373. rtl8225_write_phy_cck(dev, 0x46, 0x1a); msleep(1);
  374. rtl8225_write_phy_cck(dev, 0x47, 0x15); msleep(1);
  375. rtl8225_write_phy_cck(dev, 0x48, 0x10); msleep(1);
  376. rtl8225_write_phy_cck(dev, 0x49, 0x0a); msleep(1);
  377. rtl8225_write_phy_cck(dev, 0x4a, 0x05); msleep(1);
  378. rtl8225_write_phy_cck(dev, 0x4b, 0x02); msleep(1);
  379. rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
  380. rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D);
  381. rtl8225_rf_set_tx_power(dev, 1);
  382. /* RX antenna default to A */
  383. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1); /* B: 0xDB */
  384. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1); /* B: 0x10 */
  385. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  386. msleep(1);
  387. rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
  388. /* set sensitivity */
  389. rtl8225_write(dev, 0x0c, 0x50);
  390. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
  391. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
  392. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
  393. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
  394. rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[2]);
  395. }
  396. static const u8 rtl8225z2_agc[] = {
  397. 0x5e, 0x5e, 0x5e, 0x5e, 0x5d, 0x5b, 0x59, 0x57, 0x55, 0x53, 0x51, 0x4f,
  398. 0x4d, 0x4b, 0x49, 0x47, 0x45, 0x43, 0x41, 0x3f, 0x3d, 0x3b, 0x39, 0x37,
  399. 0x35, 0x33, 0x31, 0x2f, 0x2d, 0x2b, 0x29, 0x27, 0x25, 0x23, 0x21, 0x1f,
  400. 0x1d, 0x1b, 0x19, 0x17, 0x15, 0x13, 0x11, 0x0f, 0x0d, 0x0b, 0x09, 0x07,
  401. 0x05, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  402. 0x01, 0x01, 0x01, 0x01, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19,
  403. 0x19, 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26, 0x26, 0x27, 0x27, 0x28,
  404. 0x28, 0x29, 0x2a, 0x2a, 0x2a, 0x2b, 0x2b, 0x2b, 0x2c, 0x2c, 0x2c, 0x2d,
  405. 0x2d, 0x2d, 0x2d, 0x2e, 0x2e, 0x2e, 0x2e, 0x2f, 0x2f, 0x2f, 0x30, 0x30,
  406. 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31,
  407. 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31
  408. };
  409. static const u8 rtl8225z2_ofdm[] = {
  410. 0x10, 0x0d, 0x01, 0x00, 0x14, 0xfb, 0xfb, 0x60,
  411. 0x00, 0x60, 0x00, 0x00, 0x00, 0x5c, 0x00, 0x00,
  412. 0x40, 0x00, 0x40, 0x00, 0x00, 0x00, 0xa8, 0x26,
  413. 0x32, 0x33, 0x07, 0xa5, 0x6f, 0x55, 0xc8, 0xb3,
  414. 0x0a, 0xe1, 0x2C, 0x8a, 0x86, 0x83, 0x34, 0x0f,
  415. 0x4f, 0x24, 0x6f, 0xc2, 0x6b, 0x40, 0x80, 0x00,
  416. 0xc0, 0xc1, 0x58, 0xf1, 0x00, 0xe4, 0x90, 0x3e,
  417. 0x6d, 0x3c, 0xfb, 0x07
  418. };
  419. static const u8 rtl8225z2_tx_power_cck_ch14[] = {
  420. 0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00,
  421. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
  422. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
  423. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00
  424. };
  425. static const u8 rtl8225z2_tx_power_cck[] = {
  426. 0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04,
  427. 0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03,
  428. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03,
  429. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03
  430. };
  431. static const u8 rtl8225z2_tx_power_ofdm[] = {
  432. 0x42, 0x00, 0x40, 0x00, 0x40
  433. };
  434. static const u8 rtl8225z2_tx_gain_cck_ofdm[] = {
  435. 0x00, 0x01, 0x02, 0x03, 0x04, 0x05,
  436. 0x06, 0x07, 0x08, 0x09, 0x0a, 0x0b,
  437. 0x0c, 0x0d, 0x0e, 0x0f, 0x10, 0x11,
  438. 0x12, 0x13, 0x14, 0x15, 0x16, 0x17,
  439. 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d,
  440. 0x1e, 0x1f, 0x20, 0x21, 0x22, 0x23
  441. };
  442. static void rtl8225z2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  443. {
  444. struct rtl8187_priv *priv = dev->priv;
  445. u8 cck_power, ofdm_power;
  446. const u8 *tmp;
  447. u32 reg;
  448. int i;
  449. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  450. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  451. cck_power = min(cck_power, (u8)15);
  452. cck_power += priv->txpwr_base & 0xF;
  453. cck_power = min(cck_power, (u8)35);
  454. ofdm_power = min(ofdm_power, (u8)15);
  455. ofdm_power += priv->txpwr_base >> 4;
  456. ofdm_power = min(ofdm_power, (u8)35);
  457. if (channel == 14)
  458. tmp = rtl8225z2_tx_power_cck_ch14;
  459. else
  460. tmp = rtl8225z2_tx_power_cck;
  461. for (i = 0; i < 8; i++)
  462. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  463. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  464. rtl8225z2_tx_gain_cck_ofdm[cck_power]);
  465. msleep(1);
  466. /* anaparam2 on */
  467. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  468. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  469. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  470. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  471. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  472. RTL8187_RTL8225_ANAPARAM2_ON);
  473. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  474. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  475. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  476. rtl8225_write_phy_ofdm(dev, 2, 0x42);
  477. rtl8225_write_phy_ofdm(dev, 5, 0x00);
  478. rtl8225_write_phy_ofdm(dev, 6, 0x40);
  479. rtl8225_write_phy_ofdm(dev, 7, 0x00);
  480. rtl8225_write_phy_ofdm(dev, 8, 0x40);
  481. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  482. rtl8225z2_tx_gain_cck_ofdm[ofdm_power]);
  483. msleep(1);
  484. }
  485. static void rtl8225z2_b_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  486. {
  487. struct rtl8187_priv *priv = dev->priv;
  488. u8 cck_power, ofdm_power;
  489. const u8 *tmp;
  490. int i;
  491. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  492. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  493. if (cck_power > 15)
  494. cck_power = (priv->hw_rev == RTL8187BvB) ? 15 : 22;
  495. else
  496. cck_power += (priv->hw_rev == RTL8187BvB) ? 0 : 7;
  497. cck_power += priv->txpwr_base & 0xF;
  498. cck_power = min(cck_power, (u8)35);
  499. if (ofdm_power > 15)
  500. ofdm_power = (priv->hw_rev == RTL8187BvB) ? 17 : 25;
  501. else
  502. ofdm_power += (priv->hw_rev == RTL8187BvB) ? 2 : 10;
  503. ofdm_power += (priv->txpwr_base >> 4) & 0xF;
  504. ofdm_power = min(ofdm_power, (u8)35);
  505. if (channel == 14)
  506. tmp = rtl8225z2_tx_power_cck_ch14;
  507. else
  508. tmp = rtl8225z2_tx_power_cck;
  509. if (priv->hw_rev == RTL8187BvB) {
  510. if (cck_power <= 6)
  511. ; /* do nothing */
  512. else if (cck_power <= 11)
  513. tmp += 8;
  514. else
  515. tmp += 16;
  516. } else {
  517. if (cck_power <= 5)
  518. ; /* do nothing */
  519. else if (cck_power <= 11)
  520. tmp += 8;
  521. else if (cck_power <= 17)
  522. tmp += 16;
  523. else
  524. tmp += 24;
  525. }
  526. for (i = 0; i < 8; i++)
  527. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  528. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  529. rtl8225z2_tx_gain_cck_ofdm[cck_power]);
  530. msleep(1);
  531. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  532. rtl8225z2_tx_gain_cck_ofdm[ofdm_power] << 1);
  533. if (priv->hw_rev == RTL8187BvB) {
  534. if (ofdm_power <= 11) {
  535. rtl8225_write_phy_ofdm(dev, 0x87, 0x60);
  536. rtl8225_write_phy_ofdm(dev, 0x89, 0x60);
  537. } else {
  538. rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
  539. rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
  540. }
  541. } else {
  542. if (ofdm_power <= 11) {
  543. rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
  544. rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
  545. } else if (ofdm_power <= 17) {
  546. rtl8225_write_phy_ofdm(dev, 0x87, 0x54);
  547. rtl8225_write_phy_ofdm(dev, 0x89, 0x54);
  548. } else {
  549. rtl8225_write_phy_ofdm(dev, 0x87, 0x50);
  550. rtl8225_write_phy_ofdm(dev, 0x89, 0x50);
  551. }
  552. }
  553. msleep(1);
  554. }
  555. static const u16 rtl8225z2_rxgain[] = {
  556. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  557. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  558. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  559. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  560. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  561. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  562. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  563. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  564. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  565. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  566. 0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
  567. 0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
  568. };
  569. static const u8 rtl8225z2_gain_bg[] = {
  570. 0x23, 0x15, 0xa5, /* -82-1dBm */
  571. 0x23, 0x15, 0xb5, /* -82-2dBm */
  572. 0x23, 0x15, 0xc5, /* -82-3dBm */
  573. 0x33, 0x15, 0xc5, /* -78dBm */
  574. 0x43, 0x15, 0xc5, /* -74dBm */
  575. 0x53, 0x15, 0xc5, /* -70dBm */
  576. 0x63, 0x15, 0xc5 /* -66dBm */
  577. };
  578. static void rtl8225z2_rf_init(struct ieee80211_hw *dev)
  579. {
  580. struct rtl8187_priv *priv = dev->priv;
  581. int i;
  582. rtl8225_write(dev, 0x0, 0x2BF); msleep(1);
  583. rtl8225_write(dev, 0x1, 0xEE0); msleep(1);
  584. rtl8225_write(dev, 0x2, 0x44D); msleep(1);
  585. rtl8225_write(dev, 0x3, 0x441); msleep(1);
  586. rtl8225_write(dev, 0x4, 0x8C3); msleep(1);
  587. rtl8225_write(dev, 0x5, 0xC72); msleep(1);
  588. rtl8225_write(dev, 0x6, 0x0E6); msleep(1);
  589. rtl8225_write(dev, 0x7, 0x82A); msleep(1);
  590. rtl8225_write(dev, 0x8, 0x03F); msleep(1);
  591. rtl8225_write(dev, 0x9, 0x335); msleep(1);
  592. rtl8225_write(dev, 0xa, 0x9D4); msleep(1);
  593. rtl8225_write(dev, 0xb, 0x7BB); msleep(1);
  594. rtl8225_write(dev, 0xc, 0x850); msleep(1);
  595. rtl8225_write(dev, 0xd, 0xCDF); msleep(1);
  596. rtl8225_write(dev, 0xe, 0x02B); msleep(1);
  597. rtl8225_write(dev, 0xf, 0x114); msleep(100);
  598. rtl8225_write(dev, 0x0, 0x1B7);
  599. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  600. rtl8225_write(dev, 0x1, i + 1);
  601. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
  602. }
  603. rtl8225_write(dev, 0x3, 0x080);
  604. rtl8225_write(dev, 0x5, 0x004);
  605. rtl8225_write(dev, 0x0, 0x0B7);
  606. rtl8225_write(dev, 0x2, 0xc4D);
  607. msleep(200);
  608. rtl8225_write(dev, 0x2, 0x44D);
  609. msleep(100);
  610. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  611. rtl8225_write(dev, 0x02, 0x0C4D);
  612. msleep(200);
  613. rtl8225_write(dev, 0x02, 0x044D);
  614. msleep(100);
  615. if (!(rtl8225_read(dev, 6) & (1 << 7)))
  616. printk(KERN_WARNING "%s: RF Calibration Failed! %x\n",
  617. wiphy_name(dev->wiphy), rtl8225_read(dev, 6));
  618. }
  619. msleep(200);
  620. rtl8225_write(dev, 0x0, 0x2BF);
  621. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  622. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  623. msleep(1);
  624. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  625. msleep(1);
  626. }
  627. msleep(1);
  628. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
  629. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
  630. rtl8225_write_phy_ofdm(dev, 0x02, 0x42); msleep(1);
  631. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
  632. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
  633. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
  634. rtl8225_write_phy_ofdm(dev, 0x06, 0x40); msleep(1);
  635. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
  636. rtl8225_write_phy_ofdm(dev, 0x08, 0x40); msleep(1);
  637. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
  638. rtl8225_write_phy_ofdm(dev, 0x0a, 0x08); msleep(1);
  639. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
  640. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
  641. rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
  642. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
  643. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
  644. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
  645. rtl8225_write_phy_ofdm(dev, 0x11, 0x07); msleep(1);
  646. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
  647. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
  648. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
  649. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
  650. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
  651. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
  652. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
  653. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
  654. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
  655. rtl8225_write_phy_ofdm(dev, 0x1b, 0x15); msleep(1);
  656. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
  657. rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5); msleep(1);
  658. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95); msleep(1);
  659. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
  660. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
  661. rtl8225_write_phy_ofdm(dev, 0x21, 0x17); msleep(1);
  662. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
  663. rtl8225_write_phy_ofdm(dev, 0x23, 0x80); msleep(1); //FIXME: not needed?
  664. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
  665. rtl8225_write_phy_ofdm(dev, 0x25, 0x00); msleep(1);
  666. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
  667. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
  668. rtl8225_write_phy_ofdm(dev, 0x0b, rtl8225z2_gain_bg[4 * 3]);
  669. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225z2_gain_bg[4 * 3 + 1]);
  670. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225z2_gain_bg[4 * 3 + 2]);
  671. rtl8225_write_phy_ofdm(dev, 0x21, 0x37);
  672. rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
  673. rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
  674. rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
  675. rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
  676. rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
  677. rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
  678. rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
  679. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1);
  680. rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
  681. rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
  682. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  683. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  684. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  685. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  686. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  687. rtl8225_write_phy_cck(dev, 0x41, 0x8d); msleep(1);
  688. rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
  689. rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
  690. rtl8225_write_phy_cck(dev, 0x44, 0x36); msleep(1);
  691. rtl8225_write_phy_cck(dev, 0x45, 0x35); msleep(1);
  692. rtl8225_write_phy_cck(dev, 0x46, 0x2e); msleep(1);
  693. rtl8225_write_phy_cck(dev, 0x47, 0x25); msleep(1);
  694. rtl8225_write_phy_cck(dev, 0x48, 0x1c); msleep(1);
  695. rtl8225_write_phy_cck(dev, 0x49, 0x12); msleep(1);
  696. rtl8225_write_phy_cck(dev, 0x4a, 0x09); msleep(1);
  697. rtl8225_write_phy_cck(dev, 0x4b, 0x04); msleep(1);
  698. rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
  699. rtl818x_iowrite8(priv, (u8 *)0xFF5B, 0x0D); msleep(1);
  700. rtl8225z2_rf_set_tx_power(dev, 1);
  701. /* RX antenna default to A */
  702. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1); /* B: 0xDB */
  703. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1); /* B: 0x10 */
  704. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  705. msleep(1);
  706. rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
  707. }
  708. static void rtl8225z2_b_rf_init(struct ieee80211_hw *dev)
  709. {
  710. struct rtl8187_priv *priv = dev->priv;
  711. int i;
  712. rtl8225_write(dev, 0x0, 0x0B7); msleep(1);
  713. rtl8225_write(dev, 0x1, 0xEE0); msleep(1);
  714. rtl8225_write(dev, 0x2, 0x44D); msleep(1);
  715. rtl8225_write(dev, 0x3, 0x441); msleep(1);
  716. rtl8225_write(dev, 0x4, 0x8C3); msleep(1);
  717. rtl8225_write(dev, 0x5, 0xC72); msleep(1);
  718. rtl8225_write(dev, 0x6, 0x0E6); msleep(1);
  719. rtl8225_write(dev, 0x7, 0x82A); msleep(1);
  720. rtl8225_write(dev, 0x8, 0x03F); msleep(1);
  721. rtl8225_write(dev, 0x9, 0x335); msleep(1);
  722. rtl8225_write(dev, 0xa, 0x9D4); msleep(1);
  723. rtl8225_write(dev, 0xb, 0x7BB); msleep(1);
  724. rtl8225_write(dev, 0xc, 0x850); msleep(1);
  725. rtl8225_write(dev, 0xd, 0xCDF); msleep(1);
  726. rtl8225_write(dev, 0xe, 0x02B); msleep(1);
  727. rtl8225_write(dev, 0xf, 0x114); msleep(1);
  728. rtl8225_write(dev, 0x0, 0x1B7); msleep(1);
  729. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  730. rtl8225_write(dev, 0x1, i + 1); msleep(1);
  731. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]); msleep(1);
  732. }
  733. rtl8225_write(dev, 0x3, 0x080); msleep(1);
  734. rtl8225_write(dev, 0x5, 0x004); msleep(1);
  735. rtl8225_write(dev, 0x0, 0x0B7); msleep(1);
  736. msleep(3000);
  737. rtl8225_write(dev, 0x2, 0xC4D); msleep(1);
  738. msleep(2000);
  739. rtl8225_write(dev, 0x2, 0x44D); msleep(1);
  740. rtl8225_write(dev, 0x0, 0x2BF); msleep(1);
  741. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, 0x03);
  742. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, 0x07);
  743. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);
  744. rtl8225_write_phy_ofdm(dev, 0x80, 0x12);
  745. for (i = 0; i < ARRAY_SIZE(rtl8225z2_agc); i++) {
  746. rtl8225_write_phy_ofdm(dev, 0xF, rtl8225z2_agc[i]);
  747. rtl8225_write_phy_ofdm(dev, 0xE, 0x80 + i);
  748. rtl8225_write_phy_ofdm(dev, 0xE, 0);
  749. }
  750. rtl8225_write_phy_ofdm(dev, 0x80, 0x10);
  751. for (i = 0; i < ARRAY_SIZE(rtl8225z2_ofdm); i++)
  752. rtl8225_write_phy_ofdm(dev, i, rtl8225z2_ofdm[i]);
  753. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  754. rtl818x_iowrite8(priv, &priv->map->SLOT, 9);
  755. rtl818x_iowrite8(priv, (u8 *)0xFFF0, 28);
  756. rtl818x_iowrite8(priv, (u8 *)0xFFF4, 28);
  757. rtl818x_iowrite8(priv, (u8 *)0xFFF8, 28);
  758. rtl818x_iowrite8(priv, (u8 *)0xFFFC, 28);
  759. rtl818x_iowrite8(priv, (u8 *)0xFF2D, 0x5B);
  760. rtl818x_iowrite8(priv, (u8 *)0xFF79, 0x5B);
  761. rtl818x_iowrite32(priv, (__le32 *)0xFFF0, (7 << 12) | (3 << 8) | 28);
  762. rtl818x_iowrite32(priv, (__le32 *)0xFFF4, (7 << 12) | (3 << 8) | 28);
  763. rtl818x_iowrite32(priv, (__le32 *)0xFFF8, (7 << 12) | (3 << 8) | 28);
  764. rtl818x_iowrite32(priv, (__le32 *)0xFFFC, (7 << 12) | (3 << 8) | 28);
  765. rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
  766. rtl8225_write_phy_ofdm(dev, 0x97, 0x46); msleep(1);
  767. rtl8225_write_phy_ofdm(dev, 0xa4, 0xb6); msleep(1);
  768. rtl8225_write_phy_ofdm(dev, 0x85, 0xfc); msleep(1);
  769. rtl8225_write_phy_cck(dev, 0xc1, 0x88); msleep(1);
  770. }
  771. static void rtl8225_rf_stop(struct ieee80211_hw *dev)
  772. {
  773. u8 reg;
  774. struct rtl8187_priv *priv = dev->priv;
  775. rtl8225_write(dev, 0x4, 0x1f); msleep(1);
  776. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  777. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  778. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  779. if (!priv->is_rtl8187b) {
  780. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  781. RTL8187_RTL8225_ANAPARAM2_OFF);
  782. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  783. RTL8187_RTL8225_ANAPARAM_OFF);
  784. } else {
  785. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  786. RTL8187B_RTL8225_ANAPARAM2_OFF);
  787. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  788. RTL8187B_RTL8225_ANAPARAM_OFF);
  789. rtl818x_iowrite8(priv, &priv->map->ANAPARAM3,
  790. RTL8187B_RTL8225_ANAPARAM3_OFF);
  791. }
  792. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  793. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  794. }
  795. static void rtl8225_rf_set_channel(struct ieee80211_hw *dev,
  796. struct ieee80211_conf *conf)
  797. {
  798. struct rtl8187_priv *priv = dev->priv;
  799. int chan = ieee80211_frequency_to_channel(conf->channel->center_freq);
  800. if (priv->rf->init == rtl8225_rf_init)
  801. rtl8225_rf_set_tx_power(dev, chan);
  802. else if (priv->rf->init == rtl8225z2_rf_init)
  803. rtl8225z2_rf_set_tx_power(dev, chan);
  804. else
  805. rtl8225z2_b_rf_set_tx_power(dev, chan);
  806. rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
  807. msleep(10);
  808. }
  809. static const struct rtl818x_rf_ops rtl8225_ops = {
  810. .name = "rtl8225",
  811. .init = rtl8225_rf_init,
  812. .stop = rtl8225_rf_stop,
  813. .set_chan = rtl8225_rf_set_channel
  814. };
  815. static const struct rtl818x_rf_ops rtl8225z2_ops = {
  816. .name = "rtl8225z2",
  817. .init = rtl8225z2_rf_init,
  818. .stop = rtl8225_rf_stop,
  819. .set_chan = rtl8225_rf_set_channel
  820. };
  821. static const struct rtl818x_rf_ops rtl8225z2_b_ops = {
  822. .name = "rtl8225z2",
  823. .init = rtl8225z2_b_rf_init,
  824. .stop = rtl8225_rf_stop,
  825. .set_chan = rtl8225_rf_set_channel
  826. };
  827. const struct rtl818x_rf_ops * rtl8187_detect_rf(struct ieee80211_hw *dev)
  828. {
  829. u16 reg8, reg9;
  830. struct rtl8187_priv *priv = dev->priv;
  831. if (!priv->is_rtl8187b) {
  832. rtl8225_write(dev, 0, 0x1B7);
  833. reg8 = rtl8225_read(dev, 8);
  834. reg9 = rtl8225_read(dev, 9);
  835. rtl8225_write(dev, 0, 0x0B7);
  836. if (reg8 != 0x588 || reg9 != 0x700)
  837. return &rtl8225_ops;
  838. return &rtl8225z2_ops;
  839. } else
  840. return &rtl8225z2_b_ops;
  841. }