rt73usb.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_SIZE 0x0080
  44. #define RF_SIZE 0x0014
  45. /*
  46. * Number of TX queues.
  47. */
  48. #define NUM_TX_QUEUES 4
  49. /*
  50. * USB registers.
  51. */
  52. /*
  53. * MCU_LEDCS: LED control for MCU Mailbox.
  54. */
  55. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  56. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  57. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  58. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  59. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  60. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  61. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  62. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  63. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  64. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  65. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  66. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  67. /*
  68. * 8051 firmware image.
  69. */
  70. #define FIRMWARE_RT2571 "rt73.bin"
  71. #define FIRMWARE_IMAGE_BASE 0x0800
  72. /*
  73. * Security key table memory.
  74. * 16 entries 32-byte for shared key table
  75. * 64 entries 32-byte for pairwise key table
  76. * 64 entries 8-byte for pairwise ta key table
  77. */
  78. #define SHARED_KEY_TABLE_BASE 0x1000
  79. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  80. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  81. #define SHARED_KEY_ENTRY(__idx) \
  82. ( SHARED_KEY_TABLE_BASE + \
  83. ((__idx) * sizeof(struct hw_key_entry)) )
  84. #define PAIRWISE_KEY_ENTRY(__idx) \
  85. ( PAIRWISE_KEY_TABLE_BASE + \
  86. ((__idx) * sizeof(struct hw_key_entry)) )
  87. #define PAIRWISE_TA_ENTRY(__idx) \
  88. ( PAIRWISE_TA_TABLE_BASE + \
  89. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  90. struct hw_key_entry {
  91. u8 key[16];
  92. u8 tx_mic[8];
  93. u8 rx_mic[8];
  94. } __attribute__ ((packed));
  95. struct hw_pairwise_ta_entry {
  96. u8 address[6];
  97. u8 cipher;
  98. u8 reserved;
  99. } __attribute__ ((packed));
  100. /*
  101. * Since NULL frame won't be that long (256 byte),
  102. * We steal 16 tail bytes to save debugging settings.
  103. */
  104. #define HW_DEBUG_SETTING_BASE 0x2bf0
  105. /*
  106. * On-chip BEACON frame space.
  107. */
  108. #define HW_BEACON_BASE0 0x2400
  109. #define HW_BEACON_BASE1 0x2500
  110. #define HW_BEACON_BASE2 0x2600
  111. #define HW_BEACON_BASE3 0x2700
  112. #define HW_BEACON_OFFSET(__index) \
  113. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  114. /*
  115. * MAC Control/Status Registers(CSR).
  116. * Some values are set in TU, whereas 1 TU == 1024 us.
  117. */
  118. /*
  119. * MAC_CSR0: ASIC revision number.
  120. */
  121. #define MAC_CSR0 0x3000
  122. /*
  123. * MAC_CSR1: System control register.
  124. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  125. * BBP_RESET: Hardware reset BBP.
  126. * HOST_READY: Host is ready after initialization, 1: ready.
  127. */
  128. #define MAC_CSR1 0x3004
  129. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  130. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  131. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  132. /*
  133. * MAC_CSR2: STA MAC register 0.
  134. */
  135. #define MAC_CSR2 0x3008
  136. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  137. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  138. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  139. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  140. /*
  141. * MAC_CSR3: STA MAC register 1.
  142. * UNICAST_TO_ME_MASK:
  143. * Used to mask off bits from byte 5 of the MAC address
  144. * to determine the UNICAST_TO_ME bit for RX frames.
  145. * The full mask is complemented by BSS_ID_MASK:
  146. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  147. */
  148. #define MAC_CSR3 0x300c
  149. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  150. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  151. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  152. /*
  153. * MAC_CSR4: BSSID register 0.
  154. */
  155. #define MAC_CSR4 0x3010
  156. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  157. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  158. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  159. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  160. /*
  161. * MAC_CSR5: BSSID register 1.
  162. * BSS_ID_MASK:
  163. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  164. * BSSID. This will make sure that those bits will be ignored
  165. * when determining the MY_BSS of RX frames.
  166. * 0: 1-BSSID mode (BSS index = 0)
  167. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  168. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  169. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  170. */
  171. #define MAC_CSR5 0x3014
  172. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  173. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  174. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  175. /*
  176. * MAC_CSR6: Maximum frame length register.
  177. */
  178. #define MAC_CSR6 0x3018
  179. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  180. /*
  181. * MAC_CSR7: Reserved
  182. */
  183. #define MAC_CSR7 0x301c
  184. /*
  185. * MAC_CSR8: SIFS/EIFS register.
  186. * All units are in US.
  187. */
  188. #define MAC_CSR8 0x3020
  189. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  190. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  191. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  192. /*
  193. * MAC_CSR9: Back-Off control register.
  194. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  195. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  196. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  197. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  198. */
  199. #define MAC_CSR9 0x3024
  200. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  201. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  202. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  203. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  204. /*
  205. * MAC_CSR10: Power state configuration.
  206. */
  207. #define MAC_CSR10 0x3028
  208. /*
  209. * MAC_CSR11: Power saving transition time register.
  210. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  211. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  212. * WAKEUP_LATENCY: In unit of TU.
  213. */
  214. #define MAC_CSR11 0x302c
  215. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  216. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  217. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  218. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  219. /*
  220. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  221. * CURRENT_STATE: 0:sleep, 1:awake.
  222. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  223. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  224. */
  225. #define MAC_CSR12 0x3030
  226. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  227. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  228. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  229. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  230. /*
  231. * MAC_CSR13: GPIO.
  232. */
  233. #define MAC_CSR13 0x3034
  234. /*
  235. * MAC_CSR14: LED control register.
  236. * ON_PERIOD: On period, default 70ms.
  237. * OFF_PERIOD: Off period, default 30ms.
  238. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  239. * SW_LED: s/w LED, 1: ON, 0: OFF.
  240. * HW_LED_POLARITY: 0: active low, 1: active high.
  241. */
  242. #define MAC_CSR14 0x3038
  243. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  244. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  245. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  246. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  247. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  248. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  249. /*
  250. * MAC_CSR15: NAV control.
  251. */
  252. #define MAC_CSR15 0x303c
  253. /*
  254. * TXRX control registers.
  255. * Some values are set in TU, whereas 1 TU == 1024 us.
  256. */
  257. /*
  258. * TXRX_CSR0: TX/RX configuration register.
  259. * TSF_OFFSET: Default is 24.
  260. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  261. * DISABLE_RX: Disable Rx engine.
  262. * DROP_CRC: Drop CRC error.
  263. * DROP_PHYSICAL: Drop physical error.
  264. * DROP_CONTROL: Drop control frame.
  265. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  266. * DROP_TO_DS: Drop fram ToDs bit is true.
  267. * DROP_VERSION_ERROR: Drop version error frame.
  268. * DROP_MULTICAST: Drop multicast frames.
  269. * DROP_BORADCAST: Drop broadcast frames.
  270. * ROP_ACK_CTS: Drop received ACK and CTS.
  271. */
  272. #define TXRX_CSR0 0x3040
  273. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  274. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  275. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  276. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  277. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  278. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  279. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  280. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  281. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  282. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  283. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  284. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  285. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  286. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  287. /*
  288. * TXRX_CSR1
  289. */
  290. #define TXRX_CSR1 0x3044
  291. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  292. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  293. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  294. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  295. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  296. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  297. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  298. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  299. /*
  300. * TXRX_CSR2
  301. */
  302. #define TXRX_CSR2 0x3048
  303. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  304. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  305. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  306. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  307. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  308. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  309. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  310. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  311. /*
  312. * TXRX_CSR3
  313. */
  314. #define TXRX_CSR3 0x304c
  315. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  316. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  317. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  318. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  319. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  320. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  321. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  322. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  323. /*
  324. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  325. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  326. * OFDM_TX_RATE_DOWN: 1:enable.
  327. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  328. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  329. */
  330. #define TXRX_CSR4 0x3050
  331. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  332. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  333. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  334. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  335. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  336. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  337. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  338. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  339. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  340. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  341. /*
  342. * TXRX_CSR5
  343. */
  344. #define TXRX_CSR5 0x3054
  345. /*
  346. * TXRX_CSR6: ACK/CTS payload consumed time
  347. */
  348. #define TXRX_CSR6 0x3058
  349. /*
  350. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  351. */
  352. #define TXRX_CSR7 0x305c
  353. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  354. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  355. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  356. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  357. /*
  358. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  359. */
  360. #define TXRX_CSR8 0x3060
  361. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  362. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  363. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  364. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  365. /*
  366. * TXRX_CSR9: Synchronization control register.
  367. * BEACON_INTERVAL: In unit of 1/16 TU.
  368. * TSF_TICKING: Enable TSF auto counting.
  369. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  370. * BEACON_GEN: Enable beacon generator.
  371. */
  372. #define TXRX_CSR9 0x3064
  373. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  374. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  375. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  376. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  377. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  378. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  379. /*
  380. * TXRX_CSR10: BEACON alignment.
  381. */
  382. #define TXRX_CSR10 0x3068
  383. /*
  384. * TXRX_CSR11: AES mask.
  385. */
  386. #define TXRX_CSR11 0x306c
  387. /*
  388. * TXRX_CSR12: TSF low 32.
  389. */
  390. #define TXRX_CSR12 0x3070
  391. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  392. /*
  393. * TXRX_CSR13: TSF high 32.
  394. */
  395. #define TXRX_CSR13 0x3074
  396. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  397. /*
  398. * TXRX_CSR14: TBTT timer.
  399. */
  400. #define TXRX_CSR14 0x3078
  401. /*
  402. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  403. */
  404. #define TXRX_CSR15 0x307c
  405. /*
  406. * PHY control registers.
  407. * Some values are set in TU, whereas 1 TU == 1024 us.
  408. */
  409. /*
  410. * PHY_CSR0: RF/PS control.
  411. */
  412. #define PHY_CSR0 0x3080
  413. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  414. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  415. /*
  416. * PHY_CSR1
  417. */
  418. #define PHY_CSR1 0x3084
  419. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  420. /*
  421. * PHY_CSR2: Pre-TX BBP control.
  422. */
  423. #define PHY_CSR2 0x3088
  424. /*
  425. * PHY_CSR3: BBP serial control register.
  426. * VALUE: Register value to program into BBP.
  427. * REG_NUM: Selected BBP register.
  428. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  429. * BUSY: 1: ASIC is busy execute BBP programming.
  430. */
  431. #define PHY_CSR3 0x308c
  432. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  433. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  434. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  435. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  436. /*
  437. * PHY_CSR4: RF serial control register
  438. * VALUE: Register value (include register id) serial out to RF/IF chip.
  439. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  440. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  441. * PLL_LD: RF PLL_LD status.
  442. * BUSY: 1: ASIC is busy execute RF programming.
  443. */
  444. #define PHY_CSR4 0x3090
  445. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  446. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  447. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  448. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  449. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  450. /*
  451. * PHY_CSR5: RX to TX signal switch timing control.
  452. */
  453. #define PHY_CSR5 0x3094
  454. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  455. /*
  456. * PHY_CSR6: TX to RX signal timing control.
  457. */
  458. #define PHY_CSR6 0x3098
  459. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  460. /*
  461. * PHY_CSR7: TX DAC switching timing control.
  462. */
  463. #define PHY_CSR7 0x309c
  464. /*
  465. * Security control register.
  466. */
  467. /*
  468. * SEC_CSR0: Shared key table control.
  469. */
  470. #define SEC_CSR0 0x30a0
  471. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  472. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  473. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  474. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  475. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  476. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  477. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  478. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  479. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  480. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  481. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  482. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  483. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  484. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  485. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  486. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  487. /*
  488. * SEC_CSR1: Shared key table security mode register.
  489. */
  490. #define SEC_CSR1 0x30a4
  491. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  492. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  493. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  494. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  495. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  496. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  497. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  498. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  499. /*
  500. * Pairwise key table valid bitmap registers.
  501. * SEC_CSR2: pairwise key table valid bitmap 0.
  502. * SEC_CSR3: pairwise key table valid bitmap 1.
  503. */
  504. #define SEC_CSR2 0x30a8
  505. #define SEC_CSR3 0x30ac
  506. /*
  507. * SEC_CSR4: Pairwise key table lookup control.
  508. */
  509. #define SEC_CSR4 0x30b0
  510. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  511. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  512. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  513. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  514. /*
  515. * SEC_CSR5: shared key table security mode register.
  516. */
  517. #define SEC_CSR5 0x30b4
  518. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  519. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  520. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  521. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  522. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  523. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  524. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  525. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  526. /*
  527. * STA control registers.
  528. */
  529. /*
  530. * STA_CSR0: RX PLCP error count & RX FCS error count.
  531. */
  532. #define STA_CSR0 0x30c0
  533. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  534. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  535. /*
  536. * STA_CSR1: RX False CCA count & RX LONG frame count.
  537. */
  538. #define STA_CSR1 0x30c4
  539. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  540. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  541. /*
  542. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  543. */
  544. #define STA_CSR2 0x30c8
  545. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  546. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  547. /*
  548. * STA_CSR3: TX Beacon count.
  549. */
  550. #define STA_CSR3 0x30cc
  551. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  552. /*
  553. * STA_CSR4: TX Retry count.
  554. */
  555. #define STA_CSR4 0x30d0
  556. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  557. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  558. /*
  559. * STA_CSR5: TX Retry count.
  560. */
  561. #define STA_CSR5 0x30d4
  562. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  563. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  564. /*
  565. * QOS control registers.
  566. */
  567. /*
  568. * QOS_CSR1: TXOP holder MAC address register.
  569. */
  570. #define QOS_CSR1 0x30e4
  571. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  572. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  573. /*
  574. * QOS_CSR2: TXOP holder timeout register.
  575. */
  576. #define QOS_CSR2 0x30e8
  577. /*
  578. * RX QOS-CFPOLL MAC address register.
  579. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  580. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  581. */
  582. #define QOS_CSR3 0x30ec
  583. #define QOS_CSR4 0x30f0
  584. /*
  585. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  586. */
  587. #define QOS_CSR5 0x30f4
  588. /*
  589. * WMM Scheduler Register
  590. */
  591. /*
  592. * AIFSN_CSR: AIFSN for each EDCA AC.
  593. * AIFSN0: For AC_BK.
  594. * AIFSN1: For AC_BE.
  595. * AIFSN2: For AC_VI.
  596. * AIFSN3: For AC_VO.
  597. */
  598. #define AIFSN_CSR 0x0400
  599. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  600. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  601. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  602. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  603. /*
  604. * CWMIN_CSR: CWmin for each EDCA AC.
  605. * CWMIN0: For AC_BK.
  606. * CWMIN1: For AC_BE.
  607. * CWMIN2: For AC_VI.
  608. * CWMIN3: For AC_VO.
  609. */
  610. #define CWMIN_CSR 0x0404
  611. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  612. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  613. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  614. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  615. /*
  616. * CWMAX_CSR: CWmax for each EDCA AC.
  617. * CWMAX0: For AC_BK.
  618. * CWMAX1: For AC_BE.
  619. * CWMAX2: For AC_VI.
  620. * CWMAX3: For AC_VO.
  621. */
  622. #define CWMAX_CSR 0x0408
  623. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  624. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  625. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  626. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  627. /*
  628. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  629. * AC0_TX_OP: For AC_BK, in unit of 32us.
  630. * AC1_TX_OP: For AC_BE, in unit of 32us.
  631. */
  632. #define AC_TXOP_CSR0 0x040c
  633. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  634. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  635. /*
  636. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  637. * AC2_TX_OP: For AC_VI, in unit of 32us.
  638. * AC3_TX_OP: For AC_VO, in unit of 32us.
  639. */
  640. #define AC_TXOP_CSR1 0x0410
  641. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  642. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  643. /*
  644. * BBP registers.
  645. * The wordsize of the BBP is 8 bits.
  646. */
  647. /*
  648. * R2
  649. */
  650. #define BBP_R2_BG_MODE FIELD8(0x20)
  651. /*
  652. * R3
  653. */
  654. #define BBP_R3_SMART_MODE FIELD8(0x01)
  655. /*
  656. * R4: RX antenna control
  657. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  658. */
  659. /*
  660. * ANTENNA_CONTROL semantics (guessed):
  661. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  662. * 0x2: Hardware diversity.
  663. */
  664. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  665. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  666. /*
  667. * R77
  668. */
  669. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  670. /*
  671. * RF registers
  672. */
  673. /*
  674. * RF 3
  675. */
  676. #define RF3_TXPOWER FIELD32(0x00003e00)
  677. /*
  678. * RF 4
  679. */
  680. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  681. /*
  682. * EEPROM content.
  683. * The wordsize of the EEPROM is 16 bits.
  684. */
  685. /*
  686. * HW MAC address.
  687. */
  688. #define EEPROM_MAC_ADDR_0 0x0002
  689. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  690. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  691. #define EEPROM_MAC_ADDR1 0x0003
  692. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  693. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  694. #define EEPROM_MAC_ADDR_2 0x0004
  695. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  696. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  697. /*
  698. * EEPROM antenna.
  699. * ANTENNA_NUM: Number of antenna's.
  700. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  701. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  702. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  703. * DYN_TXAGC: Dynamic TX AGC control.
  704. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  705. * RF_TYPE: Rf_type of this adapter.
  706. */
  707. #define EEPROM_ANTENNA 0x0010
  708. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  709. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  710. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  711. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  712. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  713. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  714. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  715. /*
  716. * EEPROM NIC config.
  717. * EXTERNAL_LNA: External LNA.
  718. */
  719. #define EEPROM_NIC 0x0011
  720. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  721. /*
  722. * EEPROM geography.
  723. * GEO_A: Default geographical setting for 5GHz band
  724. * GEO: Default geographical setting.
  725. */
  726. #define EEPROM_GEOGRAPHY 0x0012
  727. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  728. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  729. /*
  730. * EEPROM BBP.
  731. */
  732. #define EEPROM_BBP_START 0x0013
  733. #define EEPROM_BBP_SIZE 16
  734. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  735. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  736. /*
  737. * EEPROM TXPOWER 802.11G
  738. */
  739. #define EEPROM_TXPOWER_G_START 0x0023
  740. #define EEPROM_TXPOWER_G_SIZE 7
  741. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  742. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  743. /*
  744. * EEPROM Frequency
  745. */
  746. #define EEPROM_FREQ 0x002f
  747. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  748. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  749. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  750. /*
  751. * EEPROM LED.
  752. * POLARITY_RDY_G: Polarity RDY_G setting.
  753. * POLARITY_RDY_A: Polarity RDY_A setting.
  754. * POLARITY_ACT: Polarity ACT setting.
  755. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  756. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  757. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  758. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  759. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  760. * LED_MODE: Led mode.
  761. */
  762. #define EEPROM_LED 0x0030
  763. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  764. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  765. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  766. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  767. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  768. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  769. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  770. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  771. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  772. /*
  773. * EEPROM TXPOWER 802.11A
  774. */
  775. #define EEPROM_TXPOWER_A_START 0x0031
  776. #define EEPROM_TXPOWER_A_SIZE 12
  777. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  778. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  779. /*
  780. * EEPROM RSSI offset 802.11BG
  781. */
  782. #define EEPROM_RSSI_OFFSET_BG 0x004d
  783. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  784. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  785. /*
  786. * EEPROM RSSI offset 802.11A
  787. */
  788. #define EEPROM_RSSI_OFFSET_A 0x004e
  789. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  790. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  791. /*
  792. * DMA descriptor defines.
  793. */
  794. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  795. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  796. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  797. /*
  798. * TX descriptor format for TX, PRIO and Beacon Ring.
  799. */
  800. /*
  801. * Word0
  802. * BURST: Next frame belongs to same "burst" event.
  803. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  804. * KEY_TABLE: Use per-client pairwise KEY table.
  805. * KEY_INDEX:
  806. * Key index (0~31) to the pairwise KEY table.
  807. * 0~3 to shared KEY table 0 (BSS0).
  808. * 4~7 to shared KEY table 1 (BSS1).
  809. * 8~11 to shared KEY table 2 (BSS2).
  810. * 12~15 to shared KEY table 3 (BSS3).
  811. * BURST2: For backward compatibility, set to same value as BURST.
  812. */
  813. #define TXD_W0_BURST FIELD32(0x00000001)
  814. #define TXD_W0_VALID FIELD32(0x00000002)
  815. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  816. #define TXD_W0_ACK FIELD32(0x00000008)
  817. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  818. #define TXD_W0_OFDM FIELD32(0x00000020)
  819. #define TXD_W0_IFS FIELD32(0x00000040)
  820. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  821. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  822. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  823. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  824. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  825. #define TXD_W0_BURST2 FIELD32(0x10000000)
  826. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  827. /*
  828. * Word1
  829. * HOST_Q_ID: EDCA/HCCA queue ID.
  830. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  831. * BUFFER_COUNT: Number of buffers in this TXD.
  832. */
  833. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  834. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  835. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  836. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  837. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  838. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  839. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  840. /*
  841. * Word2: PLCP information
  842. */
  843. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  844. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  845. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  846. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  847. /*
  848. * Word3
  849. */
  850. #define TXD_W3_IV FIELD32(0xffffffff)
  851. /*
  852. * Word4
  853. */
  854. #define TXD_W4_EIV FIELD32(0xffffffff)
  855. /*
  856. * Word5
  857. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  858. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  859. * WAITING_DMA_DONE_INT: TXD been filled with data
  860. * and waiting for TxDoneISR housekeeping.
  861. */
  862. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  863. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  864. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  865. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  866. /*
  867. * RX descriptor format for RX Ring.
  868. */
  869. /*
  870. * Word0
  871. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  872. * KEY_INDEX: Decryption key actually used.
  873. */
  874. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  875. #define RXD_W0_DROP FIELD32(0x00000002)
  876. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  877. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  878. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  879. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  880. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  881. #define RXD_W0_OFDM FIELD32(0x00000080)
  882. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  883. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  884. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  885. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  886. /*
  887. * WORD1
  888. * SIGNAL: RX raw data rate reported by BBP.
  889. * RSSI: RSSI reported by BBP.
  890. */
  891. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  892. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  893. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  894. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  895. /*
  896. * Word2
  897. * IV: Received IV of originally encrypted.
  898. */
  899. #define RXD_W2_IV FIELD32(0xffffffff)
  900. /*
  901. * Word3
  902. * EIV: Received EIV of originally encrypted.
  903. */
  904. #define RXD_W3_EIV FIELD32(0xffffffff)
  905. /*
  906. * Word4
  907. * ICV: Received ICV of originally encrypted.
  908. * NOTE: This is a guess, the official definition is "reserved"
  909. */
  910. #define RXD_W4_ICV FIELD32(0xffffffff)
  911. /*
  912. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  913. * and passed to the HOST driver.
  914. * The following fields are for DMA block and HOST usage only.
  915. * Can't be touched by ASIC MAC block.
  916. */
  917. /*
  918. * Word5
  919. */
  920. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  921. /*
  922. * Macro's for converting txpower from EEPROM to mac80211 value
  923. * and from mac80211 value to register value.
  924. */
  925. #define MIN_TXPOWER 0
  926. #define MAX_TXPOWER 31
  927. #define DEFAULT_TXPOWER 24
  928. #define TXPOWER_FROM_DEV(__txpower) \
  929. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  930. #define TXPOWER_TO_DEV(__txpower) \
  931. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  932. #endif /* RT73USB_H */