rt2400pci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: Data structures and registers for the rt2400pci module.
  20. Supported chipsets: RT2460.
  21. */
  22. #ifndef RT2400PCI_H
  23. #define RT2400PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2420 0x0000
  28. #define RF2421 0x0001
  29. /*
  30. * Signal information.
  31. * Defaul offset is required for RSSI <-> dBm conversion.
  32. */
  33. #define DEFAULT_RSSI_OFFSET 100
  34. /*
  35. * Register layout information.
  36. */
  37. #define CSR_REG_BASE 0x0000
  38. #define CSR_REG_SIZE 0x014c
  39. #define EEPROM_BASE 0x0000
  40. #define EEPROM_SIZE 0x0100
  41. #define BBP_SIZE 0x0020
  42. #define RF_SIZE 0x0010
  43. /*
  44. * Number of TX queues.
  45. */
  46. #define NUM_TX_QUEUES 2
  47. /*
  48. * Control/Status Registers(CSR).
  49. * Some values are set in TU, whereas 1 TU == 1024 us.
  50. */
  51. /*
  52. * CSR0: ASIC revision number.
  53. */
  54. #define CSR0 0x0000
  55. /*
  56. * CSR1: System control register.
  57. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  58. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  59. * HOST_READY: Host ready after initialization.
  60. */
  61. #define CSR1 0x0004
  62. #define CSR1_SOFT_RESET FIELD32(0x00000001)
  63. #define CSR1_BBP_RESET FIELD32(0x00000002)
  64. #define CSR1_HOST_READY FIELD32(0x00000004)
  65. /*
  66. * CSR2: System admin status register (invalid).
  67. */
  68. #define CSR2 0x0008
  69. /*
  70. * CSR3: STA MAC address register 0.
  71. */
  72. #define CSR3 0x000c
  73. #define CSR3_BYTE0 FIELD32(0x000000ff)
  74. #define CSR3_BYTE1 FIELD32(0x0000ff00)
  75. #define CSR3_BYTE2 FIELD32(0x00ff0000)
  76. #define CSR3_BYTE3 FIELD32(0xff000000)
  77. /*
  78. * CSR4: STA MAC address register 1.
  79. */
  80. #define CSR4 0x0010
  81. #define CSR4_BYTE4 FIELD32(0x000000ff)
  82. #define CSR4_BYTE5 FIELD32(0x0000ff00)
  83. /*
  84. * CSR5: BSSID register 0.
  85. */
  86. #define CSR5 0x0014
  87. #define CSR5_BYTE0 FIELD32(0x000000ff)
  88. #define CSR5_BYTE1 FIELD32(0x0000ff00)
  89. #define CSR5_BYTE2 FIELD32(0x00ff0000)
  90. #define CSR5_BYTE3 FIELD32(0xff000000)
  91. /*
  92. * CSR6: BSSID register 1.
  93. */
  94. #define CSR6 0x0018
  95. #define CSR6_BYTE4 FIELD32(0x000000ff)
  96. #define CSR6_BYTE5 FIELD32(0x0000ff00)
  97. /*
  98. * CSR7: Interrupt source register.
  99. * Write 1 to clear interrupt.
  100. * TBCN_EXPIRE: Beacon timer expired interrupt.
  101. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  102. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  103. * TXDONE_TXRING: Tx ring transmit done interrupt.
  104. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  105. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  106. * RXDONE: Receive done interrupt.
  107. */
  108. #define CSR7 0x001c
  109. #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
  110. #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
  111. #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
  112. #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
  113. #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
  114. #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
  115. #define CSR7_RXDONE FIELD32(0x00000040)
  116. /*
  117. * CSR8: Interrupt mask register.
  118. * Write 1 to mask interrupt.
  119. * TBCN_EXPIRE: Beacon timer expired interrupt.
  120. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  121. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  122. * TXDONE_TXRING: Tx ring transmit done interrupt.
  123. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  124. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  125. * RXDONE: Receive done interrupt.
  126. */
  127. #define CSR8 0x0020
  128. #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
  129. #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
  130. #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
  131. #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
  132. #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
  133. #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
  134. #define CSR8_RXDONE FIELD32(0x00000040)
  135. /*
  136. * CSR9: Maximum frame length register.
  137. * MAX_FRAME_UNIT: Maximum frame length in 128b unit, default: 12.
  138. */
  139. #define CSR9 0x0024
  140. #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
  141. /*
  142. * CSR11: Back-off control register.
  143. * CWMIN: CWmin. Default cwmin is 31 (2^5 - 1).
  144. * CWMAX: CWmax. Default cwmax is 1023 (2^10 - 1).
  145. * SLOT_TIME: Slot time, default is 20us for 802.11b.
  146. * LONG_RETRY: Long retry count.
  147. * SHORT_RETRY: Short retry count.
  148. */
  149. #define CSR11 0x002c
  150. #define CSR11_CWMIN FIELD32(0x0000000f)
  151. #define CSR11_CWMAX FIELD32(0x000000f0)
  152. #define CSR11_SLOT_TIME FIELD32(0x00001f00)
  153. #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
  154. #define CSR11_SHORT_RETRY FIELD32(0xff000000)
  155. /*
  156. * CSR12: Synchronization configuration register 0.
  157. * All units in 1/16 TU.
  158. * BEACON_INTERVAL: Beacon interval, default is 100 TU.
  159. * CFPMAX_DURATION: Cfp maximum duration, default is 100 TU.
  160. */
  161. #define CSR12 0x0030
  162. #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
  163. #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
  164. /*
  165. * CSR13: Synchronization configuration register 1.
  166. * All units in 1/16 TU.
  167. * ATIMW_DURATION: Atim window duration.
  168. * CFP_PERIOD: Cfp period, default is 0 TU.
  169. */
  170. #define CSR13 0x0034
  171. #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
  172. #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
  173. /*
  174. * CSR14: Synchronization control register.
  175. * TSF_COUNT: Enable tsf auto counting.
  176. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  177. * TBCN: Enable tbcn with reload value.
  178. * TCFP: Enable tcfp & cfp / cp switching.
  179. * TATIMW: Enable tatimw & atim window switching.
  180. * BEACON_GEN: Enable beacon generator.
  181. * CFP_COUNT_PRELOAD: Cfp count preload value.
  182. * TBCM_PRELOAD: Tbcn preload value in units of 64us.
  183. */
  184. #define CSR14 0x0038
  185. #define CSR14_TSF_COUNT FIELD32(0x00000001)
  186. #define CSR14_TSF_SYNC FIELD32(0x00000006)
  187. #define CSR14_TBCN FIELD32(0x00000008)
  188. #define CSR14_TCFP FIELD32(0x00000010)
  189. #define CSR14_TATIMW FIELD32(0x00000020)
  190. #define CSR14_BEACON_GEN FIELD32(0x00000040)
  191. #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
  192. #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
  193. /*
  194. * CSR15: Synchronization status register.
  195. * CFP: ASIC is in contention-free period.
  196. * ATIMW: ASIC is in ATIM window.
  197. * BEACON_SENT: Beacon is send.
  198. */
  199. #define CSR15 0x003c
  200. #define CSR15_CFP FIELD32(0x00000001)
  201. #define CSR15_ATIMW FIELD32(0x00000002)
  202. #define CSR15_BEACON_SENT FIELD32(0x00000004)
  203. /*
  204. * CSR16: TSF timer register 0.
  205. */
  206. #define CSR16 0x0040
  207. #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
  208. /*
  209. * CSR17: TSF timer register 1.
  210. */
  211. #define CSR17 0x0044
  212. #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
  213. /*
  214. * CSR18: IFS timer register 0.
  215. * SIFS: Sifs, default is 10 us.
  216. * PIFS: Pifs, default is 30 us.
  217. */
  218. #define CSR18 0x0048
  219. #define CSR18_SIFS FIELD32(0x0000ffff)
  220. #define CSR18_PIFS FIELD32(0xffff0000)
  221. /*
  222. * CSR19: IFS timer register 1.
  223. * DIFS: Difs, default is 50 us.
  224. * EIFS: Eifs, default is 364 us.
  225. */
  226. #define CSR19 0x004c
  227. #define CSR19_DIFS FIELD32(0x0000ffff)
  228. #define CSR19_EIFS FIELD32(0xffff0000)
  229. /*
  230. * CSR20: Wakeup timer register.
  231. * DELAY_AFTER_TBCN: Delay after tbcn expired in units of 1/16 TU.
  232. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  233. * AUTOWAKE: Enable auto wakeup / sleep mechanism.
  234. */
  235. #define CSR20 0x0050
  236. #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
  237. #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
  238. #define CSR20_AUTOWAKE FIELD32(0x01000000)
  239. /*
  240. * CSR21: EEPROM control register.
  241. * RELOAD: Write 1 to reload eeprom content.
  242. * TYPE_93C46: 1: 93c46, 0:93c66.
  243. */
  244. #define CSR21 0x0054
  245. #define CSR21_RELOAD FIELD32(0x00000001)
  246. #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
  247. #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
  248. #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
  249. #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
  250. #define CSR21_TYPE_93C46 FIELD32(0x00000020)
  251. /*
  252. * CSR22: CFP control register.
  253. * CFP_DURATION_REMAIN: Cfp duration remain, in units of TU.
  254. * RELOAD_CFP_DURATION: Write 1 to reload cfp duration remain.
  255. */
  256. #define CSR22 0x0058
  257. #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
  258. #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
  259. /*
  260. * Transmit related CSRs.
  261. * Some values are set in TU, whereas 1 TU == 1024 us.
  262. */
  263. /*
  264. * TXCSR0: TX Control Register.
  265. * KICK_TX: Kick tx ring.
  266. * KICK_ATIM: Kick atim ring.
  267. * KICK_PRIO: Kick priority ring.
  268. * ABORT: Abort all transmit related ring operation.
  269. */
  270. #define TXCSR0 0x0060
  271. #define TXCSR0_KICK_TX FIELD32(0x00000001)
  272. #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
  273. #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
  274. #define TXCSR0_ABORT FIELD32(0x00000008)
  275. /*
  276. * TXCSR1: TX Configuration Register.
  277. * ACK_TIMEOUT: Ack timeout, default = sifs + 2*slottime + acktime @ 1mbps.
  278. * ACK_CONSUME_TIME: Ack consume time, default = sifs + acktime @ 1mbps.
  279. * TSF_OFFSET: Insert tsf offset.
  280. * AUTORESPONDER: Enable auto responder which include ack & cts.
  281. */
  282. #define TXCSR1 0x0064
  283. #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
  284. #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
  285. #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
  286. #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
  287. /*
  288. * TXCSR2: Tx descriptor configuration register.
  289. * TXD_SIZE: Tx descriptor size, default is 48.
  290. * NUM_TXD: Number of tx entries in ring.
  291. * NUM_ATIM: Number of atim entries in ring.
  292. * NUM_PRIO: Number of priority entries in ring.
  293. */
  294. #define TXCSR2 0x0068
  295. #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
  296. #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
  297. #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
  298. #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
  299. /*
  300. * TXCSR3: TX Ring Base address register.
  301. */
  302. #define TXCSR3 0x006c
  303. #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
  304. /*
  305. * TXCSR4: TX Atim Ring Base address register.
  306. */
  307. #define TXCSR4 0x0070
  308. #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
  309. /*
  310. * TXCSR5: TX Prio Ring Base address register.
  311. */
  312. #define TXCSR5 0x0074
  313. #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
  314. /*
  315. * TXCSR6: Beacon Base address register.
  316. */
  317. #define TXCSR6 0x0078
  318. #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
  319. /*
  320. * TXCSR7: Auto responder control register.
  321. * AR_POWERMANAGEMENT: Auto responder power management bit.
  322. */
  323. #define TXCSR7 0x007c
  324. #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
  325. /*
  326. * Receive related CSRs.
  327. * Some values are set in TU, whereas 1 TU == 1024 us.
  328. */
  329. /*
  330. * RXCSR0: RX Control Register.
  331. * DISABLE_RX: Disable rx engine.
  332. * DROP_CRC: Drop crc error.
  333. * DROP_PHYSICAL: Drop physical error.
  334. * DROP_CONTROL: Drop control frame.
  335. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  336. * DROP_TODS: Drop frame tods bit is true.
  337. * DROP_VERSION_ERROR: Drop version error frame.
  338. * PASS_CRC: Pass all packets with crc attached.
  339. */
  340. #define RXCSR0 0x0080
  341. #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
  342. #define RXCSR0_DROP_CRC FIELD32(0x00000002)
  343. #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
  344. #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
  345. #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
  346. #define RXCSR0_DROP_TODS FIELD32(0x00000020)
  347. #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
  348. #define RXCSR0_PASS_CRC FIELD32(0x00000080)
  349. /*
  350. * RXCSR1: RX descriptor configuration register.
  351. * RXD_SIZE: Rx descriptor size, default is 32b.
  352. * NUM_RXD: Number of rx entries in ring.
  353. */
  354. #define RXCSR1 0x0084
  355. #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
  356. #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
  357. /*
  358. * RXCSR2: RX Ring base address register.
  359. */
  360. #define RXCSR2 0x0088
  361. #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
  362. /*
  363. * RXCSR3: BBP ID register for Rx operation.
  364. * BBP_ID#: BBP register # id.
  365. * BBP_ID#_VALID: BBP register # id is valid or not.
  366. */
  367. #define RXCSR3 0x0090
  368. #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
  369. #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
  370. #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
  371. #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
  372. #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
  373. #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
  374. #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
  375. #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
  376. /*
  377. * RXCSR4: BBP ID register for Rx operation.
  378. * BBP_ID#: BBP register # id.
  379. * BBP_ID#_VALID: BBP register # id is valid or not.
  380. */
  381. #define RXCSR4 0x0094
  382. #define RXCSR4_BBP_ID4 FIELD32(0x0000007f)
  383. #define RXCSR4_BBP_ID4_VALID FIELD32(0x00000080)
  384. #define RXCSR4_BBP_ID5 FIELD32(0x00007f00)
  385. #define RXCSR4_BBP_ID5_VALID FIELD32(0x00008000)
  386. /*
  387. * ARCSR0: Auto Responder PLCP config register 0.
  388. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  389. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  390. */
  391. #define ARCSR0 0x0098
  392. #define ARCSR0_AR_BBP_DATA0 FIELD32(0x000000ff)
  393. #define ARCSR0_AR_BBP_ID0 FIELD32(0x0000ff00)
  394. #define ARCSR0_AR_BBP_DATA1 FIELD32(0x00ff0000)
  395. #define ARCSR0_AR_BBP_ID1 FIELD32(0xff000000)
  396. /*
  397. * ARCSR1: Auto Responder PLCP config register 1.
  398. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  399. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  400. */
  401. #define ARCSR1 0x009c
  402. #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
  403. #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
  404. #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
  405. #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
  406. /*
  407. * Miscellaneous Registers.
  408. * Some values are set in TU, whereas 1 TU == 1024 us.
  409. */
  410. /*
  411. * PCICSR: PCI control register.
  412. * BIG_ENDIAN: 1: big endian, 0: little endian.
  413. * RX_TRESHOLD: Rx threshold in dw to start pci access
  414. * 0: 16dw (default), 1: 8dw, 2: 4dw, 3: 32dw.
  415. * TX_TRESHOLD: Tx threshold in dw to start pci access
  416. * 0: 0dw (default), 1: 1dw, 2: 4dw, 3: forward.
  417. * BURST_LENTH: Pci burst length 0: 4dw (default, 1: 8dw, 2: 16dw, 3:32dw.
  418. * ENABLE_CLK: Enable clk_run, pci clock can't going down to non-operational.
  419. */
  420. #define PCICSR 0x008c
  421. #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
  422. #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
  423. #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
  424. #define PCICSR_BURST_LENTH FIELD32(0x00000060)
  425. #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
  426. /*
  427. * CNT0: FCS error count.
  428. * FCS_ERROR: FCS error count, cleared when read.
  429. */
  430. #define CNT0 0x00a0
  431. #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
  432. /*
  433. * Statistic Register.
  434. * CNT1: PLCP error count.
  435. * CNT2: Long error count.
  436. * CNT3: CCA false alarm count.
  437. * CNT4: Rx FIFO overflow count.
  438. * CNT5: Tx FIFO underrun count.
  439. */
  440. #define TIMECSR2 0x00a8
  441. #define CNT1 0x00ac
  442. #define CNT2 0x00b0
  443. #define TIMECSR3 0x00b4
  444. #define CNT3 0x00b8
  445. #define CNT4 0x00bc
  446. #define CNT5 0x00c0
  447. /*
  448. * Baseband Control Register.
  449. */
  450. /*
  451. * PWRCSR0: Power mode configuration register.
  452. */
  453. #define PWRCSR0 0x00c4
  454. /*
  455. * Power state transition time registers.
  456. */
  457. #define PSCSR0 0x00c8
  458. #define PSCSR1 0x00cc
  459. #define PSCSR2 0x00d0
  460. #define PSCSR3 0x00d4
  461. /*
  462. * PWRCSR1: Manual power control / status register.
  463. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  464. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  465. * BBP_DESIRE_STATE: BBP desired state.
  466. * RF_DESIRE_STATE: RF desired state.
  467. * BBP_CURR_STATE: BBP current state.
  468. * RF_CURR_STATE: RF current state.
  469. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  470. */
  471. #define PWRCSR1 0x00d8
  472. #define PWRCSR1_SET_STATE FIELD32(0x00000001)
  473. #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
  474. #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
  475. #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
  476. #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
  477. #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
  478. /*
  479. * TIMECSR: Timer control register.
  480. * US_COUNT: 1 us timer count in units of clock cycles.
  481. * US_64_COUNT: 64 us timer count in units of 1 us timer.
  482. * BEACON_EXPECT: Beacon expect window.
  483. */
  484. #define TIMECSR 0x00dc
  485. #define TIMECSR_US_COUNT FIELD32(0x000000ff)
  486. #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
  487. #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
  488. /*
  489. * MACCSR0: MAC configuration register 0.
  490. */
  491. #define MACCSR0 0x00e0
  492. /*
  493. * MACCSR1: MAC configuration register 1.
  494. * KICK_RX: Kick one-shot rx in one-shot rx mode.
  495. * ONESHOT_RXMODE: Enable one-shot rx mode for debugging.
  496. * BBPRX_RESET_MODE: Ralink bbp rx reset mode.
  497. * AUTO_TXBBP: Auto tx logic access bbp control register.
  498. * AUTO_RXBBP: Auto rx logic access bbp control register.
  499. * LOOPBACK: Loopback mode. 0: normal, 1: internal, 2: external, 3:rsvd.
  500. * INTERSIL_IF: Intersil if calibration pin.
  501. */
  502. #define MACCSR1 0x00e4
  503. #define MACCSR1_KICK_RX FIELD32(0x00000001)
  504. #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
  505. #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
  506. #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
  507. #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
  508. #define MACCSR1_LOOPBACK FIELD32(0x00000060)
  509. #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
  510. /*
  511. * RALINKCSR: Ralink Rx auto-reset BBCR.
  512. * AR_BBP_DATA#: Auto reset BBP register # data.
  513. * AR_BBP_ID#: Auto reset BBP register # id.
  514. */
  515. #define RALINKCSR 0x00e8
  516. #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
  517. #define RALINKCSR_AR_BBP_ID0 FIELD32(0x0000ff00)
  518. #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
  519. #define RALINKCSR_AR_BBP_ID1 FIELD32(0xff000000)
  520. /*
  521. * BCNCSR: Beacon interval control register.
  522. * CHANGE: Write one to change beacon interval.
  523. * DELTATIME: The delta time value.
  524. * NUM_BEACON: Number of beacon according to mode.
  525. * MODE: Please refer to asic specs.
  526. * PLUS: Plus or minus delta time value.
  527. */
  528. #define BCNCSR 0x00ec
  529. #define BCNCSR_CHANGE FIELD32(0x00000001)
  530. #define BCNCSR_DELTATIME FIELD32(0x0000001e)
  531. #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
  532. #define BCNCSR_MODE FIELD32(0x00006000)
  533. #define BCNCSR_PLUS FIELD32(0x00008000)
  534. /*
  535. * BBP / RF / IF Control Register.
  536. */
  537. /*
  538. * BBPCSR: BBP serial control register.
  539. * VALUE: Register value to program into BBP.
  540. * REGNUM: Selected BBP register.
  541. * BUSY: 1: asic is busy execute BBP programming.
  542. * WRITE_CONTROL: 1: write BBP, 0: read BBP.
  543. */
  544. #define BBPCSR 0x00f0
  545. #define BBPCSR_VALUE FIELD32(0x000000ff)
  546. #define BBPCSR_REGNUM FIELD32(0x00007f00)
  547. #define BBPCSR_BUSY FIELD32(0x00008000)
  548. #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
  549. /*
  550. * RFCSR: RF serial control register.
  551. * VALUE: Register value + id to program into rf/if.
  552. * NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  553. * IF_SELECT: Chip to program: 0: rf, 1: if.
  554. * PLL_LD: Rf pll_ld status.
  555. * BUSY: 1: asic is busy execute rf programming.
  556. */
  557. #define RFCSR 0x00f4
  558. #define RFCSR_VALUE FIELD32(0x00ffffff)
  559. #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
  560. #define RFCSR_IF_SELECT FIELD32(0x20000000)
  561. #define RFCSR_PLL_LD FIELD32(0x40000000)
  562. #define RFCSR_BUSY FIELD32(0x80000000)
  563. /*
  564. * LEDCSR: LED control register.
  565. * ON_PERIOD: On period, default 70ms.
  566. * OFF_PERIOD: Off period, default 30ms.
  567. * LINK: 0: linkoff, 1: linkup.
  568. * ACTIVITY: 0: idle, 1: active.
  569. */
  570. #define LEDCSR 0x00f8
  571. #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
  572. #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
  573. #define LEDCSR_LINK FIELD32(0x00010000)
  574. #define LEDCSR_ACTIVITY FIELD32(0x00020000)
  575. /*
  576. * ASIC pointer information.
  577. * RXPTR: Current RX ring address.
  578. * TXPTR: Current Tx ring address.
  579. * PRIPTR: Current Priority ring address.
  580. * ATIMPTR: Current ATIM ring address.
  581. */
  582. #define RXPTR 0x0100
  583. #define TXPTR 0x0104
  584. #define PRIPTR 0x0108
  585. #define ATIMPTR 0x010c
  586. /*
  587. * GPIO and others.
  588. */
  589. /*
  590. * GPIOCSR: GPIO control register.
  591. */
  592. #define GPIOCSR 0x0120
  593. #define GPIOCSR_BIT0 FIELD32(0x00000001)
  594. #define GPIOCSR_BIT1 FIELD32(0x00000002)
  595. #define GPIOCSR_BIT2 FIELD32(0x00000004)
  596. #define GPIOCSR_BIT3 FIELD32(0x00000008)
  597. #define GPIOCSR_BIT4 FIELD32(0x00000010)
  598. #define GPIOCSR_BIT5 FIELD32(0x00000020)
  599. #define GPIOCSR_BIT6 FIELD32(0x00000040)
  600. #define GPIOCSR_BIT7 FIELD32(0x00000080)
  601. /*
  602. * BBPPCSR: BBP Pin control register.
  603. */
  604. #define BBPPCSR 0x0124
  605. /*
  606. * BCNCSR1: Tx BEACON offset time control register.
  607. * PRELOAD: Beacon timer offset in units of usec.
  608. */
  609. #define BCNCSR1 0x0130
  610. #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
  611. /*
  612. * MACCSR2: TX_PE to RX_PE turn-around time control register
  613. * DELAY: RX_PE low width, in units of pci clock cycle.
  614. */
  615. #define MACCSR2 0x0134
  616. #define MACCSR2_DELAY FIELD32(0x000000ff)
  617. /*
  618. * ARCSR2: 1 Mbps ACK/CTS PLCP.
  619. */
  620. #define ARCSR2 0x013c
  621. #define ARCSR2_SIGNAL FIELD32(0x000000ff)
  622. #define ARCSR2_SERVICE FIELD32(0x0000ff00)
  623. #define ARCSR2_LENGTH_LOW FIELD32(0x00ff0000)
  624. #define ARCSR2_LENGTH FIELD32(0xffff0000)
  625. /*
  626. * ARCSR3: 2 Mbps ACK/CTS PLCP.
  627. */
  628. #define ARCSR3 0x0140
  629. #define ARCSR3_SIGNAL FIELD32(0x000000ff)
  630. #define ARCSR3_SERVICE FIELD32(0x0000ff00)
  631. #define ARCSR3_LENGTH FIELD32(0xffff0000)
  632. /*
  633. * ARCSR4: 5.5 Mbps ACK/CTS PLCP.
  634. */
  635. #define ARCSR4 0x0144
  636. #define ARCSR4_SIGNAL FIELD32(0x000000ff)
  637. #define ARCSR4_SERVICE FIELD32(0x0000ff00)
  638. #define ARCSR4_LENGTH FIELD32(0xffff0000)
  639. /*
  640. * ARCSR5: 11 Mbps ACK/CTS PLCP.
  641. */
  642. #define ARCSR5 0x0148
  643. #define ARCSR5_SIGNAL FIELD32(0x000000ff)
  644. #define ARCSR5_SERVICE FIELD32(0x0000ff00)
  645. #define ARCSR5_LENGTH FIELD32(0xffff0000)
  646. /*
  647. * BBP registers.
  648. * The wordsize of the BBP is 8 bits.
  649. */
  650. /*
  651. * R1: TX antenna control
  652. */
  653. #define BBP_R1_TX_ANTENNA FIELD8(0x03)
  654. /*
  655. * R4: RX antenna control
  656. */
  657. #define BBP_R4_RX_ANTENNA FIELD8(0x06)
  658. /*
  659. * RF registers
  660. */
  661. /*
  662. * RF 1
  663. */
  664. #define RF1_TUNER FIELD32(0x00020000)
  665. /*
  666. * RF 3
  667. */
  668. #define RF3_TUNER FIELD32(0x00000100)
  669. #define RF3_TXPOWER FIELD32(0x00003e00)
  670. /*
  671. * EEPROM content.
  672. * The wordsize of the EEPROM is 16 bits.
  673. */
  674. /*
  675. * HW MAC address.
  676. */
  677. #define EEPROM_MAC_ADDR_0 0x0002
  678. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  679. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  680. #define EEPROM_MAC_ADDR1 0x0003
  681. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  682. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  683. #define EEPROM_MAC_ADDR_2 0x0004
  684. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  685. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  686. /*
  687. * EEPROM antenna.
  688. * ANTENNA_NUM: Number of antenna's.
  689. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  690. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  691. * RF_TYPE: Rf_type of this adapter.
  692. * LED_MODE: 0: default, 1: TX/RX activity,2: Single (ignore link), 3: rsvd.
  693. * RX_AGCVGC: 0: disable, 1:enable BBP R13 tuning.
  694. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  695. */
  696. #define EEPROM_ANTENNA 0x0b
  697. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  698. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  699. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  700. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0040)
  701. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x0180)
  702. #define EEPROM_ANTENNA_RX_AGCVGC_TUNING FIELD16(0x0200)
  703. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  704. /*
  705. * EEPROM BBP.
  706. */
  707. #define EEPROM_BBP_START 0x0c
  708. #define EEPROM_BBP_SIZE 7
  709. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  710. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  711. /*
  712. * EEPROM TXPOWER
  713. */
  714. #define EEPROM_TXPOWER_START 0x13
  715. #define EEPROM_TXPOWER_SIZE 7
  716. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  717. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  718. /*
  719. * DMA descriptor defines.
  720. */
  721. #define TXD_DESC_SIZE ( 8 * sizeof(__le32) )
  722. #define RXD_DESC_SIZE ( 8 * sizeof(__le32) )
  723. /*
  724. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  725. */
  726. /*
  727. * Word0
  728. */
  729. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  730. #define TXD_W0_VALID FIELD32(0x00000002)
  731. #define TXD_W0_RESULT FIELD32(0x0000001c)
  732. #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
  733. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  734. #define TXD_W0_ACK FIELD32(0x00000200)
  735. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  736. #define TXD_W0_RTS FIELD32(0x00000800)
  737. #define TXD_W0_IFS FIELD32(0x00006000)
  738. #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
  739. #define TXD_W0_AGC FIELD32(0x00ff0000)
  740. #define TXD_W0_R2 FIELD32(0xff000000)
  741. /*
  742. * Word1
  743. */
  744. #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  745. /*
  746. * Word2
  747. */
  748. #define TXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  749. #define TXD_W2_DATABYTE_COUNT FIELD32(0xffff0000)
  750. /*
  751. * Word3 & 4: PLCP information
  752. * The PLCP values should be treated as if they were BBP values.
  753. */
  754. #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
  755. #define TXD_W3_PLCP_SIGNAL_REGNUM FIELD32(0x00007f00)
  756. #define TXD_W3_PLCP_SIGNAL_BUSY FIELD32(0x00008000)
  757. #define TXD_W3_PLCP_SERVICE FIELD32(0x00ff0000)
  758. #define TXD_W3_PLCP_SERVICE_REGNUM FIELD32(0x7f000000)
  759. #define TXD_W3_PLCP_SERVICE_BUSY FIELD32(0x80000000)
  760. #define TXD_W4_PLCP_LENGTH_LOW FIELD32(0x000000ff)
  761. #define TXD_W3_PLCP_LENGTH_LOW_REGNUM FIELD32(0x00007f00)
  762. #define TXD_W3_PLCP_LENGTH_LOW_BUSY FIELD32(0x00008000)
  763. #define TXD_W4_PLCP_LENGTH_HIGH FIELD32(0x00ff0000)
  764. #define TXD_W3_PLCP_LENGTH_HIGH_REGNUM FIELD32(0x7f000000)
  765. #define TXD_W3_PLCP_LENGTH_HIGH_BUSY FIELD32(0x80000000)
  766. /*
  767. * Word5
  768. */
  769. #define TXD_W5_BBCR4 FIELD32(0x0000ffff)
  770. #define TXD_W5_AGC_REG FIELD32(0x007f0000)
  771. #define TXD_W5_AGC_REG_VALID FIELD32(0x00800000)
  772. #define TXD_W5_XXX_REG FIELD32(0x7f000000)
  773. #define TXD_W5_XXX_REG_VALID FIELD32(0x80000000)
  774. /*
  775. * Word6
  776. */
  777. #define TXD_W6_SK_BUFF FIELD32(0xffffffff)
  778. /*
  779. * Word7
  780. */
  781. #define TXD_W7_RESERVED FIELD32(0xffffffff)
  782. /*
  783. * RX descriptor format for RX Ring.
  784. */
  785. /*
  786. * Word0
  787. */
  788. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  789. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  790. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  791. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  792. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  793. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  794. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  795. #define RXD_W0_DATABYTE_COUNT FIELD32(0xffff0000)
  796. /*
  797. * Word1
  798. */
  799. #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  800. /*
  801. * Word2
  802. */
  803. #define RXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  804. #define RXD_W2_BBR0 FIELD32(0x00ff0000)
  805. #define RXD_W2_SIGNAL FIELD32(0xff000000)
  806. /*
  807. * Word3
  808. */
  809. #define RXD_W3_RSSI FIELD32(0x000000ff)
  810. #define RXD_W3_BBR3 FIELD32(0x0000ff00)
  811. #define RXD_W3_BBR4 FIELD32(0x00ff0000)
  812. #define RXD_W3_BBR5 FIELD32(0xff000000)
  813. /*
  814. * Word4
  815. */
  816. #define RXD_W4_RX_END_TIME FIELD32(0xffffffff)
  817. /*
  818. * Word5 & 6 & 7: Reserved
  819. */
  820. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  821. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  822. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  823. /*
  824. * Macro's for converting txpower from EEPROM to mac80211 value
  825. * and from mac80211 value to register value.
  826. * NOTE: Logics in rt2400pci for txpower are reversed
  827. * compared to the other rt2x00 drivers. A higher txpower
  828. * value means that the txpower must be lowered. This is
  829. * important when converting the value coming from the
  830. * mac80211 stack to the rt2400 acceptable value.
  831. */
  832. #define MIN_TXPOWER 31
  833. #define MAX_TXPOWER 62
  834. #define DEFAULT_TXPOWER 39
  835. #define __CLAMP_TX(__txpower) \
  836. clamp_t(char, (__txpower), MIN_TXPOWER, MAX_TXPOWER)
  837. #define TXPOWER_FROM_DEV(__txpower) \
  838. ((__CLAMP_TX(__txpower) - MAX_TXPOWER) + MIN_TXPOWER)
  839. #define TXPOWER_TO_DEV(__txpower) \
  840. MAX_TXPOWER - (__CLAMP_TX(__txpower) - MIN_TXPOWER)
  841. #endif /* RT2400PCI_H */