iwl-csr.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*=== CSR (control and status registers) ===*/
  64. #define CSR_BASE (0x000)
  65. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  66. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  67. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  68. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  69. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  70. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  71. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  72. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  73. /*
  74. * Hardware revision info
  75. * Bit fields:
  76. * 31-8: Reserved
  77. * 7-4: Type of device: 0x0 = 4965, 0xd = 3945
  78. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  79. * 1-0: "Dash" value, as in A-1, etc.
  80. *
  81. * NOTE: Revision step affects calculation of CCK txpower for 4965.
  82. */
  83. #define CSR_HW_REV (CSR_BASE+0x028)
  84. /* EEPROM reads */
  85. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  86. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  87. #define CSR_GIO_REG (CSR_BASE+0x03C)
  88. #define CSR_GP_UCODE (CSR_BASE+0x044)
  89. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  90. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  91. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  92. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  93. #define CSR_LED_REG (CSR_BASE+0x094)
  94. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  95. /* Analog phase-lock-loop configuration */
  96. #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
  97. /*
  98. * Indicates hardware rev, to determine CCK backoff for txpower calculation.
  99. * Bit fields:
  100. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  101. */
  102. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  103. #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
  104. /* Bits for CSR_HW_IF_CONFIG_REG */
  105. #define CSR49_HW_IF_CONFIG_REG_BIT_4965_R (0x00000010)
  106. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
  107. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  108. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  109. #define CSR39_HW_IF_CONFIG_REG_BIT_3945_MB (0x00000100)
  110. #define CSR39_HW_IF_CONFIG_REG_BIT_3945_MM (0x00000200)
  111. #define CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400)
  112. #define CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800)
  113. #define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000)
  114. #define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000)
  115. #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
  116. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  117. #define CSR_HW_IF_CONFIG_REG_BIT_PCI_OWN_SEM (0x00400000)
  118. #define CSR_HW_IF_CONFIG_REG_BIT_ME_OWN (0x02000000)
  119. #define CSR_HW_IF_CONFIG_REG_BIT_WAKE_ME (0x08000000)
  120. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  121. * acknowledged (reset) by host writing "1" to flagged bits. */
  122. #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  123. #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
  124. #define CSR_INT_BIT_DNLD (1 << 28) /* uCode Download */
  125. #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
  126. #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
  127. #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
  128. #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  129. #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
  130. #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */
  131. #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
  132. #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
  133. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  134. CSR_INT_BIT_HW_ERR | \
  135. CSR_INT_BIT_FH_TX | \
  136. CSR_INT_BIT_SW_ERR | \
  137. CSR_INT_BIT_RF_KILL | \
  138. CSR_INT_BIT_SW_RX | \
  139. CSR_INT_BIT_WAKEUP | \
  140. CSR_INT_BIT_ALIVE)
  141. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  142. #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
  143. #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
  144. #define CSR39_FH_INT_BIT_RX_CHNL2 (1 << 18) /* Rx channel 2 (3945 only) */
  145. #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
  146. #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
  147. #define CSR39_FH_INT_BIT_TX_CHNL6 (1 << 6) /* Tx channel 6 (3945 only) */
  148. #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
  149. #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
  150. #define CSR39_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  151. CSR39_FH_INT_BIT_RX_CHNL2 | \
  152. CSR_FH_INT_BIT_RX_CHNL1 | \
  153. CSR_FH_INT_BIT_RX_CHNL0)
  154. #define CSR39_FH_INT_TX_MASK (CSR39_FH_INT_BIT_TX_CHNL6 | \
  155. CSR_FH_INT_BIT_TX_CHNL1 | \
  156. CSR_FH_INT_BIT_TX_CHNL0)
  157. #define CSR49_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  158. CSR_FH_INT_BIT_RX_CHNL1 | \
  159. CSR_FH_INT_BIT_RX_CHNL0)
  160. #define CSR49_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  161. CSR_FH_INT_BIT_TX_CHNL0)
  162. /* GPIO */
  163. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  164. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  165. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
  166. /* RESET */
  167. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  168. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  169. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  170. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  171. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  172. /* GP (general purpose) CONTROL */
  173. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  174. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  175. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  176. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  177. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  178. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  179. #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
  180. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  181. /* HW REV */
  182. #define CSR_HW_REV_TYPE_MSK (0x00000F0)
  183. #define CSR_HW_REV_TYPE_3945 (0x00000D0)
  184. #define CSR_HW_REV_TYPE_4965 (0x0000000)
  185. #define CSR_HW_REV_TYPE_5300 (0x0000020)
  186. #define CSR_HW_REV_TYPE_5350 (0x0000030)
  187. #define CSR_HW_REV_TYPE_5100 (0x0000050)
  188. #define CSR_HW_REV_TYPE_5150 (0x0000040)
  189. #define CSR_HW_REV_TYPE_NONE (0x00000F0)
  190. /* EEPROM REG */
  191. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  192. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  193. /* EEPROM GP */
  194. #define CSR_EEPROM_GP_VALID_MSK (0x00000006)
  195. #define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
  196. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  197. /* CSR GIO */
  198. #define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
  199. /* UCODE DRV GP */
  200. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  201. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  202. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  203. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  204. /* GI Chicken Bits */
  205. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  206. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  207. /* LED */
  208. #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
  209. #define CSR_LED_REG_TRUN_ON (0x78)
  210. #define CSR_LED_REG_TRUN_OFF (0x38)
  211. /* ANA_PLL */
  212. #define CSR39_ANA_PLL_CFG_VAL (0x01000000)
  213. #define CSR50_ANA_PLL_CFG_VAL (0x00880300)
  214. /* HPET MEM debug */
  215. #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
  216. /*=== HBUS (Host-side Bus) ===*/
  217. #define HBUS_BASE (0x400)
  218. /*
  219. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  220. * structures, error log, event log, verifying uCode load).
  221. * First write to address register, then read from or write to data register
  222. * to complete the job. Once the address register is set up, accesses to
  223. * data registers auto-increment the address by one dword.
  224. * Bit usage for address registers (read or write):
  225. * 0-31: memory address within device
  226. */
  227. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  228. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  229. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  230. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  231. /*
  232. * Registers for accessing device's internal peripheral registers
  233. * (e.g. SCD, BSM, etc.). First write to address register,
  234. * then read from or write to data register to complete the job.
  235. * Bit usage for address registers (read or write):
  236. * 0-15: register address (offset) within device
  237. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  238. */
  239. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  240. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  241. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  242. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  243. /*
  244. * Per-Tx-queue write pointer (index, really!) (3945 and 4965).
  245. * Indicates index to next TFD that driver will fill (1 past latest filled).
  246. * Bit usage:
  247. * 0-7: queue write index
  248. * 11-8: queue selector
  249. */
  250. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  251. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  252. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)