eeprom.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /*
  19. * Common ar5xxx EEPROM data offsets (set these on AR5K_EEPROM_BASE)
  20. */
  21. #define AR5K_EEPROM_MAGIC 0x003d /* EEPROM Magic number */
  22. #define AR5K_EEPROM_MAGIC_VALUE 0x5aa5 /* Default - found on EEPROM */
  23. #define AR5K_EEPROM_MAGIC_5212 0x0000145c /* 5212 */
  24. #define AR5K_EEPROM_MAGIC_5211 0x0000145b /* 5211 */
  25. #define AR5K_EEPROM_MAGIC_5210 0x0000145a /* 5210 */
  26. #define AR5K_EEPROM_PROTECT 0x003f /* EEPROM protect status */
  27. #define AR5K_EEPROM_PROTECT_RD_0_31 0x0001 /* Read protection bit for offsets 0x0 - 0x1f */
  28. #define AR5K_EEPROM_PROTECT_WR_0_31 0x0002 /* Write protection bit for offsets 0x0 - 0x1f */
  29. #define AR5K_EEPROM_PROTECT_RD_32_63 0x0004 /* 0x20 - 0x3f */
  30. #define AR5K_EEPROM_PROTECT_WR_32_63 0x0008
  31. #define AR5K_EEPROM_PROTECT_RD_64_127 0x0010 /* 0x40 - 0x7f */
  32. #define AR5K_EEPROM_PROTECT_WR_64_127 0x0020
  33. #define AR5K_EEPROM_PROTECT_RD_128_191 0x0040 /* 0x80 - 0xbf (regdom) */
  34. #define AR5K_EEPROM_PROTECT_WR_128_191 0x0080
  35. #define AR5K_EEPROM_PROTECT_RD_192_207 0x0100 /* 0xc0 - 0xcf */
  36. #define AR5K_EEPROM_PROTECT_WR_192_207 0x0200
  37. #define AR5K_EEPROM_PROTECT_RD_208_223 0x0400 /* 0xd0 - 0xdf */
  38. #define AR5K_EEPROM_PROTECT_WR_208_223 0x0800
  39. #define AR5K_EEPROM_PROTECT_RD_224_239 0x1000 /* 0xe0 - 0xef */
  40. #define AR5K_EEPROM_PROTECT_WR_224_239 0x2000
  41. #define AR5K_EEPROM_PROTECT_RD_240_255 0x4000 /* 0xf0 - 0xff */
  42. #define AR5K_EEPROM_PROTECT_WR_240_255 0x8000
  43. #define AR5K_EEPROM_REG_DOMAIN 0x00bf /* EEPROM regdom */
  44. #define AR5K_EEPROM_INFO_BASE 0x00c0 /* EEPROM header */
  45. #define AR5K_EEPROM_INFO_MAX (0x400 - AR5K_EEPROM_INFO_BASE)
  46. #define AR5K_EEPROM_INFO_CKSUM 0xffff
  47. #define AR5K_EEPROM_INFO(_n) (AR5K_EEPROM_INFO_BASE + (_n))
  48. #define AR5K_EEPROM_VERSION AR5K_EEPROM_INFO(1) /* EEPROM Version */
  49. #define AR5K_EEPROM_VERSION_3_0 0x3000 /* No idea what's going on before this version */
  50. #define AR5K_EEPROM_VERSION_3_1 0x3001 /* ob/db values for 2Ghz (ar5211_rfregs) */
  51. #define AR5K_EEPROM_VERSION_3_2 0x3002 /* different frequency representation (eeprom_bin2freq) */
  52. #define AR5K_EEPROM_VERSION_3_3 0x3003 /* offsets changed, has 32 CTLs (see below) and ee_false_detect (eeprom_read_modes) */
  53. #define AR5K_EEPROM_VERSION_3_4 0x3004 /* has ee_i_gain ee_cck_ofdm_power_delta (eeprom_read_modes) */
  54. #define AR5K_EEPROM_VERSION_4_0 0x4000 /* has ee_misc*, ee_cal_pier, ee_turbo_max_power and ee_xr_power (eeprom_init) */
  55. #define AR5K_EEPROM_VERSION_4_1 0x4001 /* has ee_margin_tx_rx (eeprom_init) */
  56. #define AR5K_EEPROM_VERSION_4_2 0x4002 /* has ee_cck_ofdm_gain_delta (eeprom_init) */
  57. #define AR5K_EEPROM_VERSION_4_3 0x4003
  58. #define AR5K_EEPROM_VERSION_4_4 0x4004
  59. #define AR5K_EEPROM_VERSION_4_5 0x4005
  60. #define AR5K_EEPROM_VERSION_4_6 0x4006 /* has ee_scaled_cck_delta */
  61. #define AR5K_EEPROM_VERSION_4_7 0x4007
  62. #define AR5K_EEPROM_MODE_11A 0
  63. #define AR5K_EEPROM_MODE_11B 1
  64. #define AR5K_EEPROM_MODE_11G 2
  65. #define AR5K_EEPROM_HDR AR5K_EEPROM_INFO(2) /* Header that contains the device caps */
  66. #define AR5K_EEPROM_HDR_11A(_v) (((_v) >> AR5K_EEPROM_MODE_11A) & 0x1)
  67. #define AR5K_EEPROM_HDR_11B(_v) (((_v) >> AR5K_EEPROM_MODE_11B) & 0x1)
  68. #define AR5K_EEPROM_HDR_11G(_v) (((_v) >> AR5K_EEPROM_MODE_11G) & 0x1)
  69. #define AR5K_EEPROM_HDR_T_2GHZ_DIS(_v) (((_v) >> 3) & 0x1) /* Disable turbo for 2Ghz (?) */
  70. #define AR5K_EEPROM_HDR_T_5GHZ_DBM(_v) (((_v) >> 4) & 0x7f) /* Max turbo power for a/XR mode (eeprom_init) */
  71. #define AR5K_EEPROM_HDR_DEVICE(_v) (((_v) >> 11) & 0x7)
  72. #define AR5K_EEPROM_HDR_T_5GHZ_DIS(_v) (((_v) >> 15) & 0x1) /* Disable turbo for 5Ghz (?) */
  73. #define AR5K_EEPROM_HDR_RFKILL(_v) (((_v) >> 14) & 0x1) /* Device has RFKill support */
  74. #define AR5K_EEPROM_RFKILL_GPIO_SEL 0x0000001c
  75. #define AR5K_EEPROM_RFKILL_GPIO_SEL_S 2
  76. #define AR5K_EEPROM_RFKILL_POLARITY 0x00000002
  77. #define AR5K_EEPROM_RFKILL_POLARITY_S 1
  78. /* Newer EEPROMs are using a different offset */
  79. #define AR5K_EEPROM_OFF(_v, _v3_0, _v3_3) \
  80. (((_v) >= AR5K_EEPROM_VERSION_3_3) ? _v3_3 : _v3_0)
  81. #define AR5K_EEPROM_ANT_GAIN(_v) AR5K_EEPROM_OFF(_v, 0x00c4, 0x00c3)
  82. #define AR5K_EEPROM_ANT_GAIN_5GHZ(_v) ((int8_t)(((_v) >> 8) & 0xff))
  83. #define AR5K_EEPROM_ANT_GAIN_2GHZ(_v) ((int8_t)((_v) & 0xff))
  84. /* calibration settings */
  85. #define AR5K_EEPROM_MODES_11A(_v) AR5K_EEPROM_OFF(_v, 0x00c5, 0x00d4)
  86. #define AR5K_EEPROM_MODES_11B(_v) AR5K_EEPROM_OFF(_v, 0x00d0, 0x00f2)
  87. #define AR5K_EEPROM_MODES_11G(_v) AR5K_EEPROM_OFF(_v, 0x00da, 0x010d)
  88. #define AR5K_EEPROM_CTL(_v) AR5K_EEPROM_OFF(_v, 0x00e4, 0x0128) /* Conformance test limits */
  89. /* [3.1 - 3.3] */
  90. #define AR5K_EEPROM_OBDB0_2GHZ 0x00ec
  91. #define AR5K_EEPROM_OBDB1_2GHZ 0x00ed
  92. /* Misc values available since EEPROM 4.0 */
  93. #define AR5K_EEPROM_MISC0 0x00c4
  94. #define AR5K_EEPROM_EARSTART(_v) ((_v) & 0xfff)
  95. #define AR5K_EEPROM_EEMAP(_v) (((_v) >> 14) & 0x3)
  96. #define AR5K_EEPROM_MISC1 0x00c5
  97. #define AR5K_EEPROM_TARGET_PWRSTART(_v) ((_v) & 0xfff)
  98. #define AR5K_EEPROM_HAS32KHZCRYSTAL(_v) (((_v) >> 14) & 0x1)
  99. /* Some EEPROM defines */
  100. #define AR5K_EEPROM_EEP_SCALE 100
  101. #define AR5K_EEPROM_EEP_DELTA 10
  102. #define AR5K_EEPROM_N_MODES 3
  103. #define AR5K_EEPROM_N_5GHZ_CHAN 10
  104. #define AR5K_EEPROM_N_2GHZ_CHAN 3
  105. #define AR5K_EEPROM_MAX_CHAN 10
  106. #define AR5K_EEPROM_N_PCDAC 11
  107. #define AR5K_EEPROM_N_TEST_FREQ 8
  108. #define AR5K_EEPROM_N_EDGES 8
  109. #define AR5K_EEPROM_N_INTERCEPTS 11
  110. #define AR5K_EEPROM_FREQ_M(_v) AR5K_EEPROM_OFF(_v, 0x7f, 0xff)
  111. #define AR5K_EEPROM_PCDAC_M 0x3f
  112. #define AR5K_EEPROM_PCDAC_START 1
  113. #define AR5K_EEPROM_PCDAC_STOP 63
  114. #define AR5K_EEPROM_PCDAC_STEP 1
  115. #define AR5K_EEPROM_NON_EDGE_M 0x40
  116. #define AR5K_EEPROM_CHANNEL_POWER 8
  117. #define AR5K_EEPROM_N_OBDB 4
  118. #define AR5K_EEPROM_OBDB_DIS 0xffff
  119. #define AR5K_EEPROM_CHANNEL_DIS 0xff
  120. #define AR5K_EEPROM_SCALE_OC_DELTA(_x) (((_x) * 2) / 10)
  121. #define AR5K_EEPROM_N_CTLS(_v) AR5K_EEPROM_OFF(_v, 16, 32)
  122. #define AR5K_EEPROM_MAX_CTLS 32
  123. #define AR5K_EEPROM_N_XPD_PER_CHANNEL 4
  124. #define AR5K_EEPROM_N_XPD0_POINTS 4
  125. #define AR5K_EEPROM_N_XPD3_POINTS 3
  126. #define AR5K_EEPROM_N_INTERCEPT_10_2GHZ 35
  127. #define AR5K_EEPROM_N_INTERCEPT_10_5GHZ 55
  128. #define AR5K_EEPROM_POWER_M 0x3f
  129. #define AR5K_EEPROM_POWER_MIN 0
  130. #define AR5K_EEPROM_POWER_MAX 3150
  131. #define AR5K_EEPROM_POWER_STEP 50
  132. #define AR5K_EEPROM_POWER_TABLE_SIZE 64
  133. #define AR5K_EEPROM_N_POWER_LOC_11B 4
  134. #define AR5K_EEPROM_N_POWER_LOC_11G 6
  135. #define AR5K_EEPROM_I_GAIN 10
  136. #define AR5K_EEPROM_CCK_OFDM_DELTA 15
  137. #define AR5K_EEPROM_N_IQ_CAL 2
  138. #define AR5K_EEPROM_READ(_o, _v) do { \
  139. ret = ath5k_hw_eeprom_read(ah, (_o), &(_v)); \
  140. if (ret) \
  141. return ret; \
  142. } while (0)
  143. #define AR5K_EEPROM_READ_HDR(_o, _v) \
  144. AR5K_EEPROM_READ(_o, ah->ah_capabilities.cap_eeprom._v); \
  145. /* Struct to hold EEPROM calibration data */
  146. struct ath5k_eeprom_info {
  147. u16 ee_magic;
  148. u16 ee_protect;
  149. u16 ee_regdomain;
  150. u16 ee_version;
  151. u16 ee_header;
  152. u16 ee_ant_gain;
  153. u16 ee_misc0;
  154. u16 ee_misc1;
  155. u16 ee_cck_ofdm_gain_delta;
  156. u16 ee_cck_ofdm_power_delta;
  157. u16 ee_scaled_cck_delta;
  158. /* Used for tx thermal adjustment (eeprom_init, rfregs) */
  159. u16 ee_tx_clip;
  160. u16 ee_pwd_84;
  161. u16 ee_pwd_90;
  162. u16 ee_gain_select;
  163. /* RF Calibration settings (reset, rfregs) */
  164. u16 ee_i_cal[AR5K_EEPROM_N_MODES];
  165. u16 ee_q_cal[AR5K_EEPROM_N_MODES];
  166. u16 ee_fixed_bias[AR5K_EEPROM_N_MODES];
  167. u16 ee_turbo_max_power[AR5K_EEPROM_N_MODES];
  168. u16 ee_xr_power[AR5K_EEPROM_N_MODES];
  169. u16 ee_switch_settling[AR5K_EEPROM_N_MODES];
  170. u16 ee_ant_tx_rx[AR5K_EEPROM_N_MODES];
  171. u16 ee_ant_control[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PCDAC];
  172. u16 ee_ob[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  173. u16 ee_db[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  174. u16 ee_tx_end2xlna_enable[AR5K_EEPROM_N_MODES];
  175. u16 ee_tx_end2xpa_disable[AR5K_EEPROM_N_MODES];
  176. u16 ee_tx_frm2xpa_enable[AR5K_EEPROM_N_MODES];
  177. u16 ee_thr_62[AR5K_EEPROM_N_MODES];
  178. u16 ee_xlna_gain[AR5K_EEPROM_N_MODES];
  179. u16 ee_xpd[AR5K_EEPROM_N_MODES];
  180. u16 ee_x_gain[AR5K_EEPROM_N_MODES];
  181. u16 ee_i_gain[AR5K_EEPROM_N_MODES];
  182. u16 ee_margin_tx_rx[AR5K_EEPROM_N_MODES];
  183. /* Unused */
  184. u16 ee_false_detect[AR5K_EEPROM_N_MODES];
  185. u16 ee_cal_pier[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_2GHZ_CHAN];
  186. u16 ee_channel[AR5K_EEPROM_N_MODES][AR5K_EEPROM_MAX_CHAN]; /*empty*/
  187. /* Conformance test limits (Unused) */
  188. u16 ee_ctls;
  189. u16 ee_ctl[AR5K_EEPROM_MAX_CTLS];
  190. /* Noise Floor Calibration settings */
  191. s16 ee_noise_floor_thr[AR5K_EEPROM_N_MODES];
  192. s8 ee_adc_desired_size[AR5K_EEPROM_N_MODES];
  193. s8 ee_pga_desired_size[AR5K_EEPROM_N_MODES];
  194. };