base.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  87. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  94. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  95. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  96. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  97. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  98. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  99. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  100. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  101. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  102. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  103. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  104. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  105. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  106. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  107. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  108. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  109. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  110. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  111. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  112. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  113. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  114. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  119. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  120. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  121. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  122. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  123. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. /*
  172. * Prototypes - PCI stack related functions
  173. */
  174. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  175. const struct pci_device_id *id);
  176. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  177. #ifdef CONFIG_PM
  178. static int ath5k_pci_suspend(struct pci_dev *pdev,
  179. pm_message_t state);
  180. static int ath5k_pci_resume(struct pci_dev *pdev);
  181. #else
  182. #define ath5k_pci_suspend NULL
  183. #define ath5k_pci_resume NULL
  184. #endif /* CONFIG_PM */
  185. static struct pci_driver ath5k_pci_driver = {
  186. .name = "ath5k_pci",
  187. .id_table = ath5k_pci_id_table,
  188. .probe = ath5k_pci_probe,
  189. .remove = __devexit_p(ath5k_pci_remove),
  190. .suspend = ath5k_pci_suspend,
  191. .resume = ath5k_pci_resume,
  192. };
  193. /*
  194. * Prototypes - MAC 802.11 stack related functions
  195. */
  196. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  197. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  198. static int ath5k_reset_wake(struct ath5k_softc *sc);
  199. static int ath5k_start(struct ieee80211_hw *hw);
  200. static void ath5k_stop(struct ieee80211_hw *hw);
  201. static int ath5k_add_interface(struct ieee80211_hw *hw,
  202. struct ieee80211_if_init_conf *conf);
  203. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  204. struct ieee80211_if_init_conf *conf);
  205. static int ath5k_config(struct ieee80211_hw *hw,
  206. struct ieee80211_conf *conf);
  207. static int ath5k_config_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_vif *vif,
  209. struct ieee80211_if_conf *conf);
  210. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  211. unsigned int changed_flags,
  212. unsigned int *new_flags,
  213. int mc_count, struct dev_mc_list *mclist);
  214. static int ath5k_set_key(struct ieee80211_hw *hw,
  215. enum set_key_cmd cmd,
  216. const u8 *local_addr, const u8 *addr,
  217. struct ieee80211_key_conf *key);
  218. static int ath5k_get_stats(struct ieee80211_hw *hw,
  219. struct ieee80211_low_level_stats *stats);
  220. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_tx_queue_stats *stats);
  222. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  223. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  224. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  225. struct sk_buff *skb);
  226. static struct ieee80211_ops ath5k_hw_ops = {
  227. .tx = ath5k_tx,
  228. .start = ath5k_start,
  229. .stop = ath5k_stop,
  230. .add_interface = ath5k_add_interface,
  231. .remove_interface = ath5k_remove_interface,
  232. .config = ath5k_config,
  233. .config_interface = ath5k_config_interface,
  234. .configure_filter = ath5k_configure_filter,
  235. .set_key = ath5k_set_key,
  236. .get_stats = ath5k_get_stats,
  237. .conf_tx = NULL,
  238. .get_tx_stats = ath5k_get_tx_stats,
  239. .get_tsf = ath5k_get_tsf,
  240. .reset_tsf = ath5k_reset_tsf,
  241. };
  242. /*
  243. * Prototypes - Internal functions
  244. */
  245. /* Attach detach */
  246. static int ath5k_attach(struct pci_dev *pdev,
  247. struct ieee80211_hw *hw);
  248. static void ath5k_detach(struct pci_dev *pdev,
  249. struct ieee80211_hw *hw);
  250. /* Channel/mode setup */
  251. static inline short ath5k_ieee2mhz(short chan);
  252. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  253. struct ieee80211_channel *channels,
  254. unsigned int mode,
  255. unsigned int max);
  256. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  257. static int ath5k_chan_set(struct ath5k_softc *sc,
  258. struct ieee80211_channel *chan);
  259. static void ath5k_setcurmode(struct ath5k_softc *sc,
  260. unsigned int mode);
  261. static void ath5k_mode_setup(struct ath5k_softc *sc);
  262. /* Descriptor setup */
  263. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  264. struct pci_dev *pdev);
  265. static void ath5k_desc_free(struct ath5k_softc *sc,
  266. struct pci_dev *pdev);
  267. /* Buffers setup */
  268. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  269. struct ath5k_buf *bf);
  270. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  271. struct ath5k_buf *bf);
  272. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  273. struct ath5k_buf *bf)
  274. {
  275. BUG_ON(!bf);
  276. if (!bf->skb)
  277. return;
  278. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  279. PCI_DMA_TODEVICE);
  280. dev_kfree_skb_any(bf->skb);
  281. bf->skb = NULL;
  282. }
  283. /* Queues setup */
  284. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  285. int qtype, int subtype);
  286. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  287. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  288. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  289. struct ath5k_txq *txq);
  290. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  291. static void ath5k_txq_release(struct ath5k_softc *sc);
  292. /* Rx handling */
  293. static int ath5k_rx_start(struct ath5k_softc *sc);
  294. static void ath5k_rx_stop(struct ath5k_softc *sc);
  295. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  296. struct ath5k_desc *ds,
  297. struct sk_buff *skb,
  298. struct ath5k_rx_status *rs);
  299. static void ath5k_tasklet_rx(unsigned long data);
  300. /* Tx handling */
  301. static void ath5k_tx_processq(struct ath5k_softc *sc,
  302. struct ath5k_txq *txq);
  303. static void ath5k_tasklet_tx(unsigned long data);
  304. /* Beacon handling */
  305. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  306. struct ath5k_buf *bf);
  307. static void ath5k_beacon_send(struct ath5k_softc *sc);
  308. static void ath5k_beacon_config(struct ath5k_softc *sc);
  309. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  310. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  311. {
  312. u64 tsf = ath5k_hw_get_tsf64(ah);
  313. if ((tsf & 0x7fff) < rstamp)
  314. tsf -= 0x8000;
  315. return (tsf & ~0x7fff) | rstamp;
  316. }
  317. /* Interrupt handling */
  318. static int ath5k_init(struct ath5k_softc *sc, bool is_resume);
  319. static int ath5k_stop_locked(struct ath5k_softc *sc);
  320. static int ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend);
  321. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  322. static void ath5k_tasklet_reset(unsigned long data);
  323. static void ath5k_calibrate(unsigned long data);
  324. /* LED functions */
  325. static int ath5k_init_leds(struct ath5k_softc *sc);
  326. static void ath5k_led_enable(struct ath5k_softc *sc);
  327. static void ath5k_led_off(struct ath5k_softc *sc);
  328. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  329. /*
  330. * Module init/exit functions
  331. */
  332. static int __init
  333. init_ath5k_pci(void)
  334. {
  335. int ret;
  336. ath5k_debug_init();
  337. ret = pci_register_driver(&ath5k_pci_driver);
  338. if (ret) {
  339. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  340. return ret;
  341. }
  342. return 0;
  343. }
  344. static void __exit
  345. exit_ath5k_pci(void)
  346. {
  347. pci_unregister_driver(&ath5k_pci_driver);
  348. ath5k_debug_finish();
  349. }
  350. module_init(init_ath5k_pci);
  351. module_exit(exit_ath5k_pci);
  352. /********************\
  353. * PCI Initialization *
  354. \********************/
  355. static const char *
  356. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  357. {
  358. const char *name = "xxxxx";
  359. unsigned int i;
  360. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  361. if (srev_names[i].sr_type != type)
  362. continue;
  363. if ((val & 0xf0) == srev_names[i].sr_val)
  364. name = srev_names[i].sr_name;
  365. if ((val & 0xff) == srev_names[i].sr_val) {
  366. name = srev_names[i].sr_name;
  367. break;
  368. }
  369. }
  370. return name;
  371. }
  372. static int __devinit
  373. ath5k_pci_probe(struct pci_dev *pdev,
  374. const struct pci_device_id *id)
  375. {
  376. void __iomem *mem;
  377. struct ath5k_softc *sc;
  378. struct ieee80211_hw *hw;
  379. int ret;
  380. u8 csz;
  381. ret = pci_enable_device(pdev);
  382. if (ret) {
  383. dev_err(&pdev->dev, "can't enable device\n");
  384. goto err;
  385. }
  386. /* XXX 32-bit addressing only */
  387. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  388. if (ret) {
  389. dev_err(&pdev->dev, "32-bit DMA not available\n");
  390. goto err_dis;
  391. }
  392. /*
  393. * Cache line size is used to size and align various
  394. * structures used to communicate with the hardware.
  395. */
  396. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  397. if (csz == 0) {
  398. /*
  399. * Linux 2.4.18 (at least) writes the cache line size
  400. * register as a 16-bit wide register which is wrong.
  401. * We must have this setup properly for rx buffer
  402. * DMA to work so force a reasonable value here if it
  403. * comes up zero.
  404. */
  405. csz = L1_CACHE_BYTES / sizeof(u32);
  406. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  407. }
  408. /*
  409. * The default setting of latency timer yields poor results,
  410. * set it to the value used by other systems. It may be worth
  411. * tweaking this setting more.
  412. */
  413. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  414. /* Enable bus mastering */
  415. pci_set_master(pdev);
  416. /*
  417. * Disable the RETRY_TIMEOUT register (0x41) to keep
  418. * PCI Tx retries from interfering with C3 CPU state.
  419. */
  420. pci_write_config_byte(pdev, 0x41, 0);
  421. ret = pci_request_region(pdev, 0, "ath5k");
  422. if (ret) {
  423. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  424. goto err_dis;
  425. }
  426. mem = pci_iomap(pdev, 0, 0);
  427. if (!mem) {
  428. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  429. ret = -EIO;
  430. goto err_reg;
  431. }
  432. /*
  433. * Allocate hw (mac80211 main struct)
  434. * and hw->priv (driver private data)
  435. */
  436. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  437. if (hw == NULL) {
  438. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  439. ret = -ENOMEM;
  440. goto err_map;
  441. }
  442. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  443. /* Initialize driver private data */
  444. SET_IEEE80211_DEV(hw, &pdev->dev);
  445. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  446. IEEE80211_HW_SIGNAL_DBM |
  447. IEEE80211_HW_NOISE_DBM;
  448. hw->wiphy->interface_modes =
  449. BIT(NL80211_IFTYPE_STATION) |
  450. BIT(NL80211_IFTYPE_ADHOC) |
  451. BIT(NL80211_IFTYPE_MESH_POINT);
  452. hw->extra_tx_headroom = 2;
  453. hw->channel_change_time = 5000;
  454. sc = hw->priv;
  455. sc->hw = hw;
  456. sc->pdev = pdev;
  457. ath5k_debug_init_device(sc);
  458. /*
  459. * Mark the device as detached to avoid processing
  460. * interrupts until setup is complete.
  461. */
  462. __set_bit(ATH_STAT_INVALID, sc->status);
  463. sc->iobase = mem; /* So we can unmap it on detach */
  464. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  465. sc->opmode = NL80211_IFTYPE_STATION;
  466. mutex_init(&sc->lock);
  467. spin_lock_init(&sc->rxbuflock);
  468. spin_lock_init(&sc->txbuflock);
  469. spin_lock_init(&sc->block);
  470. /* Set private data */
  471. pci_set_drvdata(pdev, hw);
  472. /* Setup interrupt handler */
  473. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  474. if (ret) {
  475. ATH5K_ERR(sc, "request_irq failed\n");
  476. goto err_free;
  477. }
  478. /* Initialize device */
  479. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  480. if (IS_ERR(sc->ah)) {
  481. ret = PTR_ERR(sc->ah);
  482. goto err_irq;
  483. }
  484. /* set up multi-rate retry capabilities */
  485. if (sc->ah->ah_version == AR5K_AR5212) {
  486. hw->max_altrates = 3;
  487. hw->max_altrate_tries = 11;
  488. }
  489. /* Finish private driver data initialization */
  490. ret = ath5k_attach(pdev, hw);
  491. if (ret)
  492. goto err_ah;
  493. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  494. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  495. sc->ah->ah_mac_srev,
  496. sc->ah->ah_phy_revision);
  497. if (!sc->ah->ah_single_chip) {
  498. /* Single chip radio (!RF5111) */
  499. if (sc->ah->ah_radio_5ghz_revision &&
  500. !sc->ah->ah_radio_2ghz_revision) {
  501. /* No 5GHz support -> report 2GHz radio */
  502. if (!test_bit(AR5K_MODE_11A,
  503. sc->ah->ah_capabilities.cap_mode)) {
  504. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  505. ath5k_chip_name(AR5K_VERSION_RAD,
  506. sc->ah->ah_radio_5ghz_revision),
  507. sc->ah->ah_radio_5ghz_revision);
  508. /* No 2GHz support (5110 and some
  509. * 5Ghz only cards) -> report 5Ghz radio */
  510. } else if (!test_bit(AR5K_MODE_11B,
  511. sc->ah->ah_capabilities.cap_mode)) {
  512. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  513. ath5k_chip_name(AR5K_VERSION_RAD,
  514. sc->ah->ah_radio_5ghz_revision),
  515. sc->ah->ah_radio_5ghz_revision);
  516. /* Multiband radio */
  517. } else {
  518. ATH5K_INFO(sc, "RF%s multiband radio found"
  519. " (0x%x)\n",
  520. ath5k_chip_name(AR5K_VERSION_RAD,
  521. sc->ah->ah_radio_5ghz_revision),
  522. sc->ah->ah_radio_5ghz_revision);
  523. }
  524. }
  525. /* Multi chip radio (RF5111 - RF2111) ->
  526. * report both 2GHz/5GHz radios */
  527. else if (sc->ah->ah_radio_5ghz_revision &&
  528. sc->ah->ah_radio_2ghz_revision){
  529. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  530. ath5k_chip_name(AR5K_VERSION_RAD,
  531. sc->ah->ah_radio_5ghz_revision),
  532. sc->ah->ah_radio_5ghz_revision);
  533. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  534. ath5k_chip_name(AR5K_VERSION_RAD,
  535. sc->ah->ah_radio_2ghz_revision),
  536. sc->ah->ah_radio_2ghz_revision);
  537. }
  538. }
  539. /* ready to process interrupts */
  540. __clear_bit(ATH_STAT_INVALID, sc->status);
  541. return 0;
  542. err_ah:
  543. ath5k_hw_detach(sc->ah);
  544. err_irq:
  545. free_irq(pdev->irq, sc);
  546. err_free:
  547. ieee80211_free_hw(hw);
  548. err_map:
  549. pci_iounmap(pdev, mem);
  550. err_reg:
  551. pci_release_region(pdev, 0);
  552. err_dis:
  553. pci_disable_device(pdev);
  554. err:
  555. return ret;
  556. }
  557. static void __devexit
  558. ath5k_pci_remove(struct pci_dev *pdev)
  559. {
  560. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  561. struct ath5k_softc *sc = hw->priv;
  562. ath5k_debug_finish_device(sc);
  563. ath5k_detach(pdev, hw);
  564. ath5k_hw_detach(sc->ah);
  565. free_irq(pdev->irq, sc);
  566. pci_iounmap(pdev, sc->iobase);
  567. pci_release_region(pdev, 0);
  568. pci_disable_device(pdev);
  569. ieee80211_free_hw(hw);
  570. }
  571. #ifdef CONFIG_PM
  572. static int
  573. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  574. {
  575. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  576. struct ath5k_softc *sc = hw->priv;
  577. ath5k_led_off(sc);
  578. ath5k_stop_hw(sc, true);
  579. free_irq(pdev->irq, sc);
  580. pci_save_state(pdev);
  581. pci_disable_device(pdev);
  582. pci_set_power_state(pdev, PCI_D3hot);
  583. return 0;
  584. }
  585. static int
  586. ath5k_pci_resume(struct pci_dev *pdev)
  587. {
  588. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  589. struct ath5k_softc *sc = hw->priv;
  590. int err;
  591. pci_restore_state(pdev);
  592. err = pci_enable_device(pdev);
  593. if (err)
  594. return err;
  595. /*
  596. * Suspend/Resume resets the PCI configuration space, so we have to
  597. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  598. * PCI Tx retries from interfering with C3 CPU state
  599. */
  600. pci_write_config_byte(pdev, 0x41, 0);
  601. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  602. if (err) {
  603. ATH5K_ERR(sc, "request_irq failed\n");
  604. goto err_no_irq;
  605. }
  606. err = ath5k_init(sc, true);
  607. if (err)
  608. goto err_irq;
  609. ath5k_led_enable(sc);
  610. return 0;
  611. err_irq:
  612. free_irq(pdev->irq, sc);
  613. err_no_irq:
  614. pci_disable_device(pdev);
  615. return err;
  616. }
  617. #endif /* CONFIG_PM */
  618. /***********************\
  619. * Driver Initialization *
  620. \***********************/
  621. static int
  622. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  623. {
  624. struct ath5k_softc *sc = hw->priv;
  625. struct ath5k_hw *ah = sc->ah;
  626. u8 mac[ETH_ALEN];
  627. int ret;
  628. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  629. /*
  630. * Check if the MAC has multi-rate retry support.
  631. * We do this by trying to setup a fake extended
  632. * descriptor. MAC's that don't have support will
  633. * return false w/o doing anything. MAC's that do
  634. * support it will return true w/o doing anything.
  635. */
  636. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  637. if (ret < 0)
  638. goto err;
  639. if (ret > 0)
  640. __set_bit(ATH_STAT_MRRETRY, sc->status);
  641. /*
  642. * Collect the channel list. The 802.11 layer
  643. * is resposible for filtering this list based
  644. * on settings like the phy mode and regulatory
  645. * domain restrictions.
  646. */
  647. ret = ath5k_setup_bands(hw);
  648. if (ret) {
  649. ATH5K_ERR(sc, "can't get channels\n");
  650. goto err;
  651. }
  652. /* NB: setup here so ath5k_rate_update is happy */
  653. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  654. ath5k_setcurmode(sc, AR5K_MODE_11A);
  655. else
  656. ath5k_setcurmode(sc, AR5K_MODE_11B);
  657. /*
  658. * Allocate tx+rx descriptors and populate the lists.
  659. */
  660. ret = ath5k_desc_alloc(sc, pdev);
  661. if (ret) {
  662. ATH5K_ERR(sc, "can't allocate descriptors\n");
  663. goto err;
  664. }
  665. /*
  666. * Allocate hardware transmit queues: one queue for
  667. * beacon frames and one data queue for each QoS
  668. * priority. Note that hw functions handle reseting
  669. * these queues at the needed time.
  670. */
  671. ret = ath5k_beaconq_setup(ah);
  672. if (ret < 0) {
  673. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  674. goto err_desc;
  675. }
  676. sc->bhalq = ret;
  677. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  678. if (IS_ERR(sc->txq)) {
  679. ATH5K_ERR(sc, "can't setup xmit queue\n");
  680. ret = PTR_ERR(sc->txq);
  681. goto err_bhal;
  682. }
  683. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  684. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  685. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  686. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  687. ath5k_hw_get_lladdr(ah, mac);
  688. SET_IEEE80211_PERM_ADDR(hw, mac);
  689. /* All MAC address bits matter for ACKs */
  690. memset(sc->bssidmask, 0xff, ETH_ALEN);
  691. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  692. ret = ieee80211_register_hw(hw);
  693. if (ret) {
  694. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  695. goto err_queues;
  696. }
  697. ath5k_init_leds(sc);
  698. return 0;
  699. err_queues:
  700. ath5k_txq_release(sc);
  701. err_bhal:
  702. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  703. err_desc:
  704. ath5k_desc_free(sc, pdev);
  705. err:
  706. return ret;
  707. }
  708. static void
  709. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  710. {
  711. struct ath5k_softc *sc = hw->priv;
  712. /*
  713. * NB: the order of these is important:
  714. * o call the 802.11 layer before detaching ath5k_hw to
  715. * insure callbacks into the driver to delete global
  716. * key cache entries can be handled
  717. * o reclaim the tx queue data structures after calling
  718. * the 802.11 layer as we'll get called back to reclaim
  719. * node state and potentially want to use them
  720. * o to cleanup the tx queues the hal is called, so detach
  721. * it last
  722. * XXX: ??? detach ath5k_hw ???
  723. * Other than that, it's straightforward...
  724. */
  725. ieee80211_unregister_hw(hw);
  726. ath5k_desc_free(sc, pdev);
  727. ath5k_txq_release(sc);
  728. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  729. ath5k_unregister_leds(sc);
  730. /*
  731. * NB: can't reclaim these until after ieee80211_ifdetach
  732. * returns because we'll get called back to reclaim node
  733. * state and potentially want to use them.
  734. */
  735. }
  736. /********************\
  737. * Channel/mode setup *
  738. \********************/
  739. /*
  740. * Convert IEEE channel number to MHz frequency.
  741. */
  742. static inline short
  743. ath5k_ieee2mhz(short chan)
  744. {
  745. if (chan <= 14 || chan >= 27)
  746. return ieee80211chan2mhz(chan);
  747. else
  748. return 2212 + chan * 20;
  749. }
  750. static unsigned int
  751. ath5k_copy_channels(struct ath5k_hw *ah,
  752. struct ieee80211_channel *channels,
  753. unsigned int mode,
  754. unsigned int max)
  755. {
  756. unsigned int i, count, size, chfreq, freq, ch;
  757. if (!test_bit(mode, ah->ah_modes))
  758. return 0;
  759. switch (mode) {
  760. case AR5K_MODE_11A:
  761. case AR5K_MODE_11A_TURBO:
  762. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  763. size = 220 ;
  764. chfreq = CHANNEL_5GHZ;
  765. break;
  766. case AR5K_MODE_11B:
  767. case AR5K_MODE_11G:
  768. case AR5K_MODE_11G_TURBO:
  769. size = 26;
  770. chfreq = CHANNEL_2GHZ;
  771. break;
  772. default:
  773. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  774. return 0;
  775. }
  776. for (i = 0, count = 0; i < size && max > 0; i++) {
  777. ch = i + 1 ;
  778. freq = ath5k_ieee2mhz(ch);
  779. /* Check if channel is supported by the chipset */
  780. if (!ath5k_channel_ok(ah, freq, chfreq))
  781. continue;
  782. /* Write channel info and increment counter */
  783. channels[count].center_freq = freq;
  784. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  785. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  786. switch (mode) {
  787. case AR5K_MODE_11A:
  788. case AR5K_MODE_11G:
  789. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  790. break;
  791. case AR5K_MODE_11A_TURBO:
  792. case AR5K_MODE_11G_TURBO:
  793. channels[count].hw_value = chfreq |
  794. CHANNEL_OFDM | CHANNEL_TURBO;
  795. break;
  796. case AR5K_MODE_11B:
  797. channels[count].hw_value = CHANNEL_B;
  798. }
  799. count++;
  800. max--;
  801. }
  802. return count;
  803. }
  804. static void
  805. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  806. {
  807. u8 i;
  808. for (i = 0; i < AR5K_MAX_RATES; i++)
  809. sc->rate_idx[b->band][i] = -1;
  810. for (i = 0; i < b->n_bitrates; i++) {
  811. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  812. if (b->bitrates[i].hw_value_short)
  813. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  814. }
  815. }
  816. static int
  817. ath5k_setup_bands(struct ieee80211_hw *hw)
  818. {
  819. struct ath5k_softc *sc = hw->priv;
  820. struct ath5k_hw *ah = sc->ah;
  821. struct ieee80211_supported_band *sband;
  822. int max_c, count_c = 0;
  823. int i;
  824. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  825. max_c = ARRAY_SIZE(sc->channels);
  826. /* 2GHz band */
  827. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  828. sband->band = IEEE80211_BAND_2GHZ;
  829. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  830. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  831. /* G mode */
  832. memcpy(sband->bitrates, &ath5k_rates[0],
  833. sizeof(struct ieee80211_rate) * 12);
  834. sband->n_bitrates = 12;
  835. sband->channels = sc->channels;
  836. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  837. AR5K_MODE_11G, max_c);
  838. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  839. count_c = sband->n_channels;
  840. max_c -= count_c;
  841. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  842. /* B mode */
  843. memcpy(sband->bitrates, &ath5k_rates[0],
  844. sizeof(struct ieee80211_rate) * 4);
  845. sband->n_bitrates = 4;
  846. /* 5211 only supports B rates and uses 4bit rate codes
  847. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  848. * fix them up here:
  849. */
  850. if (ah->ah_version == AR5K_AR5211) {
  851. for (i = 0; i < 4; i++) {
  852. sband->bitrates[i].hw_value =
  853. sband->bitrates[i].hw_value & 0xF;
  854. sband->bitrates[i].hw_value_short =
  855. sband->bitrates[i].hw_value_short & 0xF;
  856. }
  857. }
  858. sband->channels = sc->channels;
  859. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  860. AR5K_MODE_11B, max_c);
  861. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  862. count_c = sband->n_channels;
  863. max_c -= count_c;
  864. }
  865. ath5k_setup_rate_idx(sc, sband);
  866. /* 5GHz band, A mode */
  867. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  868. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  869. sband->band = IEEE80211_BAND_5GHZ;
  870. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  871. memcpy(sband->bitrates, &ath5k_rates[4],
  872. sizeof(struct ieee80211_rate) * 8);
  873. sband->n_bitrates = 8;
  874. sband->channels = &sc->channels[count_c];
  875. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  876. AR5K_MODE_11A, max_c);
  877. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  878. }
  879. ath5k_setup_rate_idx(sc, sband);
  880. ath5k_debug_dump_bands(sc);
  881. return 0;
  882. }
  883. /*
  884. * Set/change channels. If the channel is really being changed,
  885. * it's done by reseting the chip. To accomplish this we must
  886. * first cleanup any pending DMA, then restart stuff after a la
  887. * ath5k_init.
  888. */
  889. static int
  890. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  891. {
  892. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  893. sc->curchan->center_freq, chan->center_freq);
  894. if (chan->center_freq != sc->curchan->center_freq ||
  895. chan->hw_value != sc->curchan->hw_value) {
  896. sc->curchan = chan;
  897. sc->curband = &sc->sbands[chan->band];
  898. /*
  899. * To switch channels clear any pending DMA operations;
  900. * wait long enough for the RX fifo to drain, reset the
  901. * hardware at the new frequency, and then re-enable
  902. * the relevant bits of the h/w.
  903. */
  904. return ath5k_reset(sc, true, true);
  905. }
  906. return 0;
  907. }
  908. static void
  909. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  910. {
  911. sc->curmode = mode;
  912. if (mode == AR5K_MODE_11A) {
  913. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  914. } else {
  915. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  916. }
  917. }
  918. static void
  919. ath5k_mode_setup(struct ath5k_softc *sc)
  920. {
  921. struct ath5k_hw *ah = sc->ah;
  922. u32 rfilt;
  923. /* configure rx filter */
  924. rfilt = sc->filter_flags;
  925. ath5k_hw_set_rx_filter(ah, rfilt);
  926. if (ath5k_hw_hasbssidmask(ah))
  927. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  928. /* configure operational mode */
  929. ath5k_hw_set_opmode(ah);
  930. ath5k_hw_set_mcast_filter(ah, 0, 0);
  931. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  932. }
  933. static inline int
  934. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  935. {
  936. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  937. return sc->rate_idx[sc->curband->band][hw_rix];
  938. }
  939. /***************\
  940. * Buffers setup *
  941. \***************/
  942. static int
  943. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  944. {
  945. struct ath5k_hw *ah = sc->ah;
  946. struct sk_buff *skb = bf->skb;
  947. struct ath5k_desc *ds;
  948. if (likely(skb == NULL)) {
  949. unsigned int off;
  950. /*
  951. * Allocate buffer with headroom_needed space for the
  952. * fake physical layer header at the start.
  953. */
  954. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  955. if (unlikely(skb == NULL)) {
  956. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  957. sc->rxbufsize + sc->cachelsz - 1);
  958. return -ENOMEM;
  959. }
  960. /*
  961. * Cache-line-align. This is important (for the
  962. * 5210 at least) as not doing so causes bogus data
  963. * in rx'd frames.
  964. */
  965. off = ((unsigned long)skb->data) % sc->cachelsz;
  966. if (off != 0)
  967. skb_reserve(skb, sc->cachelsz - off);
  968. bf->skb = skb;
  969. bf->skbaddr = pci_map_single(sc->pdev,
  970. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  971. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  972. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  973. dev_kfree_skb(skb);
  974. bf->skb = NULL;
  975. return -ENOMEM;
  976. }
  977. }
  978. /*
  979. * Setup descriptors. For receive we always terminate
  980. * the descriptor list with a self-linked entry so we'll
  981. * not get overrun under high load (as can happen with a
  982. * 5212 when ANI processing enables PHY error frames).
  983. *
  984. * To insure the last descriptor is self-linked we create
  985. * each descriptor as self-linked and add it to the end. As
  986. * each additional descriptor is added the previous self-linked
  987. * entry is ``fixed'' naturally. This should be safe even
  988. * if DMA is happening. When processing RX interrupts we
  989. * never remove/process the last, self-linked, entry on the
  990. * descriptor list. This insures the hardware always has
  991. * someplace to write a new frame.
  992. */
  993. ds = bf->desc;
  994. ds->ds_link = bf->daddr; /* link to self */
  995. ds->ds_data = bf->skbaddr;
  996. ah->ah_setup_rx_desc(ah, ds,
  997. skb_tailroom(skb), /* buffer size */
  998. 0);
  999. if (sc->rxlink != NULL)
  1000. *sc->rxlink = bf->daddr;
  1001. sc->rxlink = &ds->ds_link;
  1002. return 0;
  1003. }
  1004. static int
  1005. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1006. {
  1007. struct ath5k_hw *ah = sc->ah;
  1008. struct ath5k_txq *txq = sc->txq;
  1009. struct ath5k_desc *ds = bf->desc;
  1010. struct sk_buff *skb = bf->skb;
  1011. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1012. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1013. struct ieee80211_rate *rate;
  1014. unsigned int mrr_rate[3], mrr_tries[3];
  1015. int i, ret;
  1016. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1017. /* XXX endianness */
  1018. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1019. PCI_DMA_TODEVICE);
  1020. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1021. flags |= AR5K_TXDESC_NOACK;
  1022. pktlen = skb->len;
  1023. if (info->control.hw_key) {
  1024. keyidx = info->control.hw_key->hw_key_idx;
  1025. pktlen += info->control.hw_key->icv_len;
  1026. }
  1027. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1028. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1029. (sc->power_level * 2),
  1030. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1031. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1032. if (ret)
  1033. goto err_unmap;
  1034. memset(mrr_rate, 0, sizeof(mrr_rate));
  1035. memset(mrr_tries, 0, sizeof(mrr_tries));
  1036. for (i = 0; i < 3; i++) {
  1037. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1038. if (!rate)
  1039. break;
  1040. mrr_rate[i] = rate->hw_value;
  1041. mrr_tries[i] = info->control.retries[i].limit;
  1042. }
  1043. ah->ah_setup_mrr_tx_desc(ah, ds,
  1044. mrr_rate[0], mrr_tries[0],
  1045. mrr_rate[1], mrr_tries[1],
  1046. mrr_rate[2], mrr_tries[2]);
  1047. ds->ds_link = 0;
  1048. ds->ds_data = bf->skbaddr;
  1049. spin_lock_bh(&txq->lock);
  1050. list_add_tail(&bf->list, &txq->q);
  1051. sc->tx_stats[txq->qnum].len++;
  1052. if (txq->link == NULL) /* is this first packet? */
  1053. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1054. else /* no, so only link it */
  1055. *txq->link = bf->daddr;
  1056. txq->link = &ds->ds_link;
  1057. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1058. mmiowb();
  1059. spin_unlock_bh(&txq->lock);
  1060. return 0;
  1061. err_unmap:
  1062. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1063. return ret;
  1064. }
  1065. /*******************\
  1066. * Descriptors setup *
  1067. \*******************/
  1068. static int
  1069. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1070. {
  1071. struct ath5k_desc *ds;
  1072. struct ath5k_buf *bf;
  1073. dma_addr_t da;
  1074. unsigned int i;
  1075. int ret;
  1076. /* allocate descriptors */
  1077. sc->desc_len = sizeof(struct ath5k_desc) *
  1078. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1079. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1080. if (sc->desc == NULL) {
  1081. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1082. ret = -ENOMEM;
  1083. goto err;
  1084. }
  1085. ds = sc->desc;
  1086. da = sc->desc_daddr;
  1087. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1088. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1089. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1090. sizeof(struct ath5k_buf), GFP_KERNEL);
  1091. if (bf == NULL) {
  1092. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1093. ret = -ENOMEM;
  1094. goto err_free;
  1095. }
  1096. sc->bufptr = bf;
  1097. INIT_LIST_HEAD(&sc->rxbuf);
  1098. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1099. bf->desc = ds;
  1100. bf->daddr = da;
  1101. list_add_tail(&bf->list, &sc->rxbuf);
  1102. }
  1103. INIT_LIST_HEAD(&sc->txbuf);
  1104. sc->txbuf_len = ATH_TXBUF;
  1105. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1106. da += sizeof(*ds)) {
  1107. bf->desc = ds;
  1108. bf->daddr = da;
  1109. list_add_tail(&bf->list, &sc->txbuf);
  1110. }
  1111. /* beacon buffer */
  1112. bf->desc = ds;
  1113. bf->daddr = da;
  1114. sc->bbuf = bf;
  1115. return 0;
  1116. err_free:
  1117. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1118. err:
  1119. sc->desc = NULL;
  1120. return ret;
  1121. }
  1122. static void
  1123. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1124. {
  1125. struct ath5k_buf *bf;
  1126. ath5k_txbuf_free(sc, sc->bbuf);
  1127. list_for_each_entry(bf, &sc->txbuf, list)
  1128. ath5k_txbuf_free(sc, bf);
  1129. list_for_each_entry(bf, &sc->rxbuf, list)
  1130. ath5k_txbuf_free(sc, bf);
  1131. /* Free memory associated with all descriptors */
  1132. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1133. kfree(sc->bufptr);
  1134. sc->bufptr = NULL;
  1135. }
  1136. /**************\
  1137. * Queues setup *
  1138. \**************/
  1139. static struct ath5k_txq *
  1140. ath5k_txq_setup(struct ath5k_softc *sc,
  1141. int qtype, int subtype)
  1142. {
  1143. struct ath5k_hw *ah = sc->ah;
  1144. struct ath5k_txq *txq;
  1145. struct ath5k_txq_info qi = {
  1146. .tqi_subtype = subtype,
  1147. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1148. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1149. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1150. };
  1151. int qnum;
  1152. /*
  1153. * Enable interrupts only for EOL and DESC conditions.
  1154. * We mark tx descriptors to receive a DESC interrupt
  1155. * when a tx queue gets deep; otherwise waiting for the
  1156. * EOL to reap descriptors. Note that this is done to
  1157. * reduce interrupt load and this only defers reaping
  1158. * descriptors, never transmitting frames. Aside from
  1159. * reducing interrupts this also permits more concurrency.
  1160. * The only potential downside is if the tx queue backs
  1161. * up in which case the top half of the kernel may backup
  1162. * due to a lack of tx descriptors.
  1163. */
  1164. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1165. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1166. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1167. if (qnum < 0) {
  1168. /*
  1169. * NB: don't print a message, this happens
  1170. * normally on parts with too few tx queues
  1171. */
  1172. return ERR_PTR(qnum);
  1173. }
  1174. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1175. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1176. qnum, ARRAY_SIZE(sc->txqs));
  1177. ath5k_hw_release_tx_queue(ah, qnum);
  1178. return ERR_PTR(-EINVAL);
  1179. }
  1180. txq = &sc->txqs[qnum];
  1181. if (!txq->setup) {
  1182. txq->qnum = qnum;
  1183. txq->link = NULL;
  1184. INIT_LIST_HEAD(&txq->q);
  1185. spin_lock_init(&txq->lock);
  1186. txq->setup = true;
  1187. }
  1188. return &sc->txqs[qnum];
  1189. }
  1190. static int
  1191. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1192. {
  1193. struct ath5k_txq_info qi = {
  1194. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1195. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1196. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1197. /* NB: for dynamic turbo, don't enable any other interrupts */
  1198. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1199. };
  1200. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1201. }
  1202. static int
  1203. ath5k_beaconq_config(struct ath5k_softc *sc)
  1204. {
  1205. struct ath5k_hw *ah = sc->ah;
  1206. struct ath5k_txq_info qi;
  1207. int ret;
  1208. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1209. if (ret)
  1210. return ret;
  1211. if (sc->opmode == NL80211_IFTYPE_AP ||
  1212. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1213. /*
  1214. * Always burst out beacon and CAB traffic
  1215. * (aifs = cwmin = cwmax = 0)
  1216. */
  1217. qi.tqi_aifs = 0;
  1218. qi.tqi_cw_min = 0;
  1219. qi.tqi_cw_max = 0;
  1220. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1221. /*
  1222. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1223. */
  1224. qi.tqi_aifs = 0;
  1225. qi.tqi_cw_min = 0;
  1226. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1227. }
  1228. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1229. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1230. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1231. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1232. if (ret) {
  1233. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1234. "hardware queue!\n", __func__);
  1235. return ret;
  1236. }
  1237. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1238. }
  1239. static void
  1240. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1241. {
  1242. struct ath5k_buf *bf, *bf0;
  1243. /*
  1244. * NB: this assumes output has been stopped and
  1245. * we do not need to block ath5k_tx_tasklet
  1246. */
  1247. spin_lock_bh(&txq->lock);
  1248. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1249. ath5k_debug_printtxbuf(sc, bf);
  1250. ath5k_txbuf_free(sc, bf);
  1251. spin_lock_bh(&sc->txbuflock);
  1252. sc->tx_stats[txq->qnum].len--;
  1253. list_move_tail(&bf->list, &sc->txbuf);
  1254. sc->txbuf_len++;
  1255. spin_unlock_bh(&sc->txbuflock);
  1256. }
  1257. txq->link = NULL;
  1258. spin_unlock_bh(&txq->lock);
  1259. }
  1260. /*
  1261. * Drain the transmit queues and reclaim resources.
  1262. */
  1263. static void
  1264. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1265. {
  1266. struct ath5k_hw *ah = sc->ah;
  1267. unsigned int i;
  1268. /* XXX return value */
  1269. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1270. /* don't touch the hardware if marked invalid */
  1271. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1272. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1273. ath5k_hw_get_txdp(ah, sc->bhalq));
  1274. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1275. if (sc->txqs[i].setup) {
  1276. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1277. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1278. "link %p\n",
  1279. sc->txqs[i].qnum,
  1280. ath5k_hw_get_txdp(ah,
  1281. sc->txqs[i].qnum),
  1282. sc->txqs[i].link);
  1283. }
  1284. }
  1285. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1286. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1287. if (sc->txqs[i].setup)
  1288. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1289. }
  1290. static void
  1291. ath5k_txq_release(struct ath5k_softc *sc)
  1292. {
  1293. struct ath5k_txq *txq = sc->txqs;
  1294. unsigned int i;
  1295. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1296. if (txq->setup) {
  1297. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1298. txq->setup = false;
  1299. }
  1300. }
  1301. /*************\
  1302. * RX Handling *
  1303. \*************/
  1304. /*
  1305. * Enable the receive h/w following a reset.
  1306. */
  1307. static int
  1308. ath5k_rx_start(struct ath5k_softc *sc)
  1309. {
  1310. struct ath5k_hw *ah = sc->ah;
  1311. struct ath5k_buf *bf;
  1312. int ret;
  1313. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1314. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1315. sc->cachelsz, sc->rxbufsize);
  1316. sc->rxlink = NULL;
  1317. spin_lock_bh(&sc->rxbuflock);
  1318. list_for_each_entry(bf, &sc->rxbuf, list) {
  1319. ret = ath5k_rxbuf_setup(sc, bf);
  1320. if (ret != 0) {
  1321. spin_unlock_bh(&sc->rxbuflock);
  1322. goto err;
  1323. }
  1324. }
  1325. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1326. spin_unlock_bh(&sc->rxbuflock);
  1327. ath5k_hw_set_rxdp(ah, bf->daddr);
  1328. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1329. ath5k_mode_setup(sc); /* set filters, etc. */
  1330. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1331. return 0;
  1332. err:
  1333. return ret;
  1334. }
  1335. /*
  1336. * Disable the receive h/w in preparation for a reset.
  1337. */
  1338. static void
  1339. ath5k_rx_stop(struct ath5k_softc *sc)
  1340. {
  1341. struct ath5k_hw *ah = sc->ah;
  1342. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1343. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1344. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1345. ath5k_debug_printrxbuffs(sc, ah);
  1346. sc->rxlink = NULL; /* just in case */
  1347. }
  1348. static unsigned int
  1349. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1350. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1351. {
  1352. struct ieee80211_hdr *hdr = (void *)skb->data;
  1353. unsigned int keyix, hlen;
  1354. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1355. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1356. return RX_FLAG_DECRYPTED;
  1357. /* Apparently when a default key is used to decrypt the packet
  1358. the hw does not set the index used to decrypt. In such cases
  1359. get the index from the packet. */
  1360. hlen = ieee80211_hdrlen(hdr->frame_control);
  1361. if (ieee80211_has_protected(hdr->frame_control) &&
  1362. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1363. skb->len >= hlen + 4) {
  1364. keyix = skb->data[hlen + 3] >> 6;
  1365. if (test_bit(keyix, sc->keymap))
  1366. return RX_FLAG_DECRYPTED;
  1367. }
  1368. return 0;
  1369. }
  1370. static void
  1371. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1372. struct ieee80211_rx_status *rxs)
  1373. {
  1374. u64 tsf, bc_tstamp;
  1375. u32 hw_tu;
  1376. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1377. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1378. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1379. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1380. /*
  1381. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1382. * have updated the local TSF. We have to work around various
  1383. * hardware bugs, though...
  1384. */
  1385. tsf = ath5k_hw_get_tsf64(sc->ah);
  1386. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1387. hw_tu = TSF_TO_TU(tsf);
  1388. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1389. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1390. (unsigned long long)bc_tstamp,
  1391. (unsigned long long)rxs->mactime,
  1392. (unsigned long long)(rxs->mactime - bc_tstamp),
  1393. (unsigned long long)tsf);
  1394. /*
  1395. * Sometimes the HW will give us a wrong tstamp in the rx
  1396. * status, causing the timestamp extension to go wrong.
  1397. * (This seems to happen especially with beacon frames bigger
  1398. * than 78 byte (incl. FCS))
  1399. * But we know that the receive timestamp must be later than the
  1400. * timestamp of the beacon since HW must have synced to that.
  1401. *
  1402. * NOTE: here we assume mactime to be after the frame was
  1403. * received, not like mac80211 which defines it at the start.
  1404. */
  1405. if (bc_tstamp > rxs->mactime) {
  1406. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1407. "fixing mactime from %llx to %llx\n",
  1408. (unsigned long long)rxs->mactime,
  1409. (unsigned long long)tsf);
  1410. rxs->mactime = tsf;
  1411. }
  1412. /*
  1413. * Local TSF might have moved higher than our beacon timers,
  1414. * in that case we have to update them to continue sending
  1415. * beacons. This also takes care of synchronizing beacon sending
  1416. * times with other stations.
  1417. */
  1418. if (hw_tu >= sc->nexttbtt)
  1419. ath5k_beacon_update_timers(sc, bc_tstamp);
  1420. }
  1421. }
  1422. static void
  1423. ath5k_tasklet_rx(unsigned long data)
  1424. {
  1425. struct ieee80211_rx_status rxs = {};
  1426. struct ath5k_rx_status rs = {};
  1427. struct sk_buff *skb;
  1428. struct ath5k_softc *sc = (void *)data;
  1429. struct ath5k_buf *bf, *bf_last;
  1430. struct ath5k_desc *ds;
  1431. int ret;
  1432. int hdrlen;
  1433. int pad;
  1434. spin_lock(&sc->rxbuflock);
  1435. if (list_empty(&sc->rxbuf)) {
  1436. ATH5K_WARN(sc, "empty rx buf pool\n");
  1437. goto unlock;
  1438. }
  1439. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1440. do {
  1441. rxs.flag = 0;
  1442. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1443. BUG_ON(bf->skb == NULL);
  1444. skb = bf->skb;
  1445. ds = bf->desc;
  1446. /*
  1447. * last buffer must not be freed to ensure proper hardware
  1448. * function. When the hardware finishes also a packet next to
  1449. * it, we are sure, it doesn't use it anymore and we can go on.
  1450. */
  1451. if (bf_last == bf)
  1452. bf->flags |= 1;
  1453. if (bf->flags) {
  1454. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1455. struct ath5k_buf, list);
  1456. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1457. &rs);
  1458. if (ret)
  1459. break;
  1460. bf->flags &= ~1;
  1461. /* skip the overwritten one (even status is martian) */
  1462. goto next;
  1463. }
  1464. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1465. if (unlikely(ret == -EINPROGRESS))
  1466. break;
  1467. else if (unlikely(ret)) {
  1468. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1469. spin_unlock(&sc->rxbuflock);
  1470. return;
  1471. }
  1472. if (unlikely(rs.rs_more)) {
  1473. ATH5K_WARN(sc, "unsupported jumbo\n");
  1474. goto next;
  1475. }
  1476. if (unlikely(rs.rs_status)) {
  1477. if (rs.rs_status & AR5K_RXERR_PHY)
  1478. goto next;
  1479. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1480. /*
  1481. * Decrypt error. If the error occurred
  1482. * because there was no hardware key, then
  1483. * let the frame through so the upper layers
  1484. * can process it. This is necessary for 5210
  1485. * parts which have no way to setup a ``clear''
  1486. * key cache entry.
  1487. *
  1488. * XXX do key cache faulting
  1489. */
  1490. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1491. !(rs.rs_status & AR5K_RXERR_CRC))
  1492. goto accept;
  1493. }
  1494. if (rs.rs_status & AR5K_RXERR_MIC) {
  1495. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1496. goto accept;
  1497. }
  1498. /* let crypto-error packets fall through in MNTR */
  1499. if ((rs.rs_status &
  1500. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1501. sc->opmode != NL80211_IFTYPE_MONITOR)
  1502. goto next;
  1503. }
  1504. accept:
  1505. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1506. PCI_DMA_FROMDEVICE);
  1507. bf->skb = NULL;
  1508. skb_put(skb, rs.rs_datalen);
  1509. /*
  1510. * the hardware adds a padding to 4 byte boundaries between
  1511. * the header and the payload data if the header length is
  1512. * not multiples of 4 - remove it
  1513. */
  1514. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1515. if (hdrlen & 3) {
  1516. pad = hdrlen % 4;
  1517. memmove(skb->data + pad, skb->data, hdrlen);
  1518. skb_pull(skb, pad);
  1519. }
  1520. /*
  1521. * always extend the mac timestamp, since this information is
  1522. * also needed for proper IBSS merging.
  1523. *
  1524. * XXX: it might be too late to do it here, since rs_tstamp is
  1525. * 15bit only. that means TSF extension has to be done within
  1526. * 32768usec (about 32ms). it might be necessary to move this to
  1527. * the interrupt handler, like it is done in madwifi.
  1528. *
  1529. * Unfortunately we don't know when the hardware takes the rx
  1530. * timestamp (beginning of phy frame, data frame, end of rx?).
  1531. * The only thing we know is that it is hardware specific...
  1532. * On AR5213 it seems the rx timestamp is at the end of the
  1533. * frame, but i'm not sure.
  1534. *
  1535. * NOTE: mac80211 defines mactime at the beginning of the first
  1536. * data symbol. Since we don't have any time references it's
  1537. * impossible to comply to that. This affects IBSS merge only
  1538. * right now, so it's not too bad...
  1539. */
  1540. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1541. rxs.flag |= RX_FLAG_TSFT;
  1542. rxs.freq = sc->curchan->center_freq;
  1543. rxs.band = sc->curband->band;
  1544. rxs.noise = sc->ah->ah_noise_floor;
  1545. rxs.signal = rxs.noise + rs.rs_rssi;
  1546. rxs.qual = rs.rs_rssi * 100 / 64;
  1547. rxs.antenna = rs.rs_antenna;
  1548. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1549. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1550. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1551. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1552. rxs.flag |= RX_FLAG_SHORTPRE;
  1553. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1554. /* check beacons in IBSS mode */
  1555. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1556. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1557. __ieee80211_rx(sc->hw, skb, &rxs);
  1558. next:
  1559. list_move_tail(&bf->list, &sc->rxbuf);
  1560. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1561. unlock:
  1562. spin_unlock(&sc->rxbuflock);
  1563. }
  1564. /*************\
  1565. * TX Handling *
  1566. \*************/
  1567. static void
  1568. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1569. {
  1570. struct ath5k_tx_status ts = {};
  1571. struct ath5k_buf *bf, *bf0;
  1572. struct ath5k_desc *ds;
  1573. struct sk_buff *skb;
  1574. struct ieee80211_tx_info *info;
  1575. int i, ret;
  1576. spin_lock(&txq->lock);
  1577. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1578. ds = bf->desc;
  1579. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1580. if (unlikely(ret == -EINPROGRESS))
  1581. break;
  1582. else if (unlikely(ret)) {
  1583. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1584. ret, txq->qnum);
  1585. break;
  1586. }
  1587. skb = bf->skb;
  1588. info = IEEE80211_SKB_CB(skb);
  1589. bf->skb = NULL;
  1590. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1591. PCI_DMA_TODEVICE);
  1592. memset(&info->status, 0, sizeof(info->status));
  1593. info->tx_rate_idx = ath5k_hw_to_driver_rix(sc,
  1594. ts.ts_rate[ts.ts_final_idx]);
  1595. info->status.retry_count = ts.ts_longretry;
  1596. for (i = 0; i < 4; i++) {
  1597. struct ieee80211_tx_altrate *r =
  1598. &info->status.retries[i];
  1599. if (ts.ts_rate[i]) {
  1600. r->rate_idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1601. r->limit = ts.ts_retry[i];
  1602. } else {
  1603. r->rate_idx = -1;
  1604. r->limit = 0;
  1605. }
  1606. }
  1607. info->status.excessive_retries = 0;
  1608. if (unlikely(ts.ts_status)) {
  1609. sc->ll_stats.dot11ACKFailureCount++;
  1610. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1611. info->status.excessive_retries = 1;
  1612. else if (ts.ts_status & AR5K_TXERR_FILT)
  1613. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1614. } else {
  1615. info->flags |= IEEE80211_TX_STAT_ACK;
  1616. info->status.ack_signal = ts.ts_rssi;
  1617. }
  1618. ieee80211_tx_status(sc->hw, skb);
  1619. sc->tx_stats[txq->qnum].count++;
  1620. spin_lock(&sc->txbuflock);
  1621. sc->tx_stats[txq->qnum].len--;
  1622. list_move_tail(&bf->list, &sc->txbuf);
  1623. sc->txbuf_len++;
  1624. spin_unlock(&sc->txbuflock);
  1625. }
  1626. if (likely(list_empty(&txq->q)))
  1627. txq->link = NULL;
  1628. spin_unlock(&txq->lock);
  1629. if (sc->txbuf_len > ATH_TXBUF / 5)
  1630. ieee80211_wake_queues(sc->hw);
  1631. }
  1632. static void
  1633. ath5k_tasklet_tx(unsigned long data)
  1634. {
  1635. struct ath5k_softc *sc = (void *)data;
  1636. ath5k_tx_processq(sc, sc->txq);
  1637. }
  1638. /*****************\
  1639. * Beacon handling *
  1640. \*****************/
  1641. /*
  1642. * Setup the beacon frame for transmit.
  1643. */
  1644. static int
  1645. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1646. {
  1647. struct sk_buff *skb = bf->skb;
  1648. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1649. struct ath5k_hw *ah = sc->ah;
  1650. struct ath5k_desc *ds;
  1651. int ret, antenna = 0;
  1652. u32 flags;
  1653. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1654. PCI_DMA_TODEVICE);
  1655. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1656. "skbaddr %llx\n", skb, skb->data, skb->len,
  1657. (unsigned long long)bf->skbaddr);
  1658. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1659. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1660. return -EIO;
  1661. }
  1662. ds = bf->desc;
  1663. flags = AR5K_TXDESC_NOACK;
  1664. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1665. ds->ds_link = bf->daddr; /* self-linked */
  1666. flags |= AR5K_TXDESC_VEOL;
  1667. /*
  1668. * Let hardware handle antenna switching if txantenna is not set
  1669. */
  1670. } else {
  1671. ds->ds_link = 0;
  1672. /*
  1673. * Switch antenna every 4 beacons if txantenna is not set
  1674. * XXX assumes two antennas
  1675. */
  1676. if (antenna == 0)
  1677. antenna = sc->bsent & 4 ? 2 : 1;
  1678. }
  1679. ds->ds_data = bf->skbaddr;
  1680. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1681. ieee80211_get_hdrlen_from_skb(skb),
  1682. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1683. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1684. 1, AR5K_TXKEYIX_INVALID,
  1685. antenna, flags, 0, 0);
  1686. if (ret)
  1687. goto err_unmap;
  1688. return 0;
  1689. err_unmap:
  1690. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1691. return ret;
  1692. }
  1693. /*
  1694. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1695. * frame contents are done as needed and the slot time is
  1696. * also adjusted based on current state.
  1697. *
  1698. * this is usually called from interrupt context (ath5k_intr())
  1699. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1700. * can be called from a tasklet and user context
  1701. */
  1702. static void
  1703. ath5k_beacon_send(struct ath5k_softc *sc)
  1704. {
  1705. struct ath5k_buf *bf = sc->bbuf;
  1706. struct ath5k_hw *ah = sc->ah;
  1707. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1708. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1709. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1710. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1711. return;
  1712. }
  1713. /*
  1714. * Check if the previous beacon has gone out. If
  1715. * not don't don't try to post another, skip this
  1716. * period and wait for the next. Missed beacons
  1717. * indicate a problem and should not occur. If we
  1718. * miss too many consecutive beacons reset the device.
  1719. */
  1720. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1721. sc->bmisscount++;
  1722. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1723. "missed %u consecutive beacons\n", sc->bmisscount);
  1724. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1725. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1726. "stuck beacon time (%u missed)\n",
  1727. sc->bmisscount);
  1728. tasklet_schedule(&sc->restq);
  1729. }
  1730. return;
  1731. }
  1732. if (unlikely(sc->bmisscount != 0)) {
  1733. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1734. "resume beacon xmit after %u misses\n",
  1735. sc->bmisscount);
  1736. sc->bmisscount = 0;
  1737. }
  1738. /*
  1739. * Stop any current dma and put the new frame on the queue.
  1740. * This should never fail since we check above that no frames
  1741. * are still pending on the queue.
  1742. */
  1743. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1744. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1745. /* NB: hw still stops DMA, so proceed */
  1746. }
  1747. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1748. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1749. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1750. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1751. sc->bsent++;
  1752. }
  1753. /**
  1754. * ath5k_beacon_update_timers - update beacon timers
  1755. *
  1756. * @sc: struct ath5k_softc pointer we are operating on
  1757. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1758. * beacon timer update based on the current HW TSF.
  1759. *
  1760. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1761. * of a received beacon or the current local hardware TSF and write it to the
  1762. * beacon timer registers.
  1763. *
  1764. * This is called in a variety of situations, e.g. when a beacon is received,
  1765. * when a TSF update has been detected, but also when an new IBSS is created or
  1766. * when we otherwise know we have to update the timers, but we keep it in this
  1767. * function to have it all together in one place.
  1768. */
  1769. static void
  1770. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1771. {
  1772. struct ath5k_hw *ah = sc->ah;
  1773. u32 nexttbtt, intval, hw_tu, bc_tu;
  1774. u64 hw_tsf;
  1775. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1776. if (WARN_ON(!intval))
  1777. return;
  1778. /* beacon TSF converted to TU */
  1779. bc_tu = TSF_TO_TU(bc_tsf);
  1780. /* current TSF converted to TU */
  1781. hw_tsf = ath5k_hw_get_tsf64(ah);
  1782. hw_tu = TSF_TO_TU(hw_tsf);
  1783. #define FUDGE 3
  1784. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1785. if (bc_tsf == -1) {
  1786. /*
  1787. * no beacons received, called internally.
  1788. * just need to refresh timers based on HW TSF.
  1789. */
  1790. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1791. } else if (bc_tsf == 0) {
  1792. /*
  1793. * no beacon received, probably called by ath5k_reset_tsf().
  1794. * reset TSF to start with 0.
  1795. */
  1796. nexttbtt = intval;
  1797. intval |= AR5K_BEACON_RESET_TSF;
  1798. } else if (bc_tsf > hw_tsf) {
  1799. /*
  1800. * beacon received, SW merge happend but HW TSF not yet updated.
  1801. * not possible to reconfigure timers yet, but next time we
  1802. * receive a beacon with the same BSSID, the hardware will
  1803. * automatically update the TSF and then we need to reconfigure
  1804. * the timers.
  1805. */
  1806. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1807. "need to wait for HW TSF sync\n");
  1808. return;
  1809. } else {
  1810. /*
  1811. * most important case for beacon synchronization between STA.
  1812. *
  1813. * beacon received and HW TSF has been already updated by HW.
  1814. * update next TBTT based on the TSF of the beacon, but make
  1815. * sure it is ahead of our local TSF timer.
  1816. */
  1817. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1818. }
  1819. #undef FUDGE
  1820. sc->nexttbtt = nexttbtt;
  1821. intval |= AR5K_BEACON_ENA;
  1822. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1823. /*
  1824. * debugging output last in order to preserve the time critical aspect
  1825. * of this function
  1826. */
  1827. if (bc_tsf == -1)
  1828. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1829. "reconfigured timers based on HW TSF\n");
  1830. else if (bc_tsf == 0)
  1831. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1832. "reset HW TSF and timers\n");
  1833. else
  1834. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1835. "updated timers based on beacon TSF\n");
  1836. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1837. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1838. (unsigned long long) bc_tsf,
  1839. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1840. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1841. intval & AR5K_BEACON_PERIOD,
  1842. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1843. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1844. }
  1845. /**
  1846. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1847. *
  1848. * @sc: struct ath5k_softc pointer we are operating on
  1849. *
  1850. * When operating in station mode we want to receive a BMISS interrupt when we
  1851. * stop seeing beacons from the AP we've associated with so we can look for
  1852. * another AP to associate with.
  1853. *
  1854. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1855. * interrupts to detect TSF updates only.
  1856. *
  1857. * AP mode is missing.
  1858. */
  1859. static void
  1860. ath5k_beacon_config(struct ath5k_softc *sc)
  1861. {
  1862. struct ath5k_hw *ah = sc->ah;
  1863. ath5k_hw_set_imr(ah, 0);
  1864. sc->bmisscount = 0;
  1865. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1866. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1867. sc->imask |= AR5K_INT_BMISS;
  1868. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1869. /*
  1870. * In IBSS mode we use a self-linked tx descriptor and let the
  1871. * hardware send the beacons automatically. We have to load it
  1872. * only once here.
  1873. * We use the SWBA interrupt only to keep track of the beacon
  1874. * timers in order to detect automatic TSF updates.
  1875. */
  1876. ath5k_beaconq_config(sc);
  1877. sc->imask |= AR5K_INT_SWBA;
  1878. if (ath5k_hw_hasveol(ah)) {
  1879. spin_lock(&sc->block);
  1880. ath5k_beacon_send(sc);
  1881. spin_unlock(&sc->block);
  1882. }
  1883. }
  1884. /* TODO else AP */
  1885. ath5k_hw_set_imr(ah, sc->imask);
  1886. }
  1887. /********************\
  1888. * Interrupt handling *
  1889. \********************/
  1890. static int
  1891. ath5k_init(struct ath5k_softc *sc, bool is_resume)
  1892. {
  1893. struct ath5k_hw *ah = sc->ah;
  1894. int ret, i;
  1895. mutex_lock(&sc->lock);
  1896. if (is_resume && !test_bit(ATH_STAT_STARTED, sc->status))
  1897. goto out_ok;
  1898. __clear_bit(ATH_STAT_STARTED, sc->status);
  1899. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1900. /*
  1901. * Stop anything previously setup. This is safe
  1902. * no matter this is the first time through or not.
  1903. */
  1904. ath5k_stop_locked(sc);
  1905. /*
  1906. * The basic interface to setting the hardware in a good
  1907. * state is ``reset''. On return the hardware is known to
  1908. * be powered up and with interrupts disabled. This must
  1909. * be followed by initialization of the appropriate bits
  1910. * and then setup of the interrupt mask.
  1911. */
  1912. sc->curchan = sc->hw->conf.channel;
  1913. sc->curband = &sc->sbands[sc->curchan->band];
  1914. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1915. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1916. AR5K_INT_MIB;
  1917. ret = ath5k_reset(sc, false, false);
  1918. if (ret)
  1919. goto done;
  1920. /*
  1921. * Reset the key cache since some parts do not reset the
  1922. * contents on initial power up or resume from suspend.
  1923. */
  1924. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1925. ath5k_hw_reset_key(ah, i);
  1926. __set_bit(ATH_STAT_STARTED, sc->status);
  1927. /* Set ack to be sent at low bit-rates */
  1928. ath5k_hw_set_ack_bitrate_high(ah, false);
  1929. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1930. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1931. out_ok:
  1932. ret = 0;
  1933. done:
  1934. mmiowb();
  1935. mutex_unlock(&sc->lock);
  1936. return ret;
  1937. }
  1938. static int
  1939. ath5k_stop_locked(struct ath5k_softc *sc)
  1940. {
  1941. struct ath5k_hw *ah = sc->ah;
  1942. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1943. test_bit(ATH_STAT_INVALID, sc->status));
  1944. /*
  1945. * Shutdown the hardware and driver:
  1946. * stop output from above
  1947. * disable interrupts
  1948. * turn off timers
  1949. * turn off the radio
  1950. * clear transmit machinery
  1951. * clear receive machinery
  1952. * drain and release tx queues
  1953. * reclaim beacon resources
  1954. * power down hardware
  1955. *
  1956. * Note that some of this work is not possible if the
  1957. * hardware is gone (invalid).
  1958. */
  1959. ieee80211_stop_queues(sc->hw);
  1960. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1961. ath5k_led_off(sc);
  1962. ath5k_hw_set_imr(ah, 0);
  1963. synchronize_irq(sc->pdev->irq);
  1964. }
  1965. ath5k_txq_cleanup(sc);
  1966. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1967. ath5k_rx_stop(sc);
  1968. ath5k_hw_phy_disable(ah);
  1969. } else
  1970. sc->rxlink = NULL;
  1971. return 0;
  1972. }
  1973. /*
  1974. * Stop the device, grabbing the top-level lock to protect
  1975. * against concurrent entry through ath5k_init (which can happen
  1976. * if another thread does a system call and the thread doing the
  1977. * stop is preempted).
  1978. */
  1979. static int
  1980. ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend)
  1981. {
  1982. int ret;
  1983. mutex_lock(&sc->lock);
  1984. ret = ath5k_stop_locked(sc);
  1985. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1986. /*
  1987. * Set the chip in full sleep mode. Note that we are
  1988. * careful to do this only when bringing the interface
  1989. * completely to a stop. When the chip is in this state
  1990. * it must be carefully woken up or references to
  1991. * registers in the PCI clock domain may freeze the bus
  1992. * (and system). This varies by chip and is mostly an
  1993. * issue with newer parts that go to sleep more quickly.
  1994. */
  1995. if (sc->ah->ah_mac_srev >= 0x78) {
  1996. /*
  1997. * XXX
  1998. * don't put newer MAC revisions > 7.8 to sleep because
  1999. * of the above mentioned problems
  2000. */
  2001. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2002. "not putting device to sleep\n");
  2003. } else {
  2004. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2005. "putting device to full sleep\n");
  2006. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2007. }
  2008. }
  2009. ath5k_txbuf_free(sc, sc->bbuf);
  2010. if (!is_suspend)
  2011. __clear_bit(ATH_STAT_STARTED, sc->status);
  2012. mmiowb();
  2013. mutex_unlock(&sc->lock);
  2014. del_timer_sync(&sc->calib_tim);
  2015. tasklet_kill(&sc->rxtq);
  2016. tasklet_kill(&sc->txtq);
  2017. tasklet_kill(&sc->restq);
  2018. return ret;
  2019. }
  2020. static irqreturn_t
  2021. ath5k_intr(int irq, void *dev_id)
  2022. {
  2023. struct ath5k_softc *sc = dev_id;
  2024. struct ath5k_hw *ah = sc->ah;
  2025. enum ath5k_int status;
  2026. unsigned int counter = 1000;
  2027. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2028. !ath5k_hw_is_intr_pending(ah)))
  2029. return IRQ_NONE;
  2030. do {
  2031. /*
  2032. * Figure out the reason(s) for the interrupt. Note
  2033. * that get_isr returns a pseudo-ISR that may include
  2034. * bits we haven't explicitly enabled so we mask the
  2035. * value to insure we only process bits we requested.
  2036. */
  2037. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2038. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2039. status, sc->imask);
  2040. status &= sc->imask; /* discard unasked for bits */
  2041. if (unlikely(status & AR5K_INT_FATAL)) {
  2042. /*
  2043. * Fatal errors are unrecoverable.
  2044. * Typically these are caused by DMA errors.
  2045. */
  2046. tasklet_schedule(&sc->restq);
  2047. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2048. tasklet_schedule(&sc->restq);
  2049. } else {
  2050. if (status & AR5K_INT_SWBA) {
  2051. /*
  2052. * Software beacon alert--time to send a beacon.
  2053. * Handle beacon transmission directly; deferring
  2054. * this is too slow to meet timing constraints
  2055. * under load.
  2056. *
  2057. * In IBSS mode we use this interrupt just to
  2058. * keep track of the next TBTT (target beacon
  2059. * transmission time) in order to detect wether
  2060. * automatic TSF updates happened.
  2061. */
  2062. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2063. /* XXX: only if VEOL suppported */
  2064. u64 tsf = ath5k_hw_get_tsf64(ah);
  2065. sc->nexttbtt += sc->bintval;
  2066. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2067. "SWBA nexttbtt: %x hw_tu: %x "
  2068. "TSF: %llx\n",
  2069. sc->nexttbtt,
  2070. TSF_TO_TU(tsf),
  2071. (unsigned long long) tsf);
  2072. } else {
  2073. spin_lock(&sc->block);
  2074. ath5k_beacon_send(sc);
  2075. spin_unlock(&sc->block);
  2076. }
  2077. }
  2078. if (status & AR5K_INT_RXEOL) {
  2079. /*
  2080. * NB: the hardware should re-read the link when
  2081. * RXE bit is written, but it doesn't work at
  2082. * least on older hardware revs.
  2083. */
  2084. sc->rxlink = NULL;
  2085. }
  2086. if (status & AR5K_INT_TXURN) {
  2087. /* bump tx trigger level */
  2088. ath5k_hw_update_tx_triglevel(ah, true);
  2089. }
  2090. if (status & AR5K_INT_RX)
  2091. tasklet_schedule(&sc->rxtq);
  2092. if (status & AR5K_INT_TX)
  2093. tasklet_schedule(&sc->txtq);
  2094. if (status & AR5K_INT_BMISS) {
  2095. }
  2096. if (status & AR5K_INT_MIB) {
  2097. /*
  2098. * These stats are also used for ANI i think
  2099. * so how about updating them more often ?
  2100. */
  2101. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2102. }
  2103. }
  2104. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2105. if (unlikely(!counter))
  2106. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2107. return IRQ_HANDLED;
  2108. }
  2109. static void
  2110. ath5k_tasklet_reset(unsigned long data)
  2111. {
  2112. struct ath5k_softc *sc = (void *)data;
  2113. ath5k_reset_wake(sc);
  2114. }
  2115. /*
  2116. * Periodically recalibrate the PHY to account
  2117. * for temperature/environment changes.
  2118. */
  2119. static void
  2120. ath5k_calibrate(unsigned long data)
  2121. {
  2122. struct ath5k_softc *sc = (void *)data;
  2123. struct ath5k_hw *ah = sc->ah;
  2124. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2125. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2126. sc->curchan->hw_value);
  2127. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2128. /*
  2129. * Rfgain is out of bounds, reset the chip
  2130. * to load new gain values.
  2131. */
  2132. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2133. ath5k_reset_wake(sc);
  2134. }
  2135. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2136. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2137. ieee80211_frequency_to_channel(
  2138. sc->curchan->center_freq));
  2139. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2140. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2141. }
  2142. /***************\
  2143. * LED functions *
  2144. \***************/
  2145. static void
  2146. ath5k_led_enable(struct ath5k_softc *sc)
  2147. {
  2148. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2149. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2150. ath5k_led_off(sc);
  2151. }
  2152. }
  2153. static void
  2154. ath5k_led_on(struct ath5k_softc *sc)
  2155. {
  2156. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2157. return;
  2158. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2159. }
  2160. static void
  2161. ath5k_led_off(struct ath5k_softc *sc)
  2162. {
  2163. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2164. return;
  2165. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2166. }
  2167. static void
  2168. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2169. enum led_brightness brightness)
  2170. {
  2171. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2172. led_dev);
  2173. if (brightness == LED_OFF)
  2174. ath5k_led_off(led->sc);
  2175. else
  2176. ath5k_led_on(led->sc);
  2177. }
  2178. static int
  2179. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2180. const char *name, char *trigger)
  2181. {
  2182. int err;
  2183. led->sc = sc;
  2184. strncpy(led->name, name, sizeof(led->name));
  2185. led->led_dev.name = led->name;
  2186. led->led_dev.default_trigger = trigger;
  2187. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2188. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2189. if (err)
  2190. {
  2191. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2192. led->sc = NULL;
  2193. }
  2194. return err;
  2195. }
  2196. static void
  2197. ath5k_unregister_led(struct ath5k_led *led)
  2198. {
  2199. if (!led->sc)
  2200. return;
  2201. led_classdev_unregister(&led->led_dev);
  2202. ath5k_led_off(led->sc);
  2203. led->sc = NULL;
  2204. }
  2205. static void
  2206. ath5k_unregister_leds(struct ath5k_softc *sc)
  2207. {
  2208. ath5k_unregister_led(&sc->rx_led);
  2209. ath5k_unregister_led(&sc->tx_led);
  2210. }
  2211. static int
  2212. ath5k_init_leds(struct ath5k_softc *sc)
  2213. {
  2214. int ret = 0;
  2215. struct ieee80211_hw *hw = sc->hw;
  2216. struct pci_dev *pdev = sc->pdev;
  2217. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2218. /*
  2219. * Auto-enable soft led processing for IBM cards and for
  2220. * 5211 minipci cards.
  2221. */
  2222. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2223. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2224. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2225. sc->led_pin = 0;
  2226. sc->led_on = 0; /* active low */
  2227. }
  2228. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2229. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2230. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2231. sc->led_pin = 1;
  2232. sc->led_on = 1; /* active high */
  2233. }
  2234. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2235. goto out;
  2236. ath5k_led_enable(sc);
  2237. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2238. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2239. ieee80211_get_rx_led_name(hw));
  2240. if (ret)
  2241. goto out;
  2242. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2243. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2244. ieee80211_get_tx_led_name(hw));
  2245. out:
  2246. return ret;
  2247. }
  2248. /********************\
  2249. * Mac80211 functions *
  2250. \********************/
  2251. static int
  2252. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2253. {
  2254. struct ath5k_softc *sc = hw->priv;
  2255. struct ath5k_buf *bf;
  2256. unsigned long flags;
  2257. int hdrlen;
  2258. int pad;
  2259. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2260. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2261. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2262. /*
  2263. * the hardware expects the header padded to 4 byte boundaries
  2264. * if this is not the case we add the padding after the header
  2265. */
  2266. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2267. if (hdrlen & 3) {
  2268. pad = hdrlen % 4;
  2269. if (skb_headroom(skb) < pad) {
  2270. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2271. " headroom to pad %d\n", hdrlen, pad);
  2272. return -1;
  2273. }
  2274. skb_push(skb, pad);
  2275. memmove(skb->data, skb->data+pad, hdrlen);
  2276. }
  2277. spin_lock_irqsave(&sc->txbuflock, flags);
  2278. if (list_empty(&sc->txbuf)) {
  2279. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2280. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2281. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2282. return -1;
  2283. }
  2284. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2285. list_del(&bf->list);
  2286. sc->txbuf_len--;
  2287. if (list_empty(&sc->txbuf))
  2288. ieee80211_stop_queues(hw);
  2289. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2290. bf->skb = skb;
  2291. if (ath5k_txbuf_setup(sc, bf)) {
  2292. bf->skb = NULL;
  2293. spin_lock_irqsave(&sc->txbuflock, flags);
  2294. list_add_tail(&bf->list, &sc->txbuf);
  2295. sc->txbuf_len++;
  2296. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2297. dev_kfree_skb_any(skb);
  2298. return 0;
  2299. }
  2300. return 0;
  2301. }
  2302. static int
  2303. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2304. {
  2305. struct ath5k_hw *ah = sc->ah;
  2306. int ret;
  2307. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2308. if (stop) {
  2309. ath5k_hw_set_imr(ah, 0);
  2310. ath5k_txq_cleanup(sc);
  2311. ath5k_rx_stop(sc);
  2312. }
  2313. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2314. if (ret) {
  2315. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2316. goto err;
  2317. }
  2318. /*
  2319. * This is needed only to setup initial state
  2320. * but it's best done after a reset.
  2321. */
  2322. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2323. ret = ath5k_rx_start(sc);
  2324. if (ret) {
  2325. ATH5K_ERR(sc, "can't start recv logic\n");
  2326. goto err;
  2327. }
  2328. /*
  2329. * Change channels and update the h/w rate map if we're switching;
  2330. * e.g. 11a to 11b/g.
  2331. *
  2332. * We may be doing a reset in response to an ioctl that changes the
  2333. * channel so update any state that might change as a result.
  2334. *
  2335. * XXX needed?
  2336. */
  2337. /* ath5k_chan_change(sc, c); */
  2338. ath5k_beacon_config(sc);
  2339. /* intrs are enabled by ath5k_beacon_config */
  2340. return 0;
  2341. err:
  2342. return ret;
  2343. }
  2344. static int
  2345. ath5k_reset_wake(struct ath5k_softc *sc)
  2346. {
  2347. int ret;
  2348. ret = ath5k_reset(sc, true, true);
  2349. if (!ret)
  2350. ieee80211_wake_queues(sc->hw);
  2351. return ret;
  2352. }
  2353. static int ath5k_start(struct ieee80211_hw *hw)
  2354. {
  2355. return ath5k_init(hw->priv, false);
  2356. }
  2357. static void ath5k_stop(struct ieee80211_hw *hw)
  2358. {
  2359. ath5k_stop_hw(hw->priv, false);
  2360. }
  2361. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2362. struct ieee80211_if_init_conf *conf)
  2363. {
  2364. struct ath5k_softc *sc = hw->priv;
  2365. int ret;
  2366. mutex_lock(&sc->lock);
  2367. if (sc->vif) {
  2368. ret = 0;
  2369. goto end;
  2370. }
  2371. sc->vif = conf->vif;
  2372. switch (conf->type) {
  2373. case NL80211_IFTYPE_STATION:
  2374. case NL80211_IFTYPE_ADHOC:
  2375. case NL80211_IFTYPE_MONITOR:
  2376. sc->opmode = conf->type;
  2377. break;
  2378. default:
  2379. ret = -EOPNOTSUPP;
  2380. goto end;
  2381. }
  2382. /* Set to a reasonable value. Note that this will
  2383. * be set to mac80211's value at ath5k_config(). */
  2384. sc->bintval = 1000;
  2385. ret = 0;
  2386. end:
  2387. mutex_unlock(&sc->lock);
  2388. return ret;
  2389. }
  2390. static void
  2391. ath5k_remove_interface(struct ieee80211_hw *hw,
  2392. struct ieee80211_if_init_conf *conf)
  2393. {
  2394. struct ath5k_softc *sc = hw->priv;
  2395. mutex_lock(&sc->lock);
  2396. if (sc->vif != conf->vif)
  2397. goto end;
  2398. sc->vif = NULL;
  2399. end:
  2400. mutex_unlock(&sc->lock);
  2401. }
  2402. /*
  2403. * TODO: Phy disable/diversity etc
  2404. */
  2405. static int
  2406. ath5k_config(struct ieee80211_hw *hw,
  2407. struct ieee80211_conf *conf)
  2408. {
  2409. struct ath5k_softc *sc = hw->priv;
  2410. sc->bintval = conf->beacon_int;
  2411. sc->power_level = conf->power_level;
  2412. return ath5k_chan_set(sc, conf->channel);
  2413. }
  2414. static int
  2415. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2416. struct ieee80211_if_conf *conf)
  2417. {
  2418. struct ath5k_softc *sc = hw->priv;
  2419. struct ath5k_hw *ah = sc->ah;
  2420. int ret;
  2421. mutex_lock(&sc->lock);
  2422. if (sc->vif != vif) {
  2423. ret = -EIO;
  2424. goto unlock;
  2425. }
  2426. if (conf->bssid) {
  2427. /* Cache for later use during resets */
  2428. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2429. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2430. * a clean way of letting us retrieve this yet. */
  2431. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2432. mmiowb();
  2433. }
  2434. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2435. vif->type == NL80211_IFTYPE_ADHOC) {
  2436. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2437. if (!beacon) {
  2438. ret = -ENOMEM;
  2439. goto unlock;
  2440. }
  2441. /* call old handler for now */
  2442. ath5k_beacon_update(hw, beacon);
  2443. }
  2444. mutex_unlock(&sc->lock);
  2445. return ath5k_reset_wake(sc);
  2446. unlock:
  2447. mutex_unlock(&sc->lock);
  2448. return ret;
  2449. }
  2450. #define SUPPORTED_FIF_FLAGS \
  2451. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2452. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2453. FIF_BCN_PRBRESP_PROMISC
  2454. /*
  2455. * o always accept unicast, broadcast, and multicast traffic
  2456. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2457. * says it should be
  2458. * o maintain current state of phy ofdm or phy cck error reception.
  2459. * If the hardware detects any of these type of errors then
  2460. * ath5k_hw_get_rx_filter() will pass to us the respective
  2461. * hardware filters to be able to receive these type of frames.
  2462. * o probe request frames are accepted only when operating in
  2463. * hostap, adhoc, or monitor modes
  2464. * o enable promiscuous mode according to the interface state
  2465. * o accept beacons:
  2466. * - when operating in adhoc mode so the 802.11 layer creates
  2467. * node table entries for peers,
  2468. * - when operating in station mode for collecting rssi data when
  2469. * the station is otherwise quiet, or
  2470. * - when scanning
  2471. */
  2472. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2473. unsigned int changed_flags,
  2474. unsigned int *new_flags,
  2475. int mc_count, struct dev_mc_list *mclist)
  2476. {
  2477. struct ath5k_softc *sc = hw->priv;
  2478. struct ath5k_hw *ah = sc->ah;
  2479. u32 mfilt[2], val, rfilt;
  2480. u8 pos;
  2481. int i;
  2482. mfilt[0] = 0;
  2483. mfilt[1] = 0;
  2484. /* Only deal with supported flags */
  2485. changed_flags &= SUPPORTED_FIF_FLAGS;
  2486. *new_flags &= SUPPORTED_FIF_FLAGS;
  2487. /* If HW detects any phy or radar errors, leave those filters on.
  2488. * Also, always enable Unicast, Broadcasts and Multicast
  2489. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2490. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2491. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2492. AR5K_RX_FILTER_MCAST);
  2493. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2494. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2495. rfilt |= AR5K_RX_FILTER_PROM;
  2496. __set_bit(ATH_STAT_PROMISC, sc->status);
  2497. }
  2498. else
  2499. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2500. }
  2501. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2502. if (*new_flags & FIF_ALLMULTI) {
  2503. mfilt[0] = ~0;
  2504. mfilt[1] = ~0;
  2505. } else {
  2506. for (i = 0; i < mc_count; i++) {
  2507. if (!mclist)
  2508. break;
  2509. /* calculate XOR of eight 6-bit values */
  2510. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2511. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2512. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2513. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2514. pos &= 0x3f;
  2515. mfilt[pos / 32] |= (1 << (pos % 32));
  2516. /* XXX: we might be able to just do this instead,
  2517. * but not sure, needs testing, if we do use this we'd
  2518. * neet to inform below to not reset the mcast */
  2519. /* ath5k_hw_set_mcast_filterindex(ah,
  2520. * mclist->dmi_addr[5]); */
  2521. mclist = mclist->next;
  2522. }
  2523. }
  2524. /* This is the best we can do */
  2525. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2526. rfilt |= AR5K_RX_FILTER_PHYERR;
  2527. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2528. * and probes for any BSSID, this needs testing */
  2529. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2530. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2531. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2532. * set we should only pass on control frames for this
  2533. * station. This needs testing. I believe right now this
  2534. * enables *all* control frames, which is OK.. but
  2535. * but we should see if we can improve on granularity */
  2536. if (*new_flags & FIF_CONTROL)
  2537. rfilt |= AR5K_RX_FILTER_CONTROL;
  2538. /* Additional settings per mode -- this is per ath5k */
  2539. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2540. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2541. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2542. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2543. if (sc->opmode != NL80211_IFTYPE_STATION)
  2544. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2545. if (sc->opmode != NL80211_IFTYPE_AP &&
  2546. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2547. test_bit(ATH_STAT_PROMISC, sc->status))
  2548. rfilt |= AR5K_RX_FILTER_PROM;
  2549. if (sc->opmode == NL80211_IFTYPE_STATION ||
  2550. sc->opmode == NL80211_IFTYPE_ADHOC) {
  2551. rfilt |= AR5K_RX_FILTER_BEACON;
  2552. }
  2553. /* Set filters */
  2554. ath5k_hw_set_rx_filter(ah,rfilt);
  2555. /* Set multicast bits */
  2556. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2557. /* Set the cached hw filter flags, this will alter actually
  2558. * be set in HW */
  2559. sc->filter_flags = rfilt;
  2560. }
  2561. static int
  2562. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2563. const u8 *local_addr, const u8 *addr,
  2564. struct ieee80211_key_conf *key)
  2565. {
  2566. struct ath5k_softc *sc = hw->priv;
  2567. int ret = 0;
  2568. switch(key->alg) {
  2569. case ALG_WEP:
  2570. /* XXX: fix hardware encryption, its not working. For now
  2571. * allow software encryption */
  2572. /* break; */
  2573. case ALG_TKIP:
  2574. case ALG_CCMP:
  2575. return -EOPNOTSUPP;
  2576. default:
  2577. WARN_ON(1);
  2578. return -EINVAL;
  2579. }
  2580. mutex_lock(&sc->lock);
  2581. switch (cmd) {
  2582. case SET_KEY:
  2583. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2584. if (ret) {
  2585. ATH5K_ERR(sc, "can't set the key\n");
  2586. goto unlock;
  2587. }
  2588. __set_bit(key->keyidx, sc->keymap);
  2589. key->hw_key_idx = key->keyidx;
  2590. break;
  2591. case DISABLE_KEY:
  2592. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2593. __clear_bit(key->keyidx, sc->keymap);
  2594. break;
  2595. default:
  2596. ret = -EINVAL;
  2597. goto unlock;
  2598. }
  2599. unlock:
  2600. mmiowb();
  2601. mutex_unlock(&sc->lock);
  2602. return ret;
  2603. }
  2604. static int
  2605. ath5k_get_stats(struct ieee80211_hw *hw,
  2606. struct ieee80211_low_level_stats *stats)
  2607. {
  2608. struct ath5k_softc *sc = hw->priv;
  2609. struct ath5k_hw *ah = sc->ah;
  2610. /* Force update */
  2611. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2612. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2613. return 0;
  2614. }
  2615. static int
  2616. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2617. struct ieee80211_tx_queue_stats *stats)
  2618. {
  2619. struct ath5k_softc *sc = hw->priv;
  2620. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2621. return 0;
  2622. }
  2623. static u64
  2624. ath5k_get_tsf(struct ieee80211_hw *hw)
  2625. {
  2626. struct ath5k_softc *sc = hw->priv;
  2627. return ath5k_hw_get_tsf64(sc->ah);
  2628. }
  2629. static void
  2630. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2631. {
  2632. struct ath5k_softc *sc = hw->priv;
  2633. /*
  2634. * in IBSS mode we need to update the beacon timers too.
  2635. * this will also reset the TSF if we call it with 0
  2636. */
  2637. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2638. ath5k_beacon_update_timers(sc, 0);
  2639. else
  2640. ath5k_hw_reset_tsf(sc->ah);
  2641. }
  2642. static int
  2643. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2644. {
  2645. struct ath5k_softc *sc = hw->priv;
  2646. unsigned long flags;
  2647. int ret;
  2648. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2649. if (sc->opmode != NL80211_IFTYPE_ADHOC) {
  2650. ret = -EIO;
  2651. goto end;
  2652. }
  2653. spin_lock_irqsave(&sc->block, flags);
  2654. ath5k_txbuf_free(sc, sc->bbuf);
  2655. sc->bbuf->skb = skb;
  2656. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2657. if (ret)
  2658. sc->bbuf->skb = NULL;
  2659. spin_unlock_irqrestore(&sc->block, flags);
  2660. if (!ret) {
  2661. ath5k_beacon_config(sc);
  2662. mmiowb();
  2663. }
  2664. end:
  2665. return ret;
  2666. }