smsc95xx.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include "smsc95xx.h"
  31. #define SMSC_CHIPNAME "smsc95xx"
  32. #define SMSC_DRIVER_VERSION "1.0.3"
  33. #define HS_USB_PKT_SIZE (512)
  34. #define FS_USB_PKT_SIZE (64)
  35. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  36. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  37. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  38. #define MAX_SINGLE_PACKET_SIZE (2048)
  39. #define LAN95XX_EEPROM_MAGIC (0x9500)
  40. #define EEPROM_MAC_OFFSET (0x01)
  41. #define DEFAULT_RX_CSUM_ENABLE (true)
  42. #define SMSC95XX_INTERNAL_PHY_ID (1)
  43. #define SMSC95XX_TX_OVERHEAD (8)
  44. #define FLOW_CTRL_TX (1)
  45. #define FLOW_CTRL_RX (2)
  46. struct smsc95xx_priv {
  47. u32 mac_cr;
  48. spinlock_t mac_cr_lock;
  49. bool use_rx_csum;
  50. };
  51. struct usb_context {
  52. struct usb_ctrlrequest req;
  53. struct completion notify;
  54. struct usbnet *dev;
  55. };
  56. int turbo_mode = true;
  57. module_param(turbo_mode, bool, 0644);
  58. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  59. static int smsc95xx_read_reg(struct usbnet *dev, u32 index, u32 *data)
  60. {
  61. u32 *buf = kmalloc(4, GFP_KERNEL);
  62. int ret;
  63. BUG_ON(!dev);
  64. if (!buf)
  65. return -ENOMEM;
  66. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  67. USB_VENDOR_REQUEST_READ_REGISTER,
  68. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  69. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  70. if (unlikely(ret < 0))
  71. devwarn(dev, "Failed to read register index 0x%08x", index);
  72. le32_to_cpus(buf);
  73. *data = *buf;
  74. kfree(buf);
  75. return ret;
  76. }
  77. static int smsc95xx_write_reg(struct usbnet *dev, u32 index, u32 data)
  78. {
  79. u32 *buf = kmalloc(4, GFP_KERNEL);
  80. int ret;
  81. BUG_ON(!dev);
  82. if (!buf)
  83. return -ENOMEM;
  84. *buf = data;
  85. cpu_to_le32s(buf);
  86. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  87. USB_VENDOR_REQUEST_WRITE_REGISTER,
  88. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  89. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  90. if (unlikely(ret < 0))
  91. devwarn(dev, "Failed to write register index 0x%08x", index);
  92. kfree(buf);
  93. return ret;
  94. }
  95. /* Loop until the read is completed with timeout
  96. * called with phy_mutex held */
  97. static int smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  98. {
  99. unsigned long start_time = jiffies;
  100. u32 val;
  101. do {
  102. smsc95xx_read_reg(dev, MII_ADDR, &val);
  103. if (!(val & MII_BUSY_))
  104. return 0;
  105. } while (!time_after(jiffies, start_time + HZ));
  106. return -EIO;
  107. }
  108. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  109. {
  110. struct usbnet *dev = netdev_priv(netdev);
  111. u32 val, addr;
  112. mutex_lock(&dev->phy_mutex);
  113. /* confirm MII not busy */
  114. if (smsc95xx_phy_wait_not_busy(dev)) {
  115. devwarn(dev, "MII is busy in smsc95xx_mdio_read");
  116. mutex_unlock(&dev->phy_mutex);
  117. return -EIO;
  118. }
  119. /* set the address, index & direction (read from PHY) */
  120. phy_id &= dev->mii.phy_id_mask;
  121. idx &= dev->mii.reg_num_mask;
  122. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  123. smsc95xx_write_reg(dev, MII_ADDR, addr);
  124. if (smsc95xx_phy_wait_not_busy(dev)) {
  125. devwarn(dev, "Timed out reading MII reg %02X", idx);
  126. mutex_unlock(&dev->phy_mutex);
  127. return -EIO;
  128. }
  129. smsc95xx_read_reg(dev, MII_DATA, &val);
  130. mutex_unlock(&dev->phy_mutex);
  131. return (u16)(val & 0xFFFF);
  132. }
  133. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  134. int regval)
  135. {
  136. struct usbnet *dev = netdev_priv(netdev);
  137. u32 val, addr;
  138. mutex_lock(&dev->phy_mutex);
  139. /* confirm MII not busy */
  140. if (smsc95xx_phy_wait_not_busy(dev)) {
  141. devwarn(dev, "MII is busy in smsc95xx_mdio_write");
  142. mutex_unlock(&dev->phy_mutex);
  143. return;
  144. }
  145. val = regval;
  146. smsc95xx_write_reg(dev, MII_DATA, val);
  147. /* set the address, index & direction (write to PHY) */
  148. phy_id &= dev->mii.phy_id_mask;
  149. idx &= dev->mii.reg_num_mask;
  150. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  151. smsc95xx_write_reg(dev, MII_ADDR, addr);
  152. if (smsc95xx_phy_wait_not_busy(dev))
  153. devwarn(dev, "Timed out writing MII reg %02X", idx);
  154. mutex_unlock(&dev->phy_mutex);
  155. }
  156. static int smsc95xx_wait_eeprom(struct usbnet *dev)
  157. {
  158. unsigned long start_time = jiffies;
  159. u32 val;
  160. do {
  161. smsc95xx_read_reg(dev, E2P_CMD, &val);
  162. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  163. break;
  164. udelay(40);
  165. } while (!time_after(jiffies, start_time + HZ));
  166. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  167. devwarn(dev, "EEPROM read operation timeout");
  168. return -EIO;
  169. }
  170. return 0;
  171. }
  172. static int smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  173. {
  174. unsigned long start_time = jiffies;
  175. u32 val;
  176. do {
  177. smsc95xx_read_reg(dev, E2P_CMD, &val);
  178. if (!(val & E2P_CMD_LOADED_)) {
  179. devwarn(dev, "No EEPROM present");
  180. return -EIO;
  181. }
  182. if (!(val & E2P_CMD_BUSY_))
  183. return 0;
  184. udelay(40);
  185. } while (!time_after(jiffies, start_time + HZ));
  186. devwarn(dev, "EEPROM is busy");
  187. return -EIO;
  188. }
  189. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  190. u8 *data)
  191. {
  192. u32 val;
  193. int i, ret;
  194. BUG_ON(!dev);
  195. BUG_ON(!data);
  196. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  197. if (ret)
  198. return ret;
  199. for (i = 0; i < length; i++) {
  200. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  201. smsc95xx_write_reg(dev, E2P_CMD, val);
  202. ret = smsc95xx_wait_eeprom(dev);
  203. if (ret < 0)
  204. return ret;
  205. smsc95xx_read_reg(dev, E2P_DATA, &val);
  206. data[i] = val & 0xFF;
  207. offset++;
  208. }
  209. return 0;
  210. }
  211. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  212. u8 *data)
  213. {
  214. u32 val;
  215. int i, ret;
  216. BUG_ON(!dev);
  217. BUG_ON(!data);
  218. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  219. if (ret)
  220. return ret;
  221. /* Issue write/erase enable command */
  222. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  223. smsc95xx_write_reg(dev, E2P_CMD, val);
  224. ret = smsc95xx_wait_eeprom(dev);
  225. if (ret < 0)
  226. return ret;
  227. for (i = 0; i < length; i++) {
  228. /* Fill data register */
  229. val = data[i];
  230. smsc95xx_write_reg(dev, E2P_DATA, val);
  231. /* Send "write" command */
  232. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  233. smsc95xx_write_reg(dev, E2P_CMD, val);
  234. ret = smsc95xx_wait_eeprom(dev);
  235. if (ret < 0)
  236. return ret;
  237. offset++;
  238. }
  239. return 0;
  240. }
  241. static void smsc95xx_async_cmd_callback(struct urb *urb, struct pt_regs *regs)
  242. {
  243. struct usb_context *usb_context = urb->context;
  244. struct usbnet *dev = usb_context->dev;
  245. if (urb->status < 0)
  246. devwarn(dev, "async callback failed with %d", urb->status);
  247. complete(&usb_context->notify);
  248. kfree(usb_context);
  249. usb_free_urb(urb);
  250. }
  251. static int smsc95xx_write_reg_async(struct usbnet *dev, u16 index, u32 *data)
  252. {
  253. struct usb_context *usb_context;
  254. int status;
  255. struct urb *urb;
  256. const u16 size = 4;
  257. urb = usb_alloc_urb(0, GFP_ATOMIC);
  258. if (!urb) {
  259. devwarn(dev, "Error allocating URB");
  260. return -ENOMEM;
  261. }
  262. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  263. if (usb_context == NULL) {
  264. devwarn(dev, "Error allocating control msg");
  265. usb_free_urb(urb);
  266. return -ENOMEM;
  267. }
  268. usb_context->req.bRequestType =
  269. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  270. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  271. usb_context->req.wValue = 00;
  272. usb_context->req.wIndex = cpu_to_le16(index);
  273. usb_context->req.wLength = cpu_to_le16(size);
  274. init_completion(&usb_context->notify);
  275. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  276. (void *)&usb_context->req, data, size,
  277. (usb_complete_t)smsc95xx_async_cmd_callback,
  278. (void *)usb_context);
  279. status = usb_submit_urb(urb, GFP_ATOMIC);
  280. if (status < 0) {
  281. devwarn(dev, "Error submitting control msg, sts=%d", status);
  282. kfree(usb_context);
  283. usb_free_urb(urb);
  284. }
  285. return status;
  286. }
  287. /* returns hash bit number for given MAC address
  288. * example:
  289. * 01 00 5E 00 00 01 -> returns bit number 31 */
  290. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  291. {
  292. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  293. }
  294. static void smsc95xx_set_multicast(struct net_device *netdev)
  295. {
  296. struct usbnet *dev = netdev_priv(netdev);
  297. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  298. u32 hash_hi = 0;
  299. u32 hash_lo = 0;
  300. unsigned long flags;
  301. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  302. if (dev->net->flags & IFF_PROMISC) {
  303. if (netif_msg_drv(dev))
  304. devdbg(dev, "promiscuous mode enabled");
  305. pdata->mac_cr |= MAC_CR_PRMS_;
  306. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  307. } else if (dev->net->flags & IFF_ALLMULTI) {
  308. if (netif_msg_drv(dev))
  309. devdbg(dev, "receive all multicast enabled");
  310. pdata->mac_cr |= MAC_CR_MCPAS_;
  311. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  312. } else if (dev->net->mc_count > 0) {
  313. struct dev_mc_list *mc_list = dev->net->mc_list;
  314. int count = 0;
  315. pdata->mac_cr |= MAC_CR_HPFILT_;
  316. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  317. while (mc_list) {
  318. count++;
  319. if (mc_list->dmi_addrlen == ETH_ALEN) {
  320. u32 bitnum = smsc95xx_hash(mc_list->dmi_addr);
  321. u32 mask = 0x01 << (bitnum & 0x1F);
  322. if (bitnum & 0x20)
  323. hash_hi |= mask;
  324. else
  325. hash_lo |= mask;
  326. } else {
  327. devwarn(dev, "dmi_addrlen != 6");
  328. }
  329. mc_list = mc_list->next;
  330. }
  331. if (count != ((u32)dev->net->mc_count))
  332. devwarn(dev, "mc_count != dev->mc_count");
  333. if (netif_msg_drv(dev))
  334. devdbg(dev, "HASHH=0x%08X, HASHL=0x%08X", hash_hi,
  335. hash_lo);
  336. } else {
  337. if (netif_msg_drv(dev))
  338. devdbg(dev, "receive own packets only");
  339. pdata->mac_cr &=
  340. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  341. }
  342. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  343. /* Initiate async writes, as we can't wait for completion here */
  344. smsc95xx_write_reg_async(dev, HASHH, &hash_hi);
  345. smsc95xx_write_reg_async(dev, HASHL, &hash_lo);
  346. smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  347. }
  348. static u8 smsc95xx_resolve_flowctrl_fulldplx(u16 lcladv, u16 rmtadv)
  349. {
  350. u8 cap = 0;
  351. if (lcladv & ADVERTISE_PAUSE_CAP) {
  352. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  353. if (rmtadv & LPA_PAUSE_CAP)
  354. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  355. else if (rmtadv & LPA_PAUSE_ASYM)
  356. cap = FLOW_CTRL_RX;
  357. } else {
  358. if (rmtadv & LPA_PAUSE_CAP)
  359. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  360. }
  361. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  362. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  363. cap = FLOW_CTRL_TX;
  364. }
  365. return cap;
  366. }
  367. static void smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  368. u16 lcladv, u16 rmtadv)
  369. {
  370. u32 flow, afc_cfg = 0;
  371. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  372. if (ret < 0) {
  373. devwarn(dev, "error reading AFC_CFG");
  374. return;
  375. }
  376. if (duplex == DUPLEX_FULL) {
  377. u8 cap = smsc95xx_resolve_flowctrl_fulldplx(lcladv, rmtadv);
  378. if (cap & FLOW_CTRL_RX)
  379. flow = 0xFFFF0002;
  380. else
  381. flow = 0;
  382. if (cap & FLOW_CTRL_TX)
  383. afc_cfg |= 0xF;
  384. else
  385. afc_cfg &= ~0xF;
  386. if (netif_msg_link(dev))
  387. devdbg(dev, "rx pause %s, tx pause %s",
  388. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  389. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  390. } else {
  391. if (netif_msg_link(dev))
  392. devdbg(dev, "half duplex");
  393. flow = 0;
  394. afc_cfg |= 0xF;
  395. }
  396. smsc95xx_write_reg(dev, FLOW, flow);
  397. smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  398. }
  399. static int smsc95xx_link_reset(struct usbnet *dev)
  400. {
  401. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  402. struct mii_if_info *mii = &dev->mii;
  403. struct ethtool_cmd ecmd;
  404. unsigned long flags;
  405. u16 lcladv, rmtadv;
  406. u32 intdata;
  407. /* clear interrupt status */
  408. smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  409. intdata = 0xFFFFFFFF;
  410. smsc95xx_write_reg(dev, INT_STS, intdata);
  411. mii_check_media(mii, 1, 1);
  412. mii_ethtool_gset(&dev->mii, &ecmd);
  413. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  414. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  415. if (netif_msg_link(dev))
  416. devdbg(dev, "speed: %d duplex: %d lcladv: %04x rmtadv: %04x",
  417. ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  418. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  419. if (ecmd.duplex != DUPLEX_FULL) {
  420. pdata->mac_cr &= ~MAC_CR_FDPX_;
  421. pdata->mac_cr |= MAC_CR_RCVOWN_;
  422. } else {
  423. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  424. pdata->mac_cr |= MAC_CR_FDPX_;
  425. }
  426. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  427. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  428. smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  429. return 0;
  430. }
  431. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  432. {
  433. u32 intdata;
  434. if (urb->actual_length != 4) {
  435. devwarn(dev, "unexpected urb length %d", urb->actual_length);
  436. return;
  437. }
  438. memcpy(&intdata, urb->transfer_buffer, 4);
  439. le32_to_cpus(&intdata);
  440. if (netif_msg_link(dev))
  441. devdbg(dev, "intdata: 0x%08X", intdata);
  442. if (intdata & INT_ENP_PHY_INT_)
  443. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  444. else
  445. devwarn(dev, "unexpected interrupt, intdata=0x%08X", intdata);
  446. }
  447. /* Enable or disable Rx checksum offload engine */
  448. static int smsc95xx_set_rx_csum(struct usbnet *dev, bool enable)
  449. {
  450. u32 read_buf;
  451. int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  452. if (ret < 0) {
  453. devwarn(dev, "Failed to read COE_CR: %d", ret);
  454. return ret;
  455. }
  456. if (enable)
  457. read_buf |= Rx_COE_EN_;
  458. else
  459. read_buf &= ~Rx_COE_EN_;
  460. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  461. if (ret < 0) {
  462. devwarn(dev, "Failed to write COE_CR: %d", ret);
  463. return ret;
  464. }
  465. if (netif_msg_hw(dev))
  466. devdbg(dev, "COE_CR = 0x%08x", read_buf);
  467. return 0;
  468. }
  469. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  470. {
  471. return MAX_EEPROM_SIZE;
  472. }
  473. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  474. struct ethtool_eeprom *ee, u8 *data)
  475. {
  476. struct usbnet *dev = netdev_priv(netdev);
  477. ee->magic = LAN95XX_EEPROM_MAGIC;
  478. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  479. }
  480. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  481. struct ethtool_eeprom *ee, u8 *data)
  482. {
  483. struct usbnet *dev = netdev_priv(netdev);
  484. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  485. devwarn(dev, "EEPROM: magic value mismatch, magic = 0x%x",
  486. ee->magic);
  487. return -EINVAL;
  488. }
  489. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  490. }
  491. static u32 smsc95xx_ethtool_get_rx_csum(struct net_device *netdev)
  492. {
  493. struct usbnet *dev = netdev_priv(netdev);
  494. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  495. return pdata->use_rx_csum;
  496. }
  497. static int smsc95xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  498. {
  499. struct usbnet *dev = netdev_priv(netdev);
  500. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  501. pdata->use_rx_csum = !!val;
  502. return smsc95xx_set_rx_csum(dev, pdata->use_rx_csum);
  503. }
  504. static struct ethtool_ops smsc95xx_ethtool_ops = {
  505. .get_link = usbnet_get_link,
  506. .nway_reset = usbnet_nway_reset,
  507. .get_drvinfo = usbnet_get_drvinfo,
  508. .get_msglevel = usbnet_get_msglevel,
  509. .set_msglevel = usbnet_set_msglevel,
  510. .get_settings = usbnet_get_settings,
  511. .set_settings = usbnet_set_settings,
  512. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  513. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  514. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  515. .get_rx_csum = smsc95xx_ethtool_get_rx_csum,
  516. .set_rx_csum = smsc95xx_ethtool_set_rx_csum,
  517. };
  518. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  519. {
  520. struct usbnet *dev = netdev_priv(netdev);
  521. if (!netif_running(netdev))
  522. return -EINVAL;
  523. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  524. }
  525. static void smsc95xx_init_mac_address(struct usbnet *dev)
  526. {
  527. /* try reading mac address from EEPROM */
  528. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  529. dev->net->dev_addr) == 0) {
  530. if (is_valid_ether_addr(dev->net->dev_addr)) {
  531. /* eeprom values are valid so use them */
  532. if (netif_msg_ifup(dev))
  533. devdbg(dev, "MAC address read from EEPROM");
  534. return;
  535. }
  536. }
  537. /* no eeprom, or eeprom values are invalid. generate random MAC */
  538. random_ether_addr(dev->net->dev_addr);
  539. if (netif_msg_ifup(dev))
  540. devdbg(dev, "MAC address set to random_ether_addr");
  541. }
  542. static int smsc95xx_set_mac_address(struct usbnet *dev)
  543. {
  544. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  545. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  546. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  547. int ret;
  548. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  549. if (ret < 0) {
  550. devwarn(dev, "Failed to write ADDRL: %d", ret);
  551. return ret;
  552. }
  553. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  554. if (ret < 0) {
  555. devwarn(dev, "Failed to write ADDRH: %d", ret);
  556. return ret;
  557. }
  558. return 0;
  559. }
  560. /* starts the TX path */
  561. static void smsc95xx_start_tx_path(struct usbnet *dev)
  562. {
  563. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  564. unsigned long flags;
  565. u32 reg_val;
  566. /* Enable Tx at MAC */
  567. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  568. pdata->mac_cr |= MAC_CR_TXEN_;
  569. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  570. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  571. /* Enable Tx at SCSRs */
  572. reg_val = TX_CFG_ON_;
  573. smsc95xx_write_reg(dev, TX_CFG, reg_val);
  574. }
  575. /* Starts the Receive path */
  576. static void smsc95xx_start_rx_path(struct usbnet *dev)
  577. {
  578. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  579. unsigned long flags;
  580. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  581. pdata->mac_cr |= MAC_CR_RXEN_;
  582. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  583. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  584. }
  585. static int smsc95xx_phy_initialize(struct usbnet *dev)
  586. {
  587. /* Initialize MII structure */
  588. dev->mii.dev = dev->net;
  589. dev->mii.mdio_read = smsc95xx_mdio_read;
  590. dev->mii.mdio_write = smsc95xx_mdio_write;
  591. dev->mii.phy_id_mask = 0x1f;
  592. dev->mii.reg_num_mask = 0x1f;
  593. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  594. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  595. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  596. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  597. ADVERTISE_PAUSE_ASYM);
  598. /* read to clear */
  599. smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  600. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  601. PHY_INT_MASK_DEFAULT_);
  602. mii_nway_restart(&dev->mii);
  603. if (netif_msg_ifup(dev))
  604. devdbg(dev, "phy initialised succesfully");
  605. return 0;
  606. }
  607. static int smsc95xx_reset(struct usbnet *dev)
  608. {
  609. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  610. u32 read_buf, write_buf, burst_cap;
  611. int ret = 0, timeout;
  612. DECLARE_MAC_BUF(mac);
  613. if (netif_msg_ifup(dev))
  614. devdbg(dev, "entering smsc95xx_reset");
  615. write_buf = HW_CFG_LRST_;
  616. ret = smsc95xx_write_reg(dev, HW_CFG, write_buf);
  617. if (ret < 0) {
  618. devwarn(dev, "Failed to write HW_CFG_LRST_ bit in HW_CFG "
  619. "register, ret = %d", ret);
  620. return ret;
  621. }
  622. timeout = 0;
  623. do {
  624. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  625. if (ret < 0) {
  626. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  627. return ret;
  628. }
  629. msleep(10);
  630. timeout++;
  631. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  632. if (timeout >= 100) {
  633. devwarn(dev, "timeout waiting for completion of Lite Reset");
  634. return ret;
  635. }
  636. write_buf = PM_CTL_PHY_RST_;
  637. ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf);
  638. if (ret < 0) {
  639. devwarn(dev, "Failed to write PM_CTRL: %d", ret);
  640. return ret;
  641. }
  642. timeout = 0;
  643. do {
  644. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  645. if (ret < 0) {
  646. devwarn(dev, "Failed to read PM_CTRL: %d", ret);
  647. return ret;
  648. }
  649. msleep(10);
  650. timeout++;
  651. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  652. if (timeout >= 100) {
  653. devwarn(dev, "timeout waiting for PHY Reset");
  654. return ret;
  655. }
  656. smsc95xx_init_mac_address(dev);
  657. ret = smsc95xx_set_mac_address(dev);
  658. if (ret < 0)
  659. return ret;
  660. if (netif_msg_ifup(dev))
  661. devdbg(dev, "MAC Address: %s",
  662. print_mac(mac, dev->net->dev_addr));
  663. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  664. if (ret < 0) {
  665. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  666. return ret;
  667. }
  668. if (netif_msg_ifup(dev))
  669. devdbg(dev, "Read Value from HW_CFG : 0x%08x", read_buf);
  670. read_buf |= HW_CFG_BIR_;
  671. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  672. if (ret < 0) {
  673. devwarn(dev, "Failed to write HW_CFG_BIR_ bit in HW_CFG "
  674. "register, ret = %d", ret);
  675. return ret;
  676. }
  677. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  678. if (ret < 0) {
  679. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  680. return ret;
  681. }
  682. if (netif_msg_ifup(dev))
  683. devdbg(dev, "Read Value from HW_CFG after writing "
  684. "HW_CFG_BIR_: 0x%08x", read_buf);
  685. if (!turbo_mode) {
  686. burst_cap = 0;
  687. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  688. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  689. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  690. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  691. } else {
  692. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  693. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  694. }
  695. if (netif_msg_ifup(dev))
  696. devdbg(dev, "rx_urb_size=%ld", (ulong)dev->rx_urb_size);
  697. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  698. if (ret < 0) {
  699. devwarn(dev, "Failed to write BURST_CAP: %d", ret);
  700. return ret;
  701. }
  702. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  703. if (ret < 0) {
  704. devwarn(dev, "Failed to read BURST_CAP: %d", ret);
  705. return ret;
  706. }
  707. if (netif_msg_ifup(dev))
  708. devdbg(dev, "Read Value from BURST_CAP after writing: 0x%08x",
  709. read_buf);
  710. read_buf = DEFAULT_BULK_IN_DELAY;
  711. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf);
  712. if (ret < 0) {
  713. devwarn(dev, "ret = %d", ret);
  714. return ret;
  715. }
  716. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  717. if (ret < 0) {
  718. devwarn(dev, "Failed to read BULK_IN_DLY: %d", ret);
  719. return ret;
  720. }
  721. if (netif_msg_ifup(dev))
  722. devdbg(dev, "Read Value from BULK_IN_DLY after writing: "
  723. "0x%08x", read_buf);
  724. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  725. if (ret < 0) {
  726. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  727. return ret;
  728. }
  729. if (netif_msg_ifup(dev))
  730. devdbg(dev, "Read Value from HW_CFG: 0x%08x", read_buf);
  731. if (turbo_mode)
  732. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  733. read_buf &= ~HW_CFG_RXDOFF_;
  734. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  735. read_buf |= NET_IP_ALIGN << 9;
  736. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  737. if (ret < 0) {
  738. devwarn(dev, "Failed to write HW_CFG register, ret=%d", ret);
  739. return ret;
  740. }
  741. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  742. if (ret < 0) {
  743. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  744. return ret;
  745. }
  746. if (netif_msg_ifup(dev))
  747. devdbg(dev, "Read Value from HW_CFG after writing: 0x%08x",
  748. read_buf);
  749. write_buf = 0xFFFFFFFF;
  750. ret = smsc95xx_write_reg(dev, INT_STS, write_buf);
  751. if (ret < 0) {
  752. devwarn(dev, "Failed to write INT_STS register, ret=%d", ret);
  753. return ret;
  754. }
  755. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  756. if (ret < 0) {
  757. devwarn(dev, "Failed to read ID_REV: %d", ret);
  758. return ret;
  759. }
  760. if (netif_msg_ifup(dev))
  761. devdbg(dev, "ID_REV = 0x%08x", read_buf);
  762. /* Init Tx */
  763. write_buf = 0;
  764. ret = smsc95xx_write_reg(dev, FLOW, write_buf);
  765. if (ret < 0) {
  766. devwarn(dev, "Failed to write FLOW: %d", ret);
  767. return ret;
  768. }
  769. read_buf = AFC_CFG_DEFAULT;
  770. ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf);
  771. if (ret < 0) {
  772. devwarn(dev, "Failed to write AFC_CFG: %d", ret);
  773. return ret;
  774. }
  775. /* Don't need mac_cr_lock during initialisation */
  776. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  777. if (ret < 0) {
  778. devwarn(dev, "Failed to read MAC_CR: %d", ret);
  779. return ret;
  780. }
  781. /* Init Rx */
  782. /* Set Vlan */
  783. write_buf = (u32)ETH_P_8021Q;
  784. ret = smsc95xx_write_reg(dev, VLAN1, write_buf);
  785. if (ret < 0) {
  786. devwarn(dev, "Failed to write VAN1: %d", ret);
  787. return ret;
  788. }
  789. /* Enable or disable Rx checksum offload engine */
  790. ret = smsc95xx_set_rx_csum(dev, pdata->use_rx_csum);
  791. if (ret < 0) {
  792. devwarn(dev, "Failed to set Rx csum offload: %d", ret);
  793. return ret;
  794. }
  795. smsc95xx_set_multicast(dev->net);
  796. if (smsc95xx_phy_initialize(dev) < 0)
  797. return -EIO;
  798. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  799. if (ret < 0) {
  800. devwarn(dev, "Failed to read INT_EP_CTL: %d", ret);
  801. return ret;
  802. }
  803. /* enable PHY interrupts */
  804. read_buf |= INT_EP_CTL_PHY_INT_;
  805. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  806. if (ret < 0) {
  807. devwarn(dev, "Failed to write INT_EP_CTL: %d", ret);
  808. return ret;
  809. }
  810. smsc95xx_start_tx_path(dev);
  811. smsc95xx_start_rx_path(dev);
  812. if (netif_msg_ifup(dev))
  813. devdbg(dev, "smsc95xx_reset, return 0");
  814. return 0;
  815. }
  816. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  817. {
  818. struct smsc95xx_priv *pdata = NULL;
  819. int ret;
  820. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  821. ret = usbnet_get_endpoints(dev, intf);
  822. if (ret < 0) {
  823. devwarn(dev, "usbnet_get_endpoints failed: %d", ret);
  824. return ret;
  825. }
  826. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  827. GFP_KERNEL);
  828. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  829. if (!pdata) {
  830. devwarn(dev, "Unable to allocate struct smsc95xx_priv");
  831. return -ENOMEM;
  832. }
  833. spin_lock_init(&pdata->mac_cr_lock);
  834. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  835. /* Init all registers */
  836. ret = smsc95xx_reset(dev);
  837. dev->net->do_ioctl = smsc95xx_ioctl;
  838. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  839. dev->net->set_multicast_list = smsc95xx_set_multicast;
  840. dev->net->flags |= IFF_MULTICAST;
  841. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD;
  842. return 0;
  843. }
  844. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  845. {
  846. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  847. if (pdata) {
  848. if (netif_msg_ifdown(dev))
  849. devdbg(dev, "free pdata");
  850. kfree(pdata);
  851. pdata = NULL;
  852. dev->data[0] = 0;
  853. }
  854. }
  855. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  856. {
  857. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  858. skb->ip_summed = CHECKSUM_COMPLETE;
  859. skb_trim(skb, skb->len - 2);
  860. }
  861. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  862. {
  863. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  864. while (skb->len > 0) {
  865. u32 header, align_count;
  866. struct sk_buff *ax_skb;
  867. unsigned char *packet;
  868. u16 size;
  869. memcpy(&header, skb->data, sizeof(header));
  870. le32_to_cpus(&header);
  871. skb_pull(skb, 4 + NET_IP_ALIGN);
  872. packet = skb->data;
  873. /* get the packet length */
  874. size = (u16)((header & RX_STS_FL_) >> 16);
  875. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  876. if (unlikely(header & RX_STS_ES_)) {
  877. if (netif_msg_rx_err(dev))
  878. devdbg(dev, "Error header=0x%08x", header);
  879. dev->stats.rx_errors++;
  880. dev->stats.rx_dropped++;
  881. if (header & RX_STS_CRC_) {
  882. dev->stats.rx_crc_errors++;
  883. } else {
  884. if (header & (RX_STS_TL_ | RX_STS_RF_))
  885. dev->stats.rx_frame_errors++;
  886. if ((header & RX_STS_LE_) &&
  887. (!(header & RX_STS_FT_)))
  888. dev->stats.rx_length_errors++;
  889. }
  890. } else {
  891. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  892. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  893. if (netif_msg_rx_err(dev))
  894. devdbg(dev, "size err header=0x%08x",
  895. header);
  896. return 0;
  897. }
  898. /* last frame in this batch */
  899. if (skb->len == size) {
  900. if (pdata->use_rx_csum)
  901. smsc95xx_rx_csum_offload(skb);
  902. skb->truesize = size + sizeof(struct sk_buff);
  903. return 1;
  904. }
  905. ax_skb = skb_clone(skb, GFP_ATOMIC);
  906. if (unlikely(!ax_skb)) {
  907. devwarn(dev, "Error allocating skb");
  908. return 0;
  909. }
  910. ax_skb->len = size;
  911. ax_skb->data = packet;
  912. skb_set_tail_pointer(ax_skb, size);
  913. if (pdata->use_rx_csum)
  914. smsc95xx_rx_csum_offload(ax_skb);
  915. ax_skb->truesize = size + sizeof(struct sk_buff);
  916. usbnet_skb_return(dev, ax_skb);
  917. }
  918. skb_pull(skb, size);
  919. /* padding bytes before the next frame starts */
  920. if (skb->len)
  921. skb_pull(skb, align_count);
  922. }
  923. if (unlikely(skb->len < 0)) {
  924. devwarn(dev, "invalid rx length<0 %d", skb->len);
  925. return 0;
  926. }
  927. return 1;
  928. }
  929. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  930. struct sk_buff *skb, gfp_t flags)
  931. {
  932. u32 tx_cmd_a, tx_cmd_b;
  933. if (skb_headroom(skb) < SMSC95XX_TX_OVERHEAD) {
  934. struct sk_buff *skb2 = skb_copy_expand(skb,
  935. SMSC95XX_TX_OVERHEAD, 0, flags);
  936. dev_kfree_skb_any(skb);
  937. skb = skb2;
  938. if (!skb)
  939. return NULL;
  940. }
  941. skb_push(skb, 4);
  942. tx_cmd_b = (u32)(skb->len - 4);
  943. cpu_to_le32s(&tx_cmd_b);
  944. memcpy(skb->data, &tx_cmd_b, 4);
  945. skb_push(skb, 4);
  946. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  947. TX_CMD_A_LAST_SEG_;
  948. cpu_to_le32s(&tx_cmd_a);
  949. memcpy(skb->data, &tx_cmd_a, 4);
  950. return skb;
  951. }
  952. static const struct driver_info smsc95xx_info = {
  953. .description = "smsc95xx USB 2.0 Ethernet",
  954. .bind = smsc95xx_bind,
  955. .unbind = smsc95xx_unbind,
  956. .link_reset = smsc95xx_link_reset,
  957. .reset = smsc95xx_reset,
  958. .rx_fixup = smsc95xx_rx_fixup,
  959. .tx_fixup = smsc95xx_tx_fixup,
  960. .status = smsc95xx_status,
  961. .flags = FLAG_ETHER,
  962. };
  963. static const struct usb_device_id products[] = {
  964. {
  965. /* SMSC9500 USB Ethernet Device */
  966. USB_DEVICE(0x0424, 0x9500),
  967. .driver_info = (unsigned long) &smsc95xx_info,
  968. },
  969. { }, /* END */
  970. };
  971. MODULE_DEVICE_TABLE(usb, products);
  972. static struct usb_driver smsc95xx_driver = {
  973. .name = "smsc95xx",
  974. .id_table = products,
  975. .probe = usbnet_probe,
  976. .suspend = usbnet_suspend,
  977. .resume = usbnet_resume,
  978. .disconnect = usbnet_disconnect,
  979. };
  980. static int __init smsc95xx_init(void)
  981. {
  982. return usb_register(&smsc95xx_driver);
  983. }
  984. module_init(smsc95xx_init);
  985. static void __exit smsc95xx_exit(void)
  986. {
  987. usb_deregister(&smsc95xx_driver);
  988. }
  989. module_exit(smsc95xx_exit);
  990. MODULE_AUTHOR("Nancy Lin");
  991. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  992. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  993. MODULE_LICENSE("GPL");