tg3.c 390 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  52. #define TG3_VLAN_TAG_USED 1
  53. #else
  54. #define TG3_VLAN_TAG_USED 0
  55. #endif
  56. #define TG3_TSO_SUPPORT 1
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.94"
  61. #define DRV_MODULE_RELDATE "August 14, 2008"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  109. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  110. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  111. /* minimum number of free TX descriptors required to wake up TX process */
  112. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  113. /* number of ETHTOOL_GSTATS u64's */
  114. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  115. #define TG3_NUM_TEST 6
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  192. {}
  193. };
  194. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  195. static const struct {
  196. const char string[ETH_GSTRING_LEN];
  197. } ethtool_stats_keys[TG3_NUM_STATS] = {
  198. { "rx_octets" },
  199. { "rx_fragments" },
  200. { "rx_ucast_packets" },
  201. { "rx_mcast_packets" },
  202. { "rx_bcast_packets" },
  203. { "rx_fcs_errors" },
  204. { "rx_align_errors" },
  205. { "rx_xon_pause_rcvd" },
  206. { "rx_xoff_pause_rcvd" },
  207. { "rx_mac_ctrl_rcvd" },
  208. { "rx_xoff_entered" },
  209. { "rx_frame_too_long_errors" },
  210. { "rx_jabbers" },
  211. { "rx_undersize_packets" },
  212. { "rx_in_length_errors" },
  213. { "rx_out_length_errors" },
  214. { "rx_64_or_less_octet_packets" },
  215. { "rx_65_to_127_octet_packets" },
  216. { "rx_128_to_255_octet_packets" },
  217. { "rx_256_to_511_octet_packets" },
  218. { "rx_512_to_1023_octet_packets" },
  219. { "rx_1024_to_1522_octet_packets" },
  220. { "rx_1523_to_2047_octet_packets" },
  221. { "rx_2048_to_4095_octet_packets" },
  222. { "rx_4096_to_8191_octet_packets" },
  223. { "rx_8192_to_9022_octet_packets" },
  224. { "tx_octets" },
  225. { "tx_collisions" },
  226. { "tx_xon_sent" },
  227. { "tx_xoff_sent" },
  228. { "tx_flow_control" },
  229. { "tx_mac_errors" },
  230. { "tx_single_collisions" },
  231. { "tx_mult_collisions" },
  232. { "tx_deferred" },
  233. { "tx_excessive_collisions" },
  234. { "tx_late_collisions" },
  235. { "tx_collide_2times" },
  236. { "tx_collide_3times" },
  237. { "tx_collide_4times" },
  238. { "tx_collide_5times" },
  239. { "tx_collide_6times" },
  240. { "tx_collide_7times" },
  241. { "tx_collide_8times" },
  242. { "tx_collide_9times" },
  243. { "tx_collide_10times" },
  244. { "tx_collide_11times" },
  245. { "tx_collide_12times" },
  246. { "tx_collide_13times" },
  247. { "tx_collide_14times" },
  248. { "tx_collide_15times" },
  249. { "tx_ucast_packets" },
  250. { "tx_mcast_packets" },
  251. { "tx_bcast_packets" },
  252. { "tx_carrier_sense_errors" },
  253. { "tx_discards" },
  254. { "tx_errors" },
  255. { "dma_writeq_full" },
  256. { "dma_write_prioq_full" },
  257. { "rxbds_empty" },
  258. { "rx_discards" },
  259. { "rx_errors" },
  260. { "rx_threshold_hit" },
  261. { "dma_readq_full" },
  262. { "dma_read_prioq_full" },
  263. { "tx_comp_queue_full" },
  264. { "ring_set_send_prod_index" },
  265. { "ring_status_update" },
  266. { "nic_irqs" },
  267. { "nic_avoided_irqs" },
  268. { "nic_tx_threshold_hit" }
  269. };
  270. static const struct {
  271. const char string[ETH_GSTRING_LEN];
  272. } ethtool_test_keys[TG3_NUM_TEST] = {
  273. { "nvram test (online) " },
  274. { "link test (online) " },
  275. { "register test (offline)" },
  276. { "memory test (offline)" },
  277. { "loopback test (offline)" },
  278. { "interrupt test (offline)" },
  279. };
  280. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. writel(val, tp->regs + off);
  283. }
  284. static u32 tg3_read32(struct tg3 *tp, u32 off)
  285. {
  286. return (readl(tp->regs + off));
  287. }
  288. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->aperegs + off);
  291. }
  292. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  293. {
  294. return (readl(tp->aperegs + off));
  295. }
  296. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. unsigned long flags;
  299. spin_lock_irqsave(&tp->indirect_lock, flags);
  300. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  301. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  302. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  303. }
  304. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->regs + off);
  307. readl(tp->regs + off);
  308. }
  309. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  310. {
  311. unsigned long flags;
  312. u32 val;
  313. spin_lock_irqsave(&tp->indirect_lock, flags);
  314. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  315. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  316. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  317. return val;
  318. }
  319. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  323. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  324. TG3_64BIT_REG_LOW, val);
  325. return;
  326. }
  327. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. spin_lock_irqsave(&tp->indirect_lock, flags);
  333. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  335. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  336. /* In indirect mode when disabling interrupts, we also need
  337. * to clear the interrupt bit in the GRC local ctrl register.
  338. */
  339. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  340. (val == 0x1)) {
  341. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  342. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  343. }
  344. }
  345. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. /* usec_wait specifies the wait time in usec when writing to certain registers
  356. * where it is unsafe to read back the register without some delay.
  357. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  358. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  359. */
  360. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  361. {
  362. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  363. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  364. /* Non-posted methods */
  365. tp->write32(tp, off, val);
  366. else {
  367. /* Posted method */
  368. tg3_write32(tp, off, val);
  369. if (usec_wait)
  370. udelay(usec_wait);
  371. tp->read32(tp, off);
  372. }
  373. /* Wait again after the read for the posted method to guarantee that
  374. * the wait time is met.
  375. */
  376. if (usec_wait)
  377. udelay(usec_wait);
  378. }
  379. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. tp->write32_mbox(tp, off, val);
  382. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  383. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. tp->read32_mbox(tp, off);
  385. }
  386. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  387. {
  388. void __iomem *mbox = tp->regs + off;
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  391. writel(val, mbox);
  392. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  393. readl(mbox);
  394. }
  395. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  396. {
  397. return (readl(tp->regs + off + GRCMBOX_BASE));
  398. }
  399. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. writel(val, tp->regs + off + GRCMBOX_BASE);
  402. }
  403. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  404. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  405. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  406. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  407. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  408. #define tw32(reg,val) tp->write32(tp, reg, val)
  409. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  410. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  411. #define tr32(reg) tp->read32(tp, reg)
  412. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. unsigned long flags;
  415. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  416. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  417. return;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  421. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  422. /* Always leave this as zero. */
  423. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  424. } else {
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. }
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  437. *val = 0;
  438. return;
  439. }
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  444. /* Always leave this as zero. */
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  446. } else {
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. *val = tr32(TG3PCI_MEM_WIN_DATA);
  449. /* Always leave this as zero. */
  450. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. }
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_ape_lock_init(struct tg3 *tp)
  455. {
  456. int i;
  457. /* Make sure the driver hasn't any stale locks. */
  458. for (i = 0; i < 8; i++)
  459. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  460. APE_LOCK_GRANT_DRIVER);
  461. }
  462. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  463. {
  464. int i, off;
  465. int ret = 0;
  466. u32 status;
  467. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  468. return 0;
  469. switch (locknum) {
  470. case TG3_APE_LOCK_GRC:
  471. case TG3_APE_LOCK_MEM:
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. off = 4 * locknum;
  477. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  478. /* Wait for up to 1 millisecond to acquire lock. */
  479. for (i = 0; i < 100; i++) {
  480. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  481. if (status == APE_LOCK_GRANT_DRIVER)
  482. break;
  483. udelay(10);
  484. }
  485. if (status != APE_LOCK_GRANT_DRIVER) {
  486. /* Revoke the lock request. */
  487. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  488. APE_LOCK_GRANT_DRIVER);
  489. ret = -EBUSY;
  490. }
  491. return ret;
  492. }
  493. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  494. {
  495. int off;
  496. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  497. return;
  498. switch (locknum) {
  499. case TG3_APE_LOCK_GRC:
  500. case TG3_APE_LOCK_MEM:
  501. break;
  502. default:
  503. return;
  504. }
  505. off = 4 * locknum;
  506. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  507. }
  508. static void tg3_disable_ints(struct tg3 *tp)
  509. {
  510. tw32(TG3PCI_MISC_HOST_CTRL,
  511. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  512. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  513. }
  514. static inline void tg3_cond_int(struct tg3 *tp)
  515. {
  516. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  517. (tp->hw_status->status & SD_STATUS_UPDATED))
  518. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  519. else
  520. tw32(HOSTCC_MODE, tp->coalesce_mode |
  521. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  522. }
  523. static void tg3_enable_ints(struct tg3 *tp)
  524. {
  525. tp->irq_sync = 0;
  526. wmb();
  527. tw32(TG3PCI_MISC_HOST_CTRL,
  528. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  529. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  530. (tp->last_tag << 24));
  531. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  532. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  533. (tp->last_tag << 24));
  534. tg3_cond_int(tp);
  535. }
  536. static inline unsigned int tg3_has_work(struct tg3 *tp)
  537. {
  538. struct tg3_hw_status *sblk = tp->hw_status;
  539. unsigned int work_exists = 0;
  540. /* check for phy events */
  541. if (!(tp->tg3_flags &
  542. (TG3_FLAG_USE_LINKCHG_REG |
  543. TG3_FLAG_POLL_SERDES))) {
  544. if (sblk->status & SD_STATUS_LINK_CHG)
  545. work_exists = 1;
  546. }
  547. /* check for RX/TX work to do */
  548. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  549. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  550. work_exists = 1;
  551. return work_exists;
  552. }
  553. /* tg3_restart_ints
  554. * similar to tg3_enable_ints, but it accurately determines whether there
  555. * is new work pending and can return without flushing the PIO write
  556. * which reenables interrupts
  557. */
  558. static void tg3_restart_ints(struct tg3 *tp)
  559. {
  560. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  561. tp->last_tag << 24);
  562. mmiowb();
  563. /* When doing tagged status, this work check is unnecessary.
  564. * The last_tag we write above tells the chip which piece of
  565. * work we've completed.
  566. */
  567. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  568. tg3_has_work(tp))
  569. tw32(HOSTCC_MODE, tp->coalesce_mode |
  570. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  571. }
  572. static inline void tg3_netif_stop(struct tg3 *tp)
  573. {
  574. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  575. napi_disable(&tp->napi);
  576. netif_tx_disable(tp->dev);
  577. }
  578. static inline void tg3_netif_start(struct tg3 *tp)
  579. {
  580. netif_wake_queue(tp->dev);
  581. /* NOTE: unconditional netif_wake_queue is only appropriate
  582. * so long as all callers are assured to have free tx slots
  583. * (such as after tg3_init_hw)
  584. */
  585. napi_enable(&tp->napi);
  586. tp->hw_status->status |= SD_STATUS_UPDATED;
  587. tg3_enable_ints(tp);
  588. }
  589. static void tg3_switch_clocks(struct tg3 *tp)
  590. {
  591. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  592. u32 orig_clock_ctrl;
  593. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  594. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  595. return;
  596. orig_clock_ctrl = clock_ctrl;
  597. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  598. CLOCK_CTRL_CLKRUN_OENABLE |
  599. 0x1f);
  600. tp->pci_clock_ctrl = clock_ctrl;
  601. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  602. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  603. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  604. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  605. }
  606. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  607. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  608. clock_ctrl |
  609. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  610. 40);
  611. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  612. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  613. 40);
  614. }
  615. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  616. }
  617. #define PHY_BUSY_LOOPS 5000
  618. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  619. {
  620. u32 frame_val;
  621. unsigned int loops;
  622. int ret;
  623. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  624. tw32_f(MAC_MI_MODE,
  625. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  626. udelay(80);
  627. }
  628. *val = 0x0;
  629. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  630. MI_COM_PHY_ADDR_MASK);
  631. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  632. MI_COM_REG_ADDR_MASK);
  633. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  634. tw32_f(MAC_MI_COM, frame_val);
  635. loops = PHY_BUSY_LOOPS;
  636. while (loops != 0) {
  637. udelay(10);
  638. frame_val = tr32(MAC_MI_COM);
  639. if ((frame_val & MI_COM_BUSY) == 0) {
  640. udelay(5);
  641. frame_val = tr32(MAC_MI_COM);
  642. break;
  643. }
  644. loops -= 1;
  645. }
  646. ret = -EBUSY;
  647. if (loops != 0) {
  648. *val = frame_val & MI_COM_DATA_MASK;
  649. ret = 0;
  650. }
  651. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  652. tw32_f(MAC_MI_MODE, tp->mi_mode);
  653. udelay(80);
  654. }
  655. return ret;
  656. }
  657. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  658. {
  659. u32 frame_val;
  660. unsigned int loops;
  661. int ret;
  662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  663. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  664. return 0;
  665. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  666. tw32_f(MAC_MI_MODE,
  667. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  668. udelay(80);
  669. }
  670. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  671. MI_COM_PHY_ADDR_MASK);
  672. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  673. MI_COM_REG_ADDR_MASK);
  674. frame_val |= (val & MI_COM_DATA_MASK);
  675. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  676. tw32_f(MAC_MI_COM, frame_val);
  677. loops = PHY_BUSY_LOOPS;
  678. while (loops != 0) {
  679. udelay(10);
  680. frame_val = tr32(MAC_MI_COM);
  681. if ((frame_val & MI_COM_BUSY) == 0) {
  682. udelay(5);
  683. frame_val = tr32(MAC_MI_COM);
  684. break;
  685. }
  686. loops -= 1;
  687. }
  688. ret = -EBUSY;
  689. if (loops != 0)
  690. ret = 0;
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_bmcr_reset(struct tg3 *tp)
  698. {
  699. u32 phy_control;
  700. int limit, err;
  701. /* OK, reset it, and poll the BMCR_RESET bit until it
  702. * clears or we time out.
  703. */
  704. phy_control = BMCR_RESET;
  705. err = tg3_writephy(tp, MII_BMCR, phy_control);
  706. if (err != 0)
  707. return -EBUSY;
  708. limit = 5000;
  709. while (limit--) {
  710. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  711. if (err != 0)
  712. return -EBUSY;
  713. if ((phy_control & BMCR_RESET) == 0) {
  714. udelay(40);
  715. break;
  716. }
  717. udelay(10);
  718. }
  719. if (limit <= 0)
  720. return -EBUSY;
  721. return 0;
  722. }
  723. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  724. {
  725. struct tg3 *tp = (struct tg3 *)bp->priv;
  726. u32 val;
  727. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  728. return -EAGAIN;
  729. if (tg3_readphy(tp, reg, &val))
  730. return -EIO;
  731. return val;
  732. }
  733. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  734. {
  735. struct tg3 *tp = (struct tg3 *)bp->priv;
  736. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  737. return -EAGAIN;
  738. if (tg3_writephy(tp, reg, val))
  739. return -EIO;
  740. return 0;
  741. }
  742. static int tg3_mdio_reset(struct mii_bus *bp)
  743. {
  744. return 0;
  745. }
  746. static void tg3_mdio_config(struct tg3 *tp)
  747. {
  748. u32 val;
  749. if (tp->mdio_bus->phy_map[PHY_ADDR]->interface !=
  750. PHY_INTERFACE_MODE_RGMII)
  751. return;
  752. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  753. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  754. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  755. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  756. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  757. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  758. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  759. }
  760. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  761. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  762. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  763. val |= MAC_PHYCFG2_INBAND_ENABLE;
  764. tw32(MAC_PHYCFG2, val);
  765. val = tr32(MAC_EXT_RGMII_MODE);
  766. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  767. MAC_RGMII_MODE_RX_QUALITY |
  768. MAC_RGMII_MODE_RX_ACTIVITY |
  769. MAC_RGMII_MODE_RX_ENG_DET |
  770. MAC_RGMII_MODE_TX_ENABLE |
  771. MAC_RGMII_MODE_TX_LOWPWR |
  772. MAC_RGMII_MODE_TX_RESET);
  773. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  774. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  775. val |= MAC_RGMII_MODE_RX_INT_B |
  776. MAC_RGMII_MODE_RX_QUALITY |
  777. MAC_RGMII_MODE_RX_ACTIVITY |
  778. MAC_RGMII_MODE_RX_ENG_DET;
  779. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  780. val |= MAC_RGMII_MODE_TX_ENABLE |
  781. MAC_RGMII_MODE_TX_LOWPWR |
  782. MAC_RGMII_MODE_TX_RESET;
  783. }
  784. tw32(MAC_EXT_RGMII_MODE, val);
  785. }
  786. static void tg3_mdio_start(struct tg3 *tp)
  787. {
  788. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  789. mutex_lock(&tp->mdio_bus->mdio_lock);
  790. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  791. mutex_unlock(&tp->mdio_bus->mdio_lock);
  792. }
  793. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  794. tw32_f(MAC_MI_MODE, tp->mi_mode);
  795. udelay(80);
  796. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  797. tg3_mdio_config(tp);
  798. }
  799. static void tg3_mdio_stop(struct tg3 *tp)
  800. {
  801. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  802. mutex_lock(&tp->mdio_bus->mdio_lock);
  803. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  804. mutex_unlock(&tp->mdio_bus->mdio_lock);
  805. }
  806. }
  807. static int tg3_mdio_init(struct tg3 *tp)
  808. {
  809. int i;
  810. u32 reg;
  811. struct phy_device *phydev;
  812. tg3_mdio_start(tp);
  813. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  814. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  815. return 0;
  816. tp->mdio_bus = mdiobus_alloc();
  817. if (tp->mdio_bus == NULL)
  818. return -ENOMEM;
  819. tp->mdio_bus->name = "tg3 mdio bus";
  820. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  821. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  822. tp->mdio_bus->priv = tp;
  823. tp->mdio_bus->parent = &tp->pdev->dev;
  824. tp->mdio_bus->read = &tg3_mdio_read;
  825. tp->mdio_bus->write = &tg3_mdio_write;
  826. tp->mdio_bus->reset = &tg3_mdio_reset;
  827. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  828. tp->mdio_bus->irq = &tp->mdio_irq[0];
  829. for (i = 0; i < PHY_MAX_ADDR; i++)
  830. tp->mdio_bus->irq[i] = PHY_POLL;
  831. /* The bus registration will look for all the PHYs on the mdio bus.
  832. * Unfortunately, it does not ensure the PHY is powered up before
  833. * accessing the PHY ID registers. A chip reset is the
  834. * quickest way to bring the device back to an operational state..
  835. */
  836. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  837. tg3_bmcr_reset(tp);
  838. i = mdiobus_register(tp->mdio_bus);
  839. if (i) {
  840. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  841. tp->dev->name, i);
  842. return i;
  843. }
  844. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  845. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  846. switch (phydev->phy_id) {
  847. case TG3_PHY_ID_BCM50610:
  848. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  849. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  850. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  852. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  853. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  854. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  855. break;
  856. case TG3_PHY_ID_BCMAC131:
  857. phydev->interface = PHY_INTERFACE_MODE_MII;
  858. break;
  859. }
  860. tg3_mdio_config(tp);
  861. return 0;
  862. }
  863. static void tg3_mdio_fini(struct tg3 *tp)
  864. {
  865. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  866. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  867. mdiobus_unregister(tp->mdio_bus);
  868. mdiobus_free(tp->mdio_bus);
  869. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  870. }
  871. }
  872. /* tp->lock is held. */
  873. static inline void tg3_generate_fw_event(struct tg3 *tp)
  874. {
  875. u32 val;
  876. val = tr32(GRC_RX_CPU_EVENT);
  877. val |= GRC_RX_CPU_DRIVER_EVENT;
  878. tw32_f(GRC_RX_CPU_EVENT, val);
  879. tp->last_event_jiffies = jiffies;
  880. }
  881. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  882. /* tp->lock is held. */
  883. static void tg3_wait_for_event_ack(struct tg3 *tp)
  884. {
  885. int i;
  886. unsigned int delay_cnt;
  887. long time_remain;
  888. /* If enough time has passed, no wait is necessary. */
  889. time_remain = (long)(tp->last_event_jiffies + 1 +
  890. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  891. (long)jiffies;
  892. if (time_remain < 0)
  893. return;
  894. /* Check if we can shorten the wait time. */
  895. delay_cnt = jiffies_to_usecs(time_remain);
  896. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  897. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  898. delay_cnt = (delay_cnt >> 3) + 1;
  899. for (i = 0; i < delay_cnt; i++) {
  900. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  901. break;
  902. udelay(8);
  903. }
  904. }
  905. /* tp->lock is held. */
  906. static void tg3_ump_link_report(struct tg3 *tp)
  907. {
  908. u32 reg;
  909. u32 val;
  910. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  911. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  912. return;
  913. tg3_wait_for_event_ack(tp);
  914. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  915. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  916. val = 0;
  917. if (!tg3_readphy(tp, MII_BMCR, &reg))
  918. val = reg << 16;
  919. if (!tg3_readphy(tp, MII_BMSR, &reg))
  920. val |= (reg & 0xffff);
  921. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  922. val = 0;
  923. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  924. val = reg << 16;
  925. if (!tg3_readphy(tp, MII_LPA, &reg))
  926. val |= (reg & 0xffff);
  927. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  928. val = 0;
  929. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  930. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  931. val = reg << 16;
  932. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  933. val |= (reg & 0xffff);
  934. }
  935. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  936. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  937. val = reg << 16;
  938. else
  939. val = 0;
  940. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  941. tg3_generate_fw_event(tp);
  942. }
  943. static void tg3_link_report(struct tg3 *tp)
  944. {
  945. if (!netif_carrier_ok(tp->dev)) {
  946. if (netif_msg_link(tp))
  947. printk(KERN_INFO PFX "%s: Link is down.\n",
  948. tp->dev->name);
  949. tg3_ump_link_report(tp);
  950. } else if (netif_msg_link(tp)) {
  951. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  952. tp->dev->name,
  953. (tp->link_config.active_speed == SPEED_1000 ?
  954. 1000 :
  955. (tp->link_config.active_speed == SPEED_100 ?
  956. 100 : 10)),
  957. (tp->link_config.active_duplex == DUPLEX_FULL ?
  958. "full" : "half"));
  959. printk(KERN_INFO PFX
  960. "%s: Flow control is %s for TX and %s for RX.\n",
  961. tp->dev->name,
  962. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  963. "on" : "off",
  964. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  965. "on" : "off");
  966. tg3_ump_link_report(tp);
  967. }
  968. }
  969. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  970. {
  971. u16 miireg;
  972. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  973. miireg = ADVERTISE_PAUSE_CAP;
  974. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  975. miireg = ADVERTISE_PAUSE_ASYM;
  976. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  977. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  978. else
  979. miireg = 0;
  980. return miireg;
  981. }
  982. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  983. {
  984. u16 miireg;
  985. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  986. miireg = ADVERTISE_1000XPAUSE;
  987. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  988. miireg = ADVERTISE_1000XPSE_ASYM;
  989. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  990. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  991. else
  992. miireg = 0;
  993. return miireg;
  994. }
  995. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  996. {
  997. u8 cap = 0;
  998. if (lcladv & ADVERTISE_PAUSE_CAP) {
  999. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1000. if (rmtadv & LPA_PAUSE_CAP)
  1001. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1002. else if (rmtadv & LPA_PAUSE_ASYM)
  1003. cap = TG3_FLOW_CTRL_RX;
  1004. } else {
  1005. if (rmtadv & LPA_PAUSE_CAP)
  1006. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1007. }
  1008. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1009. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1010. cap = TG3_FLOW_CTRL_TX;
  1011. }
  1012. return cap;
  1013. }
  1014. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1015. {
  1016. u8 cap = 0;
  1017. if (lcladv & ADVERTISE_1000XPAUSE) {
  1018. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1019. if (rmtadv & LPA_1000XPAUSE)
  1020. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1021. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1022. cap = TG3_FLOW_CTRL_RX;
  1023. } else {
  1024. if (rmtadv & LPA_1000XPAUSE)
  1025. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1026. }
  1027. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1028. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1029. cap = TG3_FLOW_CTRL_TX;
  1030. }
  1031. return cap;
  1032. }
  1033. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1034. {
  1035. u8 autoneg;
  1036. u8 flowctrl = 0;
  1037. u32 old_rx_mode = tp->rx_mode;
  1038. u32 old_tx_mode = tp->tx_mode;
  1039. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1040. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1041. else
  1042. autoneg = tp->link_config.autoneg;
  1043. if (autoneg == AUTONEG_ENABLE &&
  1044. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1045. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1046. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1047. else
  1048. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1049. } else
  1050. flowctrl = tp->link_config.flowctrl;
  1051. tp->link_config.active_flowctrl = flowctrl;
  1052. if (flowctrl & TG3_FLOW_CTRL_RX)
  1053. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1054. else
  1055. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1056. if (old_rx_mode != tp->rx_mode)
  1057. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1058. if (flowctrl & TG3_FLOW_CTRL_TX)
  1059. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1060. else
  1061. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1062. if (old_tx_mode != tp->tx_mode)
  1063. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1064. }
  1065. static void tg3_adjust_link(struct net_device *dev)
  1066. {
  1067. u8 oldflowctrl, linkmesg = 0;
  1068. u32 mac_mode, lcl_adv, rmt_adv;
  1069. struct tg3 *tp = netdev_priv(dev);
  1070. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1071. spin_lock(&tp->lock);
  1072. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1073. MAC_MODE_HALF_DUPLEX);
  1074. oldflowctrl = tp->link_config.active_flowctrl;
  1075. if (phydev->link) {
  1076. lcl_adv = 0;
  1077. rmt_adv = 0;
  1078. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1079. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1080. else
  1081. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1082. if (phydev->duplex == DUPLEX_HALF)
  1083. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1084. else {
  1085. lcl_adv = tg3_advert_flowctrl_1000T(
  1086. tp->link_config.flowctrl);
  1087. if (phydev->pause)
  1088. rmt_adv = LPA_PAUSE_CAP;
  1089. if (phydev->asym_pause)
  1090. rmt_adv |= LPA_PAUSE_ASYM;
  1091. }
  1092. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1093. } else
  1094. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1095. if (mac_mode != tp->mac_mode) {
  1096. tp->mac_mode = mac_mode;
  1097. tw32_f(MAC_MODE, tp->mac_mode);
  1098. udelay(40);
  1099. }
  1100. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1101. tw32(MAC_TX_LENGTHS,
  1102. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1103. (6 << TX_LENGTHS_IPG_SHIFT) |
  1104. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1105. else
  1106. tw32(MAC_TX_LENGTHS,
  1107. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1108. (6 << TX_LENGTHS_IPG_SHIFT) |
  1109. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1110. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1111. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1112. phydev->speed != tp->link_config.active_speed ||
  1113. phydev->duplex != tp->link_config.active_duplex ||
  1114. oldflowctrl != tp->link_config.active_flowctrl)
  1115. linkmesg = 1;
  1116. tp->link_config.active_speed = phydev->speed;
  1117. tp->link_config.active_duplex = phydev->duplex;
  1118. spin_unlock(&tp->lock);
  1119. if (linkmesg)
  1120. tg3_link_report(tp);
  1121. }
  1122. static int tg3_phy_init(struct tg3 *tp)
  1123. {
  1124. struct phy_device *phydev;
  1125. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1126. return 0;
  1127. /* Bring the PHY back to a known state. */
  1128. tg3_bmcr_reset(tp);
  1129. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1130. /* Attach the MAC to the PHY. */
  1131. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1132. phydev->dev_flags, phydev->interface);
  1133. if (IS_ERR(phydev)) {
  1134. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1135. return PTR_ERR(phydev);
  1136. }
  1137. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1138. /* Mask with MAC supported features. */
  1139. phydev->supported &= (PHY_GBIT_FEATURES |
  1140. SUPPORTED_Pause |
  1141. SUPPORTED_Asym_Pause);
  1142. phydev->advertising = phydev->supported;
  1143. printk(KERN_INFO
  1144. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1145. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1146. return 0;
  1147. }
  1148. static void tg3_phy_start(struct tg3 *tp)
  1149. {
  1150. struct phy_device *phydev;
  1151. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1152. return;
  1153. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1154. if (tp->link_config.phy_is_low_power) {
  1155. tp->link_config.phy_is_low_power = 0;
  1156. phydev->speed = tp->link_config.orig_speed;
  1157. phydev->duplex = tp->link_config.orig_duplex;
  1158. phydev->autoneg = tp->link_config.orig_autoneg;
  1159. phydev->advertising = tp->link_config.orig_advertising;
  1160. }
  1161. phy_start(phydev);
  1162. phy_start_aneg(phydev);
  1163. }
  1164. static void tg3_phy_stop(struct tg3 *tp)
  1165. {
  1166. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1167. return;
  1168. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1169. }
  1170. static void tg3_phy_fini(struct tg3 *tp)
  1171. {
  1172. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1173. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1174. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1175. }
  1176. }
  1177. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1178. {
  1179. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1180. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1181. }
  1182. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1183. {
  1184. u32 phy;
  1185. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1186. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1187. return;
  1188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1189. u32 ephy;
  1190. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1191. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1192. ephy | MII_TG3_EPHY_SHADOW_EN);
  1193. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1194. if (enable)
  1195. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1196. else
  1197. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1198. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1199. }
  1200. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1201. }
  1202. } else {
  1203. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1204. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1205. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1206. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1207. if (enable)
  1208. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1209. else
  1210. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1211. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1212. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1213. }
  1214. }
  1215. }
  1216. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1217. {
  1218. u32 val;
  1219. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1220. return;
  1221. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1222. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1223. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1224. (val | (1 << 15) | (1 << 4)));
  1225. }
  1226. static void tg3_phy_apply_otp(struct tg3 *tp)
  1227. {
  1228. u32 otp, phy;
  1229. if (!tp->phy_otp)
  1230. return;
  1231. otp = tp->phy_otp;
  1232. /* Enable SM_DSP clock and tx 6dB coding. */
  1233. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1234. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1235. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1236. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1237. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1238. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1239. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1240. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1241. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1242. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1243. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1244. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1245. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1246. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1247. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1248. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1249. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1250. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1251. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1252. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1253. /* Turn off SM_DSP clock. */
  1254. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1255. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1256. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1257. }
  1258. static int tg3_wait_macro_done(struct tg3 *tp)
  1259. {
  1260. int limit = 100;
  1261. while (limit--) {
  1262. u32 tmp32;
  1263. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1264. if ((tmp32 & 0x1000) == 0)
  1265. break;
  1266. }
  1267. }
  1268. if (limit <= 0)
  1269. return -EBUSY;
  1270. return 0;
  1271. }
  1272. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1273. {
  1274. static const u32 test_pat[4][6] = {
  1275. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1276. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1277. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1278. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1279. };
  1280. int chan;
  1281. for (chan = 0; chan < 4; chan++) {
  1282. int i;
  1283. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1284. (chan * 0x2000) | 0x0200);
  1285. tg3_writephy(tp, 0x16, 0x0002);
  1286. for (i = 0; i < 6; i++)
  1287. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1288. test_pat[chan][i]);
  1289. tg3_writephy(tp, 0x16, 0x0202);
  1290. if (tg3_wait_macro_done(tp)) {
  1291. *resetp = 1;
  1292. return -EBUSY;
  1293. }
  1294. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1295. (chan * 0x2000) | 0x0200);
  1296. tg3_writephy(tp, 0x16, 0x0082);
  1297. if (tg3_wait_macro_done(tp)) {
  1298. *resetp = 1;
  1299. return -EBUSY;
  1300. }
  1301. tg3_writephy(tp, 0x16, 0x0802);
  1302. if (tg3_wait_macro_done(tp)) {
  1303. *resetp = 1;
  1304. return -EBUSY;
  1305. }
  1306. for (i = 0; i < 6; i += 2) {
  1307. u32 low, high;
  1308. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1309. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1310. tg3_wait_macro_done(tp)) {
  1311. *resetp = 1;
  1312. return -EBUSY;
  1313. }
  1314. low &= 0x7fff;
  1315. high &= 0x000f;
  1316. if (low != test_pat[chan][i] ||
  1317. high != test_pat[chan][i+1]) {
  1318. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1319. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1320. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1321. return -EBUSY;
  1322. }
  1323. }
  1324. }
  1325. return 0;
  1326. }
  1327. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1328. {
  1329. int chan;
  1330. for (chan = 0; chan < 4; chan++) {
  1331. int i;
  1332. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1333. (chan * 0x2000) | 0x0200);
  1334. tg3_writephy(tp, 0x16, 0x0002);
  1335. for (i = 0; i < 6; i++)
  1336. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1337. tg3_writephy(tp, 0x16, 0x0202);
  1338. if (tg3_wait_macro_done(tp))
  1339. return -EBUSY;
  1340. }
  1341. return 0;
  1342. }
  1343. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1344. {
  1345. u32 reg32, phy9_orig;
  1346. int retries, do_phy_reset, err;
  1347. retries = 10;
  1348. do_phy_reset = 1;
  1349. do {
  1350. if (do_phy_reset) {
  1351. err = tg3_bmcr_reset(tp);
  1352. if (err)
  1353. return err;
  1354. do_phy_reset = 0;
  1355. }
  1356. /* Disable transmitter and interrupt. */
  1357. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1358. continue;
  1359. reg32 |= 0x3000;
  1360. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1361. /* Set full-duplex, 1000 mbps. */
  1362. tg3_writephy(tp, MII_BMCR,
  1363. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1364. /* Set to master mode. */
  1365. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1366. continue;
  1367. tg3_writephy(tp, MII_TG3_CTRL,
  1368. (MII_TG3_CTRL_AS_MASTER |
  1369. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1370. /* Enable SM_DSP_CLOCK and 6dB. */
  1371. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1372. /* Block the PHY control access. */
  1373. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1374. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1375. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1376. if (!err)
  1377. break;
  1378. } while (--retries);
  1379. err = tg3_phy_reset_chanpat(tp);
  1380. if (err)
  1381. return err;
  1382. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1383. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1384. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1385. tg3_writephy(tp, 0x16, 0x0000);
  1386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1388. /* Set Extended packet length bit for jumbo frames */
  1389. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1390. }
  1391. else {
  1392. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1393. }
  1394. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1395. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1396. reg32 &= ~0x3000;
  1397. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1398. } else if (!err)
  1399. err = -EBUSY;
  1400. return err;
  1401. }
  1402. /* This will reset the tigon3 PHY if there is no valid
  1403. * link unless the FORCE argument is non-zero.
  1404. */
  1405. static int tg3_phy_reset(struct tg3 *tp)
  1406. {
  1407. u32 cpmuctrl;
  1408. u32 phy_status;
  1409. int err;
  1410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1411. u32 val;
  1412. val = tr32(GRC_MISC_CFG);
  1413. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1414. udelay(40);
  1415. }
  1416. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1417. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1418. if (err != 0)
  1419. return -EBUSY;
  1420. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1421. netif_carrier_off(tp->dev);
  1422. tg3_link_report(tp);
  1423. }
  1424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1427. err = tg3_phy_reset_5703_4_5(tp);
  1428. if (err)
  1429. return err;
  1430. goto out;
  1431. }
  1432. cpmuctrl = 0;
  1433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1434. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1435. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1436. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1437. tw32(TG3_CPMU_CTRL,
  1438. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1439. }
  1440. err = tg3_bmcr_reset(tp);
  1441. if (err)
  1442. return err;
  1443. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1444. u32 phy;
  1445. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1447. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1448. }
  1449. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1450. u32 val;
  1451. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1452. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1453. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1454. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1455. udelay(40);
  1456. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1457. }
  1458. /* Disable GPHY autopowerdown. */
  1459. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1460. MII_TG3_MISC_SHDW_WREN |
  1461. MII_TG3_MISC_SHDW_APD_SEL |
  1462. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1463. }
  1464. tg3_phy_apply_otp(tp);
  1465. out:
  1466. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1467. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1468. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1469. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1470. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1471. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1473. }
  1474. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1475. tg3_writephy(tp, 0x1c, 0x8d68);
  1476. tg3_writephy(tp, 0x1c, 0x8d68);
  1477. }
  1478. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1479. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1480. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1481. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1482. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1483. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1485. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1486. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1487. }
  1488. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1489. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1490. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1491. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1492. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1493. tg3_writephy(tp, MII_TG3_TEST1,
  1494. MII_TG3_TEST1_TRIM_EN | 0x4);
  1495. } else
  1496. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1497. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1498. }
  1499. /* Set Extended packet length bit (bit 14) on all chips that */
  1500. /* support jumbo frames */
  1501. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1502. /* Cannot do read-modify-write on 5401 */
  1503. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1504. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1505. u32 phy_reg;
  1506. /* Set bit 14 with read-modify-write to preserve other bits */
  1507. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1508. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1509. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1510. }
  1511. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1512. * jumbo frames transmission.
  1513. */
  1514. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1515. u32 phy_reg;
  1516. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1517. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1518. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1519. }
  1520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1521. /* adjust output voltage */
  1522. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1523. }
  1524. tg3_phy_toggle_automdix(tp, 1);
  1525. tg3_phy_set_wirespeed(tp);
  1526. return 0;
  1527. }
  1528. static void tg3_frob_aux_power(struct tg3 *tp)
  1529. {
  1530. struct tg3 *tp_peer = tp;
  1531. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1532. return;
  1533. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1534. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1535. struct net_device *dev_peer;
  1536. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1537. /* remove_one() may have been run on the peer. */
  1538. if (!dev_peer)
  1539. tp_peer = tp;
  1540. else
  1541. tp_peer = netdev_priv(dev_peer);
  1542. }
  1543. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1544. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1545. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1546. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1549. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1550. (GRC_LCLCTRL_GPIO_OE0 |
  1551. GRC_LCLCTRL_GPIO_OE1 |
  1552. GRC_LCLCTRL_GPIO_OE2 |
  1553. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1554. GRC_LCLCTRL_GPIO_OUTPUT1),
  1555. 100);
  1556. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1557. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1558. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1559. GRC_LCLCTRL_GPIO_OE1 |
  1560. GRC_LCLCTRL_GPIO_OE2 |
  1561. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1562. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1563. tp->grc_local_ctrl;
  1564. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1565. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1566. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1567. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1568. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1569. } else {
  1570. u32 no_gpio2;
  1571. u32 grc_local_ctrl = 0;
  1572. if (tp_peer != tp &&
  1573. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1574. return;
  1575. /* Workaround to prevent overdrawing Amps. */
  1576. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1577. ASIC_REV_5714) {
  1578. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1579. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1580. grc_local_ctrl, 100);
  1581. }
  1582. /* On 5753 and variants, GPIO2 cannot be used. */
  1583. no_gpio2 = tp->nic_sram_data_cfg &
  1584. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1585. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1586. GRC_LCLCTRL_GPIO_OE1 |
  1587. GRC_LCLCTRL_GPIO_OE2 |
  1588. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1589. GRC_LCLCTRL_GPIO_OUTPUT2;
  1590. if (no_gpio2) {
  1591. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1592. GRC_LCLCTRL_GPIO_OUTPUT2);
  1593. }
  1594. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1595. grc_local_ctrl, 100);
  1596. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1597. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1598. grc_local_ctrl, 100);
  1599. if (!no_gpio2) {
  1600. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1601. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1602. grc_local_ctrl, 100);
  1603. }
  1604. }
  1605. } else {
  1606. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1607. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1608. if (tp_peer != tp &&
  1609. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1610. return;
  1611. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1612. (GRC_LCLCTRL_GPIO_OE1 |
  1613. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1614. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1615. GRC_LCLCTRL_GPIO_OE1, 100);
  1616. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1617. (GRC_LCLCTRL_GPIO_OE1 |
  1618. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1619. }
  1620. }
  1621. }
  1622. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1623. {
  1624. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1625. return 1;
  1626. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1627. if (speed != SPEED_10)
  1628. return 1;
  1629. } else if (speed == SPEED_10)
  1630. return 1;
  1631. return 0;
  1632. }
  1633. static int tg3_setup_phy(struct tg3 *, int);
  1634. #define RESET_KIND_SHUTDOWN 0
  1635. #define RESET_KIND_INIT 1
  1636. #define RESET_KIND_SUSPEND 2
  1637. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1638. static int tg3_halt_cpu(struct tg3 *, u32);
  1639. static int tg3_nvram_lock(struct tg3 *);
  1640. static void tg3_nvram_unlock(struct tg3 *);
  1641. static void tg3_power_down_phy(struct tg3 *tp)
  1642. {
  1643. u32 val;
  1644. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1646. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1647. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1648. sg_dig_ctrl |=
  1649. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1650. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1651. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1652. }
  1653. return;
  1654. }
  1655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1656. tg3_bmcr_reset(tp);
  1657. val = tr32(GRC_MISC_CFG);
  1658. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1659. udelay(40);
  1660. return;
  1661. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1662. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1663. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1664. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1665. }
  1666. /* The PHY should not be powered down on some chips because
  1667. * of bugs.
  1668. */
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1671. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1672. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1673. return;
  1674. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1675. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1676. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1677. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1678. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1679. }
  1680. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1681. }
  1682. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1683. {
  1684. u32 misc_host_ctrl;
  1685. /* Make sure register accesses (indirect or otherwise)
  1686. * will function correctly.
  1687. */
  1688. pci_write_config_dword(tp->pdev,
  1689. TG3PCI_MISC_HOST_CTRL,
  1690. tp->misc_host_ctrl);
  1691. switch (state) {
  1692. case PCI_D0:
  1693. pci_enable_wake(tp->pdev, state, false);
  1694. pci_set_power_state(tp->pdev, PCI_D0);
  1695. /* Switch out of Vaux if it is a NIC */
  1696. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1697. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1698. return 0;
  1699. case PCI_D1:
  1700. case PCI_D2:
  1701. case PCI_D3hot:
  1702. break;
  1703. default:
  1704. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1705. tp->dev->name, state);
  1706. return -EINVAL;
  1707. }
  1708. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1709. tw32(TG3PCI_MISC_HOST_CTRL,
  1710. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1711. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1712. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1713. !tp->link_config.phy_is_low_power) {
  1714. struct phy_device *phydev;
  1715. u32 advertising;
  1716. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1717. tp->link_config.phy_is_low_power = 1;
  1718. tp->link_config.orig_speed = phydev->speed;
  1719. tp->link_config.orig_duplex = phydev->duplex;
  1720. tp->link_config.orig_autoneg = phydev->autoneg;
  1721. tp->link_config.orig_advertising = phydev->advertising;
  1722. advertising = ADVERTISED_TP |
  1723. ADVERTISED_Pause |
  1724. ADVERTISED_Autoneg |
  1725. ADVERTISED_10baseT_Half;
  1726. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1727. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1728. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1729. advertising |=
  1730. ADVERTISED_100baseT_Half |
  1731. ADVERTISED_100baseT_Full |
  1732. ADVERTISED_10baseT_Full;
  1733. else
  1734. advertising |= ADVERTISED_10baseT_Full;
  1735. }
  1736. phydev->advertising = advertising;
  1737. phy_start_aneg(phydev);
  1738. }
  1739. } else {
  1740. if (tp->link_config.phy_is_low_power == 0) {
  1741. tp->link_config.phy_is_low_power = 1;
  1742. tp->link_config.orig_speed = tp->link_config.speed;
  1743. tp->link_config.orig_duplex = tp->link_config.duplex;
  1744. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1745. }
  1746. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1747. tp->link_config.speed = SPEED_10;
  1748. tp->link_config.duplex = DUPLEX_HALF;
  1749. tp->link_config.autoneg = AUTONEG_ENABLE;
  1750. tg3_setup_phy(tp, 0);
  1751. }
  1752. }
  1753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1754. u32 val;
  1755. val = tr32(GRC_VCPU_EXT_CTRL);
  1756. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1757. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1758. int i;
  1759. u32 val;
  1760. for (i = 0; i < 200; i++) {
  1761. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1762. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1763. break;
  1764. msleep(1);
  1765. }
  1766. }
  1767. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1768. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1769. WOL_DRV_STATE_SHUTDOWN |
  1770. WOL_DRV_WOL |
  1771. WOL_SET_MAGIC_PKT);
  1772. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1773. u32 mac_mode;
  1774. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1775. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1776. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1777. udelay(40);
  1778. }
  1779. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1780. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1781. else
  1782. mac_mode = MAC_MODE_PORT_MODE_MII;
  1783. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1785. ASIC_REV_5700) {
  1786. u32 speed = (tp->tg3_flags &
  1787. TG3_FLAG_WOL_SPEED_100MB) ?
  1788. SPEED_100 : SPEED_10;
  1789. if (tg3_5700_link_polarity(tp, speed))
  1790. mac_mode |= MAC_MODE_LINK_POLARITY;
  1791. else
  1792. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1793. }
  1794. } else {
  1795. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1796. }
  1797. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1798. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1799. if (pci_pme_capable(tp->pdev, state) &&
  1800. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE))
  1801. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1802. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1803. mac_mode |= tp->mac_mode &
  1804. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1805. if (mac_mode & MAC_MODE_APE_TX_EN)
  1806. mac_mode |= MAC_MODE_TDE_ENABLE;
  1807. }
  1808. tw32_f(MAC_MODE, mac_mode);
  1809. udelay(100);
  1810. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1811. udelay(10);
  1812. }
  1813. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1814. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1816. u32 base_val;
  1817. base_val = tp->pci_clock_ctrl;
  1818. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1819. CLOCK_CTRL_TXCLK_DISABLE);
  1820. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1821. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1822. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1823. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1824. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1825. /* do nothing */
  1826. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1827. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1828. u32 newbits1, newbits2;
  1829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1831. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1832. CLOCK_CTRL_TXCLK_DISABLE |
  1833. CLOCK_CTRL_ALTCLK);
  1834. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1835. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1836. newbits1 = CLOCK_CTRL_625_CORE;
  1837. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1838. } else {
  1839. newbits1 = CLOCK_CTRL_ALTCLK;
  1840. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1841. }
  1842. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1843. 40);
  1844. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1845. 40);
  1846. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1847. u32 newbits3;
  1848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1850. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1851. CLOCK_CTRL_TXCLK_DISABLE |
  1852. CLOCK_CTRL_44MHZ_CORE);
  1853. } else {
  1854. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1855. }
  1856. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1857. tp->pci_clock_ctrl | newbits3, 40);
  1858. }
  1859. }
  1860. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1861. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1862. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1863. tg3_power_down_phy(tp);
  1864. tg3_frob_aux_power(tp);
  1865. /* Workaround for unstable PLL clock */
  1866. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1867. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1868. u32 val = tr32(0x7d00);
  1869. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1870. tw32(0x7d00, val);
  1871. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1872. int err;
  1873. err = tg3_nvram_lock(tp);
  1874. tg3_halt_cpu(tp, RX_CPU_BASE);
  1875. if (!err)
  1876. tg3_nvram_unlock(tp);
  1877. }
  1878. }
  1879. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1880. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  1881. pci_enable_wake(tp->pdev, state, true);
  1882. /* Finally, set the new power state. */
  1883. pci_set_power_state(tp->pdev, state);
  1884. return 0;
  1885. }
  1886. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1887. {
  1888. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1889. case MII_TG3_AUX_STAT_10HALF:
  1890. *speed = SPEED_10;
  1891. *duplex = DUPLEX_HALF;
  1892. break;
  1893. case MII_TG3_AUX_STAT_10FULL:
  1894. *speed = SPEED_10;
  1895. *duplex = DUPLEX_FULL;
  1896. break;
  1897. case MII_TG3_AUX_STAT_100HALF:
  1898. *speed = SPEED_100;
  1899. *duplex = DUPLEX_HALF;
  1900. break;
  1901. case MII_TG3_AUX_STAT_100FULL:
  1902. *speed = SPEED_100;
  1903. *duplex = DUPLEX_FULL;
  1904. break;
  1905. case MII_TG3_AUX_STAT_1000HALF:
  1906. *speed = SPEED_1000;
  1907. *duplex = DUPLEX_HALF;
  1908. break;
  1909. case MII_TG3_AUX_STAT_1000FULL:
  1910. *speed = SPEED_1000;
  1911. *duplex = DUPLEX_FULL;
  1912. break;
  1913. default:
  1914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1915. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1916. SPEED_10;
  1917. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1918. DUPLEX_HALF;
  1919. break;
  1920. }
  1921. *speed = SPEED_INVALID;
  1922. *duplex = DUPLEX_INVALID;
  1923. break;
  1924. }
  1925. }
  1926. static void tg3_phy_copper_begin(struct tg3 *tp)
  1927. {
  1928. u32 new_adv;
  1929. int i;
  1930. if (tp->link_config.phy_is_low_power) {
  1931. /* Entering low power mode. Disable gigabit and
  1932. * 100baseT advertisements.
  1933. */
  1934. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1935. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1936. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1937. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1938. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1939. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1940. } else if (tp->link_config.speed == SPEED_INVALID) {
  1941. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1942. tp->link_config.advertising &=
  1943. ~(ADVERTISED_1000baseT_Half |
  1944. ADVERTISED_1000baseT_Full);
  1945. new_adv = ADVERTISE_CSMA;
  1946. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1947. new_adv |= ADVERTISE_10HALF;
  1948. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1949. new_adv |= ADVERTISE_10FULL;
  1950. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1951. new_adv |= ADVERTISE_100HALF;
  1952. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1953. new_adv |= ADVERTISE_100FULL;
  1954. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1955. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1956. if (tp->link_config.advertising &
  1957. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1958. new_adv = 0;
  1959. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1960. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1961. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1962. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1963. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1964. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1965. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1966. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1967. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1968. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1969. } else {
  1970. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1971. }
  1972. } else {
  1973. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1974. new_adv |= ADVERTISE_CSMA;
  1975. /* Asking for a specific link mode. */
  1976. if (tp->link_config.speed == SPEED_1000) {
  1977. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1978. if (tp->link_config.duplex == DUPLEX_FULL)
  1979. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1980. else
  1981. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1982. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1983. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1984. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1985. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1986. } else {
  1987. if (tp->link_config.speed == SPEED_100) {
  1988. if (tp->link_config.duplex == DUPLEX_FULL)
  1989. new_adv |= ADVERTISE_100FULL;
  1990. else
  1991. new_adv |= ADVERTISE_100HALF;
  1992. } else {
  1993. if (tp->link_config.duplex == DUPLEX_FULL)
  1994. new_adv |= ADVERTISE_10FULL;
  1995. else
  1996. new_adv |= ADVERTISE_10HALF;
  1997. }
  1998. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1999. new_adv = 0;
  2000. }
  2001. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2002. }
  2003. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2004. tp->link_config.speed != SPEED_INVALID) {
  2005. u32 bmcr, orig_bmcr;
  2006. tp->link_config.active_speed = tp->link_config.speed;
  2007. tp->link_config.active_duplex = tp->link_config.duplex;
  2008. bmcr = 0;
  2009. switch (tp->link_config.speed) {
  2010. default:
  2011. case SPEED_10:
  2012. break;
  2013. case SPEED_100:
  2014. bmcr |= BMCR_SPEED100;
  2015. break;
  2016. case SPEED_1000:
  2017. bmcr |= TG3_BMCR_SPEED1000;
  2018. break;
  2019. }
  2020. if (tp->link_config.duplex == DUPLEX_FULL)
  2021. bmcr |= BMCR_FULLDPLX;
  2022. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2023. (bmcr != orig_bmcr)) {
  2024. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2025. for (i = 0; i < 1500; i++) {
  2026. u32 tmp;
  2027. udelay(10);
  2028. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2029. tg3_readphy(tp, MII_BMSR, &tmp))
  2030. continue;
  2031. if (!(tmp & BMSR_LSTATUS)) {
  2032. udelay(40);
  2033. break;
  2034. }
  2035. }
  2036. tg3_writephy(tp, MII_BMCR, bmcr);
  2037. udelay(40);
  2038. }
  2039. } else {
  2040. tg3_writephy(tp, MII_BMCR,
  2041. BMCR_ANENABLE | BMCR_ANRESTART);
  2042. }
  2043. }
  2044. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2045. {
  2046. int err;
  2047. /* Turn off tap power management. */
  2048. /* Set Extended packet length bit */
  2049. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2050. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2051. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2052. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2053. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2054. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2055. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2056. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2057. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2058. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2059. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2060. udelay(40);
  2061. return err;
  2062. }
  2063. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2064. {
  2065. u32 adv_reg, all_mask = 0;
  2066. if (mask & ADVERTISED_10baseT_Half)
  2067. all_mask |= ADVERTISE_10HALF;
  2068. if (mask & ADVERTISED_10baseT_Full)
  2069. all_mask |= ADVERTISE_10FULL;
  2070. if (mask & ADVERTISED_100baseT_Half)
  2071. all_mask |= ADVERTISE_100HALF;
  2072. if (mask & ADVERTISED_100baseT_Full)
  2073. all_mask |= ADVERTISE_100FULL;
  2074. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2075. return 0;
  2076. if ((adv_reg & all_mask) != all_mask)
  2077. return 0;
  2078. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2079. u32 tg3_ctrl;
  2080. all_mask = 0;
  2081. if (mask & ADVERTISED_1000baseT_Half)
  2082. all_mask |= ADVERTISE_1000HALF;
  2083. if (mask & ADVERTISED_1000baseT_Full)
  2084. all_mask |= ADVERTISE_1000FULL;
  2085. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2086. return 0;
  2087. if ((tg3_ctrl & all_mask) != all_mask)
  2088. return 0;
  2089. }
  2090. return 1;
  2091. }
  2092. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2093. {
  2094. u32 curadv, reqadv;
  2095. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2096. return 1;
  2097. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2098. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2099. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2100. if (curadv != reqadv)
  2101. return 0;
  2102. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2103. tg3_readphy(tp, MII_LPA, rmtadv);
  2104. } else {
  2105. /* Reprogram the advertisement register, even if it
  2106. * does not affect the current link. If the link
  2107. * gets renegotiated in the future, we can save an
  2108. * additional renegotiation cycle by advertising
  2109. * it correctly in the first place.
  2110. */
  2111. if (curadv != reqadv) {
  2112. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2113. ADVERTISE_PAUSE_ASYM);
  2114. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2115. }
  2116. }
  2117. return 1;
  2118. }
  2119. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2120. {
  2121. int current_link_up;
  2122. u32 bmsr, dummy;
  2123. u32 lcl_adv, rmt_adv;
  2124. u16 current_speed;
  2125. u8 current_duplex;
  2126. int i, err;
  2127. tw32(MAC_EVENT, 0);
  2128. tw32_f(MAC_STATUS,
  2129. (MAC_STATUS_SYNC_CHANGED |
  2130. MAC_STATUS_CFG_CHANGED |
  2131. MAC_STATUS_MI_COMPLETION |
  2132. MAC_STATUS_LNKSTATE_CHANGED));
  2133. udelay(40);
  2134. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2135. tw32_f(MAC_MI_MODE,
  2136. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2137. udelay(80);
  2138. }
  2139. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2140. /* Some third-party PHYs need to be reset on link going
  2141. * down.
  2142. */
  2143. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2146. netif_carrier_ok(tp->dev)) {
  2147. tg3_readphy(tp, MII_BMSR, &bmsr);
  2148. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2149. !(bmsr & BMSR_LSTATUS))
  2150. force_reset = 1;
  2151. }
  2152. if (force_reset)
  2153. tg3_phy_reset(tp);
  2154. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2155. tg3_readphy(tp, MII_BMSR, &bmsr);
  2156. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2157. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2158. bmsr = 0;
  2159. if (!(bmsr & BMSR_LSTATUS)) {
  2160. err = tg3_init_5401phy_dsp(tp);
  2161. if (err)
  2162. return err;
  2163. tg3_readphy(tp, MII_BMSR, &bmsr);
  2164. for (i = 0; i < 1000; i++) {
  2165. udelay(10);
  2166. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2167. (bmsr & BMSR_LSTATUS)) {
  2168. udelay(40);
  2169. break;
  2170. }
  2171. }
  2172. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2173. !(bmsr & BMSR_LSTATUS) &&
  2174. tp->link_config.active_speed == SPEED_1000) {
  2175. err = tg3_phy_reset(tp);
  2176. if (!err)
  2177. err = tg3_init_5401phy_dsp(tp);
  2178. if (err)
  2179. return err;
  2180. }
  2181. }
  2182. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2183. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2184. /* 5701 {A0,B0} CRC bug workaround */
  2185. tg3_writephy(tp, 0x15, 0x0a75);
  2186. tg3_writephy(tp, 0x1c, 0x8c68);
  2187. tg3_writephy(tp, 0x1c, 0x8d68);
  2188. tg3_writephy(tp, 0x1c, 0x8c68);
  2189. }
  2190. /* Clear pending interrupts... */
  2191. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2192. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2193. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2194. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2195. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2196. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2199. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2200. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2201. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2202. else
  2203. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2204. }
  2205. current_link_up = 0;
  2206. current_speed = SPEED_INVALID;
  2207. current_duplex = DUPLEX_INVALID;
  2208. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2209. u32 val;
  2210. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2211. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2212. if (!(val & (1 << 10))) {
  2213. val |= (1 << 10);
  2214. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2215. goto relink;
  2216. }
  2217. }
  2218. bmsr = 0;
  2219. for (i = 0; i < 100; i++) {
  2220. tg3_readphy(tp, MII_BMSR, &bmsr);
  2221. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2222. (bmsr & BMSR_LSTATUS))
  2223. break;
  2224. udelay(40);
  2225. }
  2226. if (bmsr & BMSR_LSTATUS) {
  2227. u32 aux_stat, bmcr;
  2228. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2229. for (i = 0; i < 2000; i++) {
  2230. udelay(10);
  2231. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2232. aux_stat)
  2233. break;
  2234. }
  2235. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2236. &current_speed,
  2237. &current_duplex);
  2238. bmcr = 0;
  2239. for (i = 0; i < 200; i++) {
  2240. tg3_readphy(tp, MII_BMCR, &bmcr);
  2241. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2242. continue;
  2243. if (bmcr && bmcr != 0x7fff)
  2244. break;
  2245. udelay(10);
  2246. }
  2247. lcl_adv = 0;
  2248. rmt_adv = 0;
  2249. tp->link_config.active_speed = current_speed;
  2250. tp->link_config.active_duplex = current_duplex;
  2251. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2252. if ((bmcr & BMCR_ANENABLE) &&
  2253. tg3_copper_is_advertising_all(tp,
  2254. tp->link_config.advertising)) {
  2255. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2256. &rmt_adv))
  2257. current_link_up = 1;
  2258. }
  2259. } else {
  2260. if (!(bmcr & BMCR_ANENABLE) &&
  2261. tp->link_config.speed == current_speed &&
  2262. tp->link_config.duplex == current_duplex &&
  2263. tp->link_config.flowctrl ==
  2264. tp->link_config.active_flowctrl) {
  2265. current_link_up = 1;
  2266. }
  2267. }
  2268. if (current_link_up == 1 &&
  2269. tp->link_config.active_duplex == DUPLEX_FULL)
  2270. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2271. }
  2272. relink:
  2273. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2274. u32 tmp;
  2275. tg3_phy_copper_begin(tp);
  2276. tg3_readphy(tp, MII_BMSR, &tmp);
  2277. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2278. (tmp & BMSR_LSTATUS))
  2279. current_link_up = 1;
  2280. }
  2281. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2282. if (current_link_up == 1) {
  2283. if (tp->link_config.active_speed == SPEED_100 ||
  2284. tp->link_config.active_speed == SPEED_10)
  2285. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2286. else
  2287. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2288. } else
  2289. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2290. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2291. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2292. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2294. if (current_link_up == 1 &&
  2295. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2296. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2297. else
  2298. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2299. }
  2300. /* ??? Without this setting Netgear GA302T PHY does not
  2301. * ??? send/receive packets...
  2302. */
  2303. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2304. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2305. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2306. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2307. udelay(80);
  2308. }
  2309. tw32_f(MAC_MODE, tp->mac_mode);
  2310. udelay(40);
  2311. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2312. /* Polled via timer. */
  2313. tw32_f(MAC_EVENT, 0);
  2314. } else {
  2315. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2316. }
  2317. udelay(40);
  2318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2319. current_link_up == 1 &&
  2320. tp->link_config.active_speed == SPEED_1000 &&
  2321. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2322. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2323. udelay(120);
  2324. tw32_f(MAC_STATUS,
  2325. (MAC_STATUS_SYNC_CHANGED |
  2326. MAC_STATUS_CFG_CHANGED));
  2327. udelay(40);
  2328. tg3_write_mem(tp,
  2329. NIC_SRAM_FIRMWARE_MBOX,
  2330. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2331. }
  2332. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2333. if (current_link_up)
  2334. netif_carrier_on(tp->dev);
  2335. else
  2336. netif_carrier_off(tp->dev);
  2337. tg3_link_report(tp);
  2338. }
  2339. return 0;
  2340. }
  2341. struct tg3_fiber_aneginfo {
  2342. int state;
  2343. #define ANEG_STATE_UNKNOWN 0
  2344. #define ANEG_STATE_AN_ENABLE 1
  2345. #define ANEG_STATE_RESTART_INIT 2
  2346. #define ANEG_STATE_RESTART 3
  2347. #define ANEG_STATE_DISABLE_LINK_OK 4
  2348. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2349. #define ANEG_STATE_ABILITY_DETECT 6
  2350. #define ANEG_STATE_ACK_DETECT_INIT 7
  2351. #define ANEG_STATE_ACK_DETECT 8
  2352. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2353. #define ANEG_STATE_COMPLETE_ACK 10
  2354. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2355. #define ANEG_STATE_IDLE_DETECT 12
  2356. #define ANEG_STATE_LINK_OK 13
  2357. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2358. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2359. u32 flags;
  2360. #define MR_AN_ENABLE 0x00000001
  2361. #define MR_RESTART_AN 0x00000002
  2362. #define MR_AN_COMPLETE 0x00000004
  2363. #define MR_PAGE_RX 0x00000008
  2364. #define MR_NP_LOADED 0x00000010
  2365. #define MR_TOGGLE_TX 0x00000020
  2366. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2367. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2368. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2369. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2370. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2371. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2372. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2373. #define MR_TOGGLE_RX 0x00002000
  2374. #define MR_NP_RX 0x00004000
  2375. #define MR_LINK_OK 0x80000000
  2376. unsigned long link_time, cur_time;
  2377. u32 ability_match_cfg;
  2378. int ability_match_count;
  2379. char ability_match, idle_match, ack_match;
  2380. u32 txconfig, rxconfig;
  2381. #define ANEG_CFG_NP 0x00000080
  2382. #define ANEG_CFG_ACK 0x00000040
  2383. #define ANEG_CFG_RF2 0x00000020
  2384. #define ANEG_CFG_RF1 0x00000010
  2385. #define ANEG_CFG_PS2 0x00000001
  2386. #define ANEG_CFG_PS1 0x00008000
  2387. #define ANEG_CFG_HD 0x00004000
  2388. #define ANEG_CFG_FD 0x00002000
  2389. #define ANEG_CFG_INVAL 0x00001f06
  2390. };
  2391. #define ANEG_OK 0
  2392. #define ANEG_DONE 1
  2393. #define ANEG_TIMER_ENAB 2
  2394. #define ANEG_FAILED -1
  2395. #define ANEG_STATE_SETTLE_TIME 10000
  2396. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2397. struct tg3_fiber_aneginfo *ap)
  2398. {
  2399. u16 flowctrl;
  2400. unsigned long delta;
  2401. u32 rx_cfg_reg;
  2402. int ret;
  2403. if (ap->state == ANEG_STATE_UNKNOWN) {
  2404. ap->rxconfig = 0;
  2405. ap->link_time = 0;
  2406. ap->cur_time = 0;
  2407. ap->ability_match_cfg = 0;
  2408. ap->ability_match_count = 0;
  2409. ap->ability_match = 0;
  2410. ap->idle_match = 0;
  2411. ap->ack_match = 0;
  2412. }
  2413. ap->cur_time++;
  2414. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2415. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2416. if (rx_cfg_reg != ap->ability_match_cfg) {
  2417. ap->ability_match_cfg = rx_cfg_reg;
  2418. ap->ability_match = 0;
  2419. ap->ability_match_count = 0;
  2420. } else {
  2421. if (++ap->ability_match_count > 1) {
  2422. ap->ability_match = 1;
  2423. ap->ability_match_cfg = rx_cfg_reg;
  2424. }
  2425. }
  2426. if (rx_cfg_reg & ANEG_CFG_ACK)
  2427. ap->ack_match = 1;
  2428. else
  2429. ap->ack_match = 0;
  2430. ap->idle_match = 0;
  2431. } else {
  2432. ap->idle_match = 1;
  2433. ap->ability_match_cfg = 0;
  2434. ap->ability_match_count = 0;
  2435. ap->ability_match = 0;
  2436. ap->ack_match = 0;
  2437. rx_cfg_reg = 0;
  2438. }
  2439. ap->rxconfig = rx_cfg_reg;
  2440. ret = ANEG_OK;
  2441. switch(ap->state) {
  2442. case ANEG_STATE_UNKNOWN:
  2443. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2444. ap->state = ANEG_STATE_AN_ENABLE;
  2445. /* fallthru */
  2446. case ANEG_STATE_AN_ENABLE:
  2447. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2448. if (ap->flags & MR_AN_ENABLE) {
  2449. ap->link_time = 0;
  2450. ap->cur_time = 0;
  2451. ap->ability_match_cfg = 0;
  2452. ap->ability_match_count = 0;
  2453. ap->ability_match = 0;
  2454. ap->idle_match = 0;
  2455. ap->ack_match = 0;
  2456. ap->state = ANEG_STATE_RESTART_INIT;
  2457. } else {
  2458. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2459. }
  2460. break;
  2461. case ANEG_STATE_RESTART_INIT:
  2462. ap->link_time = ap->cur_time;
  2463. ap->flags &= ~(MR_NP_LOADED);
  2464. ap->txconfig = 0;
  2465. tw32(MAC_TX_AUTO_NEG, 0);
  2466. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2467. tw32_f(MAC_MODE, tp->mac_mode);
  2468. udelay(40);
  2469. ret = ANEG_TIMER_ENAB;
  2470. ap->state = ANEG_STATE_RESTART;
  2471. /* fallthru */
  2472. case ANEG_STATE_RESTART:
  2473. delta = ap->cur_time - ap->link_time;
  2474. if (delta > ANEG_STATE_SETTLE_TIME) {
  2475. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2476. } else {
  2477. ret = ANEG_TIMER_ENAB;
  2478. }
  2479. break;
  2480. case ANEG_STATE_DISABLE_LINK_OK:
  2481. ret = ANEG_DONE;
  2482. break;
  2483. case ANEG_STATE_ABILITY_DETECT_INIT:
  2484. ap->flags &= ~(MR_TOGGLE_TX);
  2485. ap->txconfig = ANEG_CFG_FD;
  2486. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2487. if (flowctrl & ADVERTISE_1000XPAUSE)
  2488. ap->txconfig |= ANEG_CFG_PS1;
  2489. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2490. ap->txconfig |= ANEG_CFG_PS2;
  2491. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2492. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2493. tw32_f(MAC_MODE, tp->mac_mode);
  2494. udelay(40);
  2495. ap->state = ANEG_STATE_ABILITY_DETECT;
  2496. break;
  2497. case ANEG_STATE_ABILITY_DETECT:
  2498. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2499. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2500. }
  2501. break;
  2502. case ANEG_STATE_ACK_DETECT_INIT:
  2503. ap->txconfig |= ANEG_CFG_ACK;
  2504. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2505. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2506. tw32_f(MAC_MODE, tp->mac_mode);
  2507. udelay(40);
  2508. ap->state = ANEG_STATE_ACK_DETECT;
  2509. /* fallthru */
  2510. case ANEG_STATE_ACK_DETECT:
  2511. if (ap->ack_match != 0) {
  2512. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2513. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2514. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2515. } else {
  2516. ap->state = ANEG_STATE_AN_ENABLE;
  2517. }
  2518. } else if (ap->ability_match != 0 &&
  2519. ap->rxconfig == 0) {
  2520. ap->state = ANEG_STATE_AN_ENABLE;
  2521. }
  2522. break;
  2523. case ANEG_STATE_COMPLETE_ACK_INIT:
  2524. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2525. ret = ANEG_FAILED;
  2526. break;
  2527. }
  2528. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2529. MR_LP_ADV_HALF_DUPLEX |
  2530. MR_LP_ADV_SYM_PAUSE |
  2531. MR_LP_ADV_ASYM_PAUSE |
  2532. MR_LP_ADV_REMOTE_FAULT1 |
  2533. MR_LP_ADV_REMOTE_FAULT2 |
  2534. MR_LP_ADV_NEXT_PAGE |
  2535. MR_TOGGLE_RX |
  2536. MR_NP_RX);
  2537. if (ap->rxconfig & ANEG_CFG_FD)
  2538. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2539. if (ap->rxconfig & ANEG_CFG_HD)
  2540. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2541. if (ap->rxconfig & ANEG_CFG_PS1)
  2542. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2543. if (ap->rxconfig & ANEG_CFG_PS2)
  2544. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2545. if (ap->rxconfig & ANEG_CFG_RF1)
  2546. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2547. if (ap->rxconfig & ANEG_CFG_RF2)
  2548. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2549. if (ap->rxconfig & ANEG_CFG_NP)
  2550. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2551. ap->link_time = ap->cur_time;
  2552. ap->flags ^= (MR_TOGGLE_TX);
  2553. if (ap->rxconfig & 0x0008)
  2554. ap->flags |= MR_TOGGLE_RX;
  2555. if (ap->rxconfig & ANEG_CFG_NP)
  2556. ap->flags |= MR_NP_RX;
  2557. ap->flags |= MR_PAGE_RX;
  2558. ap->state = ANEG_STATE_COMPLETE_ACK;
  2559. ret = ANEG_TIMER_ENAB;
  2560. break;
  2561. case ANEG_STATE_COMPLETE_ACK:
  2562. if (ap->ability_match != 0 &&
  2563. ap->rxconfig == 0) {
  2564. ap->state = ANEG_STATE_AN_ENABLE;
  2565. break;
  2566. }
  2567. delta = ap->cur_time - ap->link_time;
  2568. if (delta > ANEG_STATE_SETTLE_TIME) {
  2569. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2570. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2571. } else {
  2572. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2573. !(ap->flags & MR_NP_RX)) {
  2574. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2575. } else {
  2576. ret = ANEG_FAILED;
  2577. }
  2578. }
  2579. }
  2580. break;
  2581. case ANEG_STATE_IDLE_DETECT_INIT:
  2582. ap->link_time = ap->cur_time;
  2583. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2584. tw32_f(MAC_MODE, tp->mac_mode);
  2585. udelay(40);
  2586. ap->state = ANEG_STATE_IDLE_DETECT;
  2587. ret = ANEG_TIMER_ENAB;
  2588. break;
  2589. case ANEG_STATE_IDLE_DETECT:
  2590. if (ap->ability_match != 0 &&
  2591. ap->rxconfig == 0) {
  2592. ap->state = ANEG_STATE_AN_ENABLE;
  2593. break;
  2594. }
  2595. delta = ap->cur_time - ap->link_time;
  2596. if (delta > ANEG_STATE_SETTLE_TIME) {
  2597. /* XXX another gem from the Broadcom driver :( */
  2598. ap->state = ANEG_STATE_LINK_OK;
  2599. }
  2600. break;
  2601. case ANEG_STATE_LINK_OK:
  2602. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2603. ret = ANEG_DONE;
  2604. break;
  2605. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2606. /* ??? unimplemented */
  2607. break;
  2608. case ANEG_STATE_NEXT_PAGE_WAIT:
  2609. /* ??? unimplemented */
  2610. break;
  2611. default:
  2612. ret = ANEG_FAILED;
  2613. break;
  2614. }
  2615. return ret;
  2616. }
  2617. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2618. {
  2619. int res = 0;
  2620. struct tg3_fiber_aneginfo aninfo;
  2621. int status = ANEG_FAILED;
  2622. unsigned int tick;
  2623. u32 tmp;
  2624. tw32_f(MAC_TX_AUTO_NEG, 0);
  2625. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2626. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2627. udelay(40);
  2628. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2629. udelay(40);
  2630. memset(&aninfo, 0, sizeof(aninfo));
  2631. aninfo.flags |= MR_AN_ENABLE;
  2632. aninfo.state = ANEG_STATE_UNKNOWN;
  2633. aninfo.cur_time = 0;
  2634. tick = 0;
  2635. while (++tick < 195000) {
  2636. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2637. if (status == ANEG_DONE || status == ANEG_FAILED)
  2638. break;
  2639. udelay(1);
  2640. }
  2641. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2642. tw32_f(MAC_MODE, tp->mac_mode);
  2643. udelay(40);
  2644. *txflags = aninfo.txconfig;
  2645. *rxflags = aninfo.flags;
  2646. if (status == ANEG_DONE &&
  2647. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2648. MR_LP_ADV_FULL_DUPLEX)))
  2649. res = 1;
  2650. return res;
  2651. }
  2652. static void tg3_init_bcm8002(struct tg3 *tp)
  2653. {
  2654. u32 mac_status = tr32(MAC_STATUS);
  2655. int i;
  2656. /* Reset when initting first time or we have a link. */
  2657. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2658. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2659. return;
  2660. /* Set PLL lock range. */
  2661. tg3_writephy(tp, 0x16, 0x8007);
  2662. /* SW reset */
  2663. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2664. /* Wait for reset to complete. */
  2665. /* XXX schedule_timeout() ... */
  2666. for (i = 0; i < 500; i++)
  2667. udelay(10);
  2668. /* Config mode; select PMA/Ch 1 regs. */
  2669. tg3_writephy(tp, 0x10, 0x8411);
  2670. /* Enable auto-lock and comdet, select txclk for tx. */
  2671. tg3_writephy(tp, 0x11, 0x0a10);
  2672. tg3_writephy(tp, 0x18, 0x00a0);
  2673. tg3_writephy(tp, 0x16, 0x41ff);
  2674. /* Assert and deassert POR. */
  2675. tg3_writephy(tp, 0x13, 0x0400);
  2676. udelay(40);
  2677. tg3_writephy(tp, 0x13, 0x0000);
  2678. tg3_writephy(tp, 0x11, 0x0a50);
  2679. udelay(40);
  2680. tg3_writephy(tp, 0x11, 0x0a10);
  2681. /* Wait for signal to stabilize */
  2682. /* XXX schedule_timeout() ... */
  2683. for (i = 0; i < 15000; i++)
  2684. udelay(10);
  2685. /* Deselect the channel register so we can read the PHYID
  2686. * later.
  2687. */
  2688. tg3_writephy(tp, 0x10, 0x8011);
  2689. }
  2690. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2691. {
  2692. u16 flowctrl;
  2693. u32 sg_dig_ctrl, sg_dig_status;
  2694. u32 serdes_cfg, expected_sg_dig_ctrl;
  2695. int workaround, port_a;
  2696. int current_link_up;
  2697. serdes_cfg = 0;
  2698. expected_sg_dig_ctrl = 0;
  2699. workaround = 0;
  2700. port_a = 1;
  2701. current_link_up = 0;
  2702. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2703. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2704. workaround = 1;
  2705. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2706. port_a = 0;
  2707. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2708. /* preserve bits 20-23 for voltage regulator */
  2709. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2710. }
  2711. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2712. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2713. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2714. if (workaround) {
  2715. u32 val = serdes_cfg;
  2716. if (port_a)
  2717. val |= 0xc010000;
  2718. else
  2719. val |= 0x4010000;
  2720. tw32_f(MAC_SERDES_CFG, val);
  2721. }
  2722. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2723. }
  2724. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2725. tg3_setup_flow_control(tp, 0, 0);
  2726. current_link_up = 1;
  2727. }
  2728. goto out;
  2729. }
  2730. /* Want auto-negotiation. */
  2731. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2732. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2733. if (flowctrl & ADVERTISE_1000XPAUSE)
  2734. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2735. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2736. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2737. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2738. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2739. tp->serdes_counter &&
  2740. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2741. MAC_STATUS_RCVD_CFG)) ==
  2742. MAC_STATUS_PCS_SYNCED)) {
  2743. tp->serdes_counter--;
  2744. current_link_up = 1;
  2745. goto out;
  2746. }
  2747. restart_autoneg:
  2748. if (workaround)
  2749. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2750. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2751. udelay(5);
  2752. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2753. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2754. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2755. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2756. MAC_STATUS_SIGNAL_DET)) {
  2757. sg_dig_status = tr32(SG_DIG_STATUS);
  2758. mac_status = tr32(MAC_STATUS);
  2759. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2760. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2761. u32 local_adv = 0, remote_adv = 0;
  2762. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2763. local_adv |= ADVERTISE_1000XPAUSE;
  2764. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2765. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2766. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2767. remote_adv |= LPA_1000XPAUSE;
  2768. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2769. remote_adv |= LPA_1000XPAUSE_ASYM;
  2770. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2771. current_link_up = 1;
  2772. tp->serdes_counter = 0;
  2773. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2774. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2775. if (tp->serdes_counter)
  2776. tp->serdes_counter--;
  2777. else {
  2778. if (workaround) {
  2779. u32 val = serdes_cfg;
  2780. if (port_a)
  2781. val |= 0xc010000;
  2782. else
  2783. val |= 0x4010000;
  2784. tw32_f(MAC_SERDES_CFG, val);
  2785. }
  2786. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2787. udelay(40);
  2788. /* Link parallel detection - link is up */
  2789. /* only if we have PCS_SYNC and not */
  2790. /* receiving config code words */
  2791. mac_status = tr32(MAC_STATUS);
  2792. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2793. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2794. tg3_setup_flow_control(tp, 0, 0);
  2795. current_link_up = 1;
  2796. tp->tg3_flags2 |=
  2797. TG3_FLG2_PARALLEL_DETECT;
  2798. tp->serdes_counter =
  2799. SERDES_PARALLEL_DET_TIMEOUT;
  2800. } else
  2801. goto restart_autoneg;
  2802. }
  2803. }
  2804. } else {
  2805. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2806. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2807. }
  2808. out:
  2809. return current_link_up;
  2810. }
  2811. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2812. {
  2813. int current_link_up = 0;
  2814. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2815. goto out;
  2816. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2817. u32 txflags, rxflags;
  2818. int i;
  2819. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2820. u32 local_adv = 0, remote_adv = 0;
  2821. if (txflags & ANEG_CFG_PS1)
  2822. local_adv |= ADVERTISE_1000XPAUSE;
  2823. if (txflags & ANEG_CFG_PS2)
  2824. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2825. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2826. remote_adv |= LPA_1000XPAUSE;
  2827. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2828. remote_adv |= LPA_1000XPAUSE_ASYM;
  2829. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2830. current_link_up = 1;
  2831. }
  2832. for (i = 0; i < 30; i++) {
  2833. udelay(20);
  2834. tw32_f(MAC_STATUS,
  2835. (MAC_STATUS_SYNC_CHANGED |
  2836. MAC_STATUS_CFG_CHANGED));
  2837. udelay(40);
  2838. if ((tr32(MAC_STATUS) &
  2839. (MAC_STATUS_SYNC_CHANGED |
  2840. MAC_STATUS_CFG_CHANGED)) == 0)
  2841. break;
  2842. }
  2843. mac_status = tr32(MAC_STATUS);
  2844. if (current_link_up == 0 &&
  2845. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2846. !(mac_status & MAC_STATUS_RCVD_CFG))
  2847. current_link_up = 1;
  2848. } else {
  2849. tg3_setup_flow_control(tp, 0, 0);
  2850. /* Forcing 1000FD link up. */
  2851. current_link_up = 1;
  2852. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2853. udelay(40);
  2854. tw32_f(MAC_MODE, tp->mac_mode);
  2855. udelay(40);
  2856. }
  2857. out:
  2858. return current_link_up;
  2859. }
  2860. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2861. {
  2862. u32 orig_pause_cfg;
  2863. u16 orig_active_speed;
  2864. u8 orig_active_duplex;
  2865. u32 mac_status;
  2866. int current_link_up;
  2867. int i;
  2868. orig_pause_cfg = tp->link_config.active_flowctrl;
  2869. orig_active_speed = tp->link_config.active_speed;
  2870. orig_active_duplex = tp->link_config.active_duplex;
  2871. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2872. netif_carrier_ok(tp->dev) &&
  2873. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2874. mac_status = tr32(MAC_STATUS);
  2875. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2876. MAC_STATUS_SIGNAL_DET |
  2877. MAC_STATUS_CFG_CHANGED |
  2878. MAC_STATUS_RCVD_CFG);
  2879. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2880. MAC_STATUS_SIGNAL_DET)) {
  2881. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2882. MAC_STATUS_CFG_CHANGED));
  2883. return 0;
  2884. }
  2885. }
  2886. tw32_f(MAC_TX_AUTO_NEG, 0);
  2887. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2888. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2889. tw32_f(MAC_MODE, tp->mac_mode);
  2890. udelay(40);
  2891. if (tp->phy_id == PHY_ID_BCM8002)
  2892. tg3_init_bcm8002(tp);
  2893. /* Enable link change event even when serdes polling. */
  2894. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2895. udelay(40);
  2896. current_link_up = 0;
  2897. mac_status = tr32(MAC_STATUS);
  2898. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2899. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2900. else
  2901. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2902. tp->hw_status->status =
  2903. (SD_STATUS_UPDATED |
  2904. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2905. for (i = 0; i < 100; i++) {
  2906. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2907. MAC_STATUS_CFG_CHANGED));
  2908. udelay(5);
  2909. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2910. MAC_STATUS_CFG_CHANGED |
  2911. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2912. break;
  2913. }
  2914. mac_status = tr32(MAC_STATUS);
  2915. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2916. current_link_up = 0;
  2917. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2918. tp->serdes_counter == 0) {
  2919. tw32_f(MAC_MODE, (tp->mac_mode |
  2920. MAC_MODE_SEND_CONFIGS));
  2921. udelay(1);
  2922. tw32_f(MAC_MODE, tp->mac_mode);
  2923. }
  2924. }
  2925. if (current_link_up == 1) {
  2926. tp->link_config.active_speed = SPEED_1000;
  2927. tp->link_config.active_duplex = DUPLEX_FULL;
  2928. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2929. LED_CTRL_LNKLED_OVERRIDE |
  2930. LED_CTRL_1000MBPS_ON));
  2931. } else {
  2932. tp->link_config.active_speed = SPEED_INVALID;
  2933. tp->link_config.active_duplex = DUPLEX_INVALID;
  2934. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2935. LED_CTRL_LNKLED_OVERRIDE |
  2936. LED_CTRL_TRAFFIC_OVERRIDE));
  2937. }
  2938. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2939. if (current_link_up)
  2940. netif_carrier_on(tp->dev);
  2941. else
  2942. netif_carrier_off(tp->dev);
  2943. tg3_link_report(tp);
  2944. } else {
  2945. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2946. if (orig_pause_cfg != now_pause_cfg ||
  2947. orig_active_speed != tp->link_config.active_speed ||
  2948. orig_active_duplex != tp->link_config.active_duplex)
  2949. tg3_link_report(tp);
  2950. }
  2951. return 0;
  2952. }
  2953. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2954. {
  2955. int current_link_up, err = 0;
  2956. u32 bmsr, bmcr;
  2957. u16 current_speed;
  2958. u8 current_duplex;
  2959. u32 local_adv, remote_adv;
  2960. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2961. tw32_f(MAC_MODE, tp->mac_mode);
  2962. udelay(40);
  2963. tw32(MAC_EVENT, 0);
  2964. tw32_f(MAC_STATUS,
  2965. (MAC_STATUS_SYNC_CHANGED |
  2966. MAC_STATUS_CFG_CHANGED |
  2967. MAC_STATUS_MI_COMPLETION |
  2968. MAC_STATUS_LNKSTATE_CHANGED));
  2969. udelay(40);
  2970. if (force_reset)
  2971. tg3_phy_reset(tp);
  2972. current_link_up = 0;
  2973. current_speed = SPEED_INVALID;
  2974. current_duplex = DUPLEX_INVALID;
  2975. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2976. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2978. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2979. bmsr |= BMSR_LSTATUS;
  2980. else
  2981. bmsr &= ~BMSR_LSTATUS;
  2982. }
  2983. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2984. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2985. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2986. /* do nothing, just check for link up at the end */
  2987. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2988. u32 adv, new_adv;
  2989. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2990. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2991. ADVERTISE_1000XPAUSE |
  2992. ADVERTISE_1000XPSE_ASYM |
  2993. ADVERTISE_SLCT);
  2994. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2995. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2996. new_adv |= ADVERTISE_1000XHALF;
  2997. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2998. new_adv |= ADVERTISE_1000XFULL;
  2999. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3000. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3001. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3002. tg3_writephy(tp, MII_BMCR, bmcr);
  3003. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3004. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3005. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3006. return err;
  3007. }
  3008. } else {
  3009. u32 new_bmcr;
  3010. bmcr &= ~BMCR_SPEED1000;
  3011. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3012. if (tp->link_config.duplex == DUPLEX_FULL)
  3013. new_bmcr |= BMCR_FULLDPLX;
  3014. if (new_bmcr != bmcr) {
  3015. /* BMCR_SPEED1000 is a reserved bit that needs
  3016. * to be set on write.
  3017. */
  3018. new_bmcr |= BMCR_SPEED1000;
  3019. /* Force a linkdown */
  3020. if (netif_carrier_ok(tp->dev)) {
  3021. u32 adv;
  3022. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3023. adv &= ~(ADVERTISE_1000XFULL |
  3024. ADVERTISE_1000XHALF |
  3025. ADVERTISE_SLCT);
  3026. tg3_writephy(tp, MII_ADVERTISE, adv);
  3027. tg3_writephy(tp, MII_BMCR, bmcr |
  3028. BMCR_ANRESTART |
  3029. BMCR_ANENABLE);
  3030. udelay(10);
  3031. netif_carrier_off(tp->dev);
  3032. }
  3033. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3034. bmcr = new_bmcr;
  3035. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3036. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3037. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3038. ASIC_REV_5714) {
  3039. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3040. bmsr |= BMSR_LSTATUS;
  3041. else
  3042. bmsr &= ~BMSR_LSTATUS;
  3043. }
  3044. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3045. }
  3046. }
  3047. if (bmsr & BMSR_LSTATUS) {
  3048. current_speed = SPEED_1000;
  3049. current_link_up = 1;
  3050. if (bmcr & BMCR_FULLDPLX)
  3051. current_duplex = DUPLEX_FULL;
  3052. else
  3053. current_duplex = DUPLEX_HALF;
  3054. local_adv = 0;
  3055. remote_adv = 0;
  3056. if (bmcr & BMCR_ANENABLE) {
  3057. u32 common;
  3058. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3059. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3060. common = local_adv & remote_adv;
  3061. if (common & (ADVERTISE_1000XHALF |
  3062. ADVERTISE_1000XFULL)) {
  3063. if (common & ADVERTISE_1000XFULL)
  3064. current_duplex = DUPLEX_FULL;
  3065. else
  3066. current_duplex = DUPLEX_HALF;
  3067. }
  3068. else
  3069. current_link_up = 0;
  3070. }
  3071. }
  3072. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3073. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3074. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3075. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3076. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3077. tw32_f(MAC_MODE, tp->mac_mode);
  3078. udelay(40);
  3079. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3080. tp->link_config.active_speed = current_speed;
  3081. tp->link_config.active_duplex = current_duplex;
  3082. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3083. if (current_link_up)
  3084. netif_carrier_on(tp->dev);
  3085. else {
  3086. netif_carrier_off(tp->dev);
  3087. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3088. }
  3089. tg3_link_report(tp);
  3090. }
  3091. return err;
  3092. }
  3093. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3094. {
  3095. if (tp->serdes_counter) {
  3096. /* Give autoneg time to complete. */
  3097. tp->serdes_counter--;
  3098. return;
  3099. }
  3100. if (!netif_carrier_ok(tp->dev) &&
  3101. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3102. u32 bmcr;
  3103. tg3_readphy(tp, MII_BMCR, &bmcr);
  3104. if (bmcr & BMCR_ANENABLE) {
  3105. u32 phy1, phy2;
  3106. /* Select shadow register 0x1f */
  3107. tg3_writephy(tp, 0x1c, 0x7c00);
  3108. tg3_readphy(tp, 0x1c, &phy1);
  3109. /* Select expansion interrupt status register */
  3110. tg3_writephy(tp, 0x17, 0x0f01);
  3111. tg3_readphy(tp, 0x15, &phy2);
  3112. tg3_readphy(tp, 0x15, &phy2);
  3113. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3114. /* We have signal detect and not receiving
  3115. * config code words, link is up by parallel
  3116. * detection.
  3117. */
  3118. bmcr &= ~BMCR_ANENABLE;
  3119. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3120. tg3_writephy(tp, MII_BMCR, bmcr);
  3121. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3122. }
  3123. }
  3124. }
  3125. else if (netif_carrier_ok(tp->dev) &&
  3126. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3127. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3128. u32 phy2;
  3129. /* Select expansion interrupt status register */
  3130. tg3_writephy(tp, 0x17, 0x0f01);
  3131. tg3_readphy(tp, 0x15, &phy2);
  3132. if (phy2 & 0x20) {
  3133. u32 bmcr;
  3134. /* Config code words received, turn on autoneg. */
  3135. tg3_readphy(tp, MII_BMCR, &bmcr);
  3136. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3137. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3138. }
  3139. }
  3140. }
  3141. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3142. {
  3143. int err;
  3144. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3145. err = tg3_setup_fiber_phy(tp, force_reset);
  3146. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3147. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3148. } else {
  3149. err = tg3_setup_copper_phy(tp, force_reset);
  3150. }
  3151. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3152. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3153. u32 val, scale;
  3154. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3155. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3156. scale = 65;
  3157. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3158. scale = 6;
  3159. else
  3160. scale = 12;
  3161. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3162. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3163. tw32(GRC_MISC_CFG, val);
  3164. }
  3165. if (tp->link_config.active_speed == SPEED_1000 &&
  3166. tp->link_config.active_duplex == DUPLEX_HALF)
  3167. tw32(MAC_TX_LENGTHS,
  3168. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3169. (6 << TX_LENGTHS_IPG_SHIFT) |
  3170. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3171. else
  3172. tw32(MAC_TX_LENGTHS,
  3173. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3174. (6 << TX_LENGTHS_IPG_SHIFT) |
  3175. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3176. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3177. if (netif_carrier_ok(tp->dev)) {
  3178. tw32(HOSTCC_STAT_COAL_TICKS,
  3179. tp->coal.stats_block_coalesce_usecs);
  3180. } else {
  3181. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3182. }
  3183. }
  3184. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3185. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3186. if (!netif_carrier_ok(tp->dev))
  3187. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3188. tp->pwrmgmt_thresh;
  3189. else
  3190. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3191. tw32(PCIE_PWR_MGMT_THRESH, val);
  3192. }
  3193. return err;
  3194. }
  3195. /* This is called whenever we suspect that the system chipset is re-
  3196. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3197. * is bogus tx completions. We try to recover by setting the
  3198. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3199. * in the workqueue.
  3200. */
  3201. static void tg3_tx_recover(struct tg3 *tp)
  3202. {
  3203. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3204. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3205. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3206. "mapped I/O cycles to the network device, attempting to "
  3207. "recover. Please report the problem to the driver maintainer "
  3208. "and include system chipset information.\n", tp->dev->name);
  3209. spin_lock(&tp->lock);
  3210. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3211. spin_unlock(&tp->lock);
  3212. }
  3213. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3214. {
  3215. smp_mb();
  3216. return (tp->tx_pending -
  3217. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3218. }
  3219. /* Tigon3 never reports partial packet sends. So we do not
  3220. * need special logic to handle SKBs that have not had all
  3221. * of their frags sent yet, like SunGEM does.
  3222. */
  3223. static void tg3_tx(struct tg3 *tp)
  3224. {
  3225. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3226. u32 sw_idx = tp->tx_cons;
  3227. while (sw_idx != hw_idx) {
  3228. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3229. struct sk_buff *skb = ri->skb;
  3230. int i, tx_bug = 0;
  3231. if (unlikely(skb == NULL)) {
  3232. tg3_tx_recover(tp);
  3233. return;
  3234. }
  3235. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3236. ri->skb = NULL;
  3237. sw_idx = NEXT_TX(sw_idx);
  3238. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3239. ri = &tp->tx_buffers[sw_idx];
  3240. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3241. tx_bug = 1;
  3242. sw_idx = NEXT_TX(sw_idx);
  3243. }
  3244. dev_kfree_skb(skb);
  3245. if (unlikely(tx_bug)) {
  3246. tg3_tx_recover(tp);
  3247. return;
  3248. }
  3249. }
  3250. tp->tx_cons = sw_idx;
  3251. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3252. * before checking for netif_queue_stopped(). Without the
  3253. * memory barrier, there is a small possibility that tg3_start_xmit()
  3254. * will miss it and cause the queue to be stopped forever.
  3255. */
  3256. smp_mb();
  3257. if (unlikely(netif_queue_stopped(tp->dev) &&
  3258. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3259. netif_tx_lock(tp->dev);
  3260. if (netif_queue_stopped(tp->dev) &&
  3261. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3262. netif_wake_queue(tp->dev);
  3263. netif_tx_unlock(tp->dev);
  3264. }
  3265. }
  3266. /* Returns size of skb allocated or < 0 on error.
  3267. *
  3268. * We only need to fill in the address because the other members
  3269. * of the RX descriptor are invariant, see tg3_init_rings.
  3270. *
  3271. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3272. * posting buffers we only dirty the first cache line of the RX
  3273. * descriptor (containing the address). Whereas for the RX status
  3274. * buffers the cpu only reads the last cacheline of the RX descriptor
  3275. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3276. */
  3277. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3278. int src_idx, u32 dest_idx_unmasked)
  3279. {
  3280. struct tg3_rx_buffer_desc *desc;
  3281. struct ring_info *map, *src_map;
  3282. struct sk_buff *skb;
  3283. dma_addr_t mapping;
  3284. int skb_size, dest_idx;
  3285. src_map = NULL;
  3286. switch (opaque_key) {
  3287. case RXD_OPAQUE_RING_STD:
  3288. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3289. desc = &tp->rx_std[dest_idx];
  3290. map = &tp->rx_std_buffers[dest_idx];
  3291. if (src_idx >= 0)
  3292. src_map = &tp->rx_std_buffers[src_idx];
  3293. skb_size = tp->rx_pkt_buf_sz;
  3294. break;
  3295. case RXD_OPAQUE_RING_JUMBO:
  3296. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3297. desc = &tp->rx_jumbo[dest_idx];
  3298. map = &tp->rx_jumbo_buffers[dest_idx];
  3299. if (src_idx >= 0)
  3300. src_map = &tp->rx_jumbo_buffers[src_idx];
  3301. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3302. break;
  3303. default:
  3304. return -EINVAL;
  3305. }
  3306. /* Do not overwrite any of the map or rp information
  3307. * until we are sure we can commit to a new buffer.
  3308. *
  3309. * Callers depend upon this behavior and assume that
  3310. * we leave everything unchanged if we fail.
  3311. */
  3312. skb = netdev_alloc_skb(tp->dev, skb_size);
  3313. if (skb == NULL)
  3314. return -ENOMEM;
  3315. skb_reserve(skb, tp->rx_offset);
  3316. mapping = pci_map_single(tp->pdev, skb->data,
  3317. skb_size - tp->rx_offset,
  3318. PCI_DMA_FROMDEVICE);
  3319. map->skb = skb;
  3320. pci_unmap_addr_set(map, mapping, mapping);
  3321. if (src_map != NULL)
  3322. src_map->skb = NULL;
  3323. desc->addr_hi = ((u64)mapping >> 32);
  3324. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3325. return skb_size;
  3326. }
  3327. /* We only need to move over in the address because the other
  3328. * members of the RX descriptor are invariant. See notes above
  3329. * tg3_alloc_rx_skb for full details.
  3330. */
  3331. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3332. int src_idx, u32 dest_idx_unmasked)
  3333. {
  3334. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3335. struct ring_info *src_map, *dest_map;
  3336. int dest_idx;
  3337. switch (opaque_key) {
  3338. case RXD_OPAQUE_RING_STD:
  3339. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3340. dest_desc = &tp->rx_std[dest_idx];
  3341. dest_map = &tp->rx_std_buffers[dest_idx];
  3342. src_desc = &tp->rx_std[src_idx];
  3343. src_map = &tp->rx_std_buffers[src_idx];
  3344. break;
  3345. case RXD_OPAQUE_RING_JUMBO:
  3346. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3347. dest_desc = &tp->rx_jumbo[dest_idx];
  3348. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3349. src_desc = &tp->rx_jumbo[src_idx];
  3350. src_map = &tp->rx_jumbo_buffers[src_idx];
  3351. break;
  3352. default:
  3353. return;
  3354. }
  3355. dest_map->skb = src_map->skb;
  3356. pci_unmap_addr_set(dest_map, mapping,
  3357. pci_unmap_addr(src_map, mapping));
  3358. dest_desc->addr_hi = src_desc->addr_hi;
  3359. dest_desc->addr_lo = src_desc->addr_lo;
  3360. src_map->skb = NULL;
  3361. }
  3362. #if TG3_VLAN_TAG_USED
  3363. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3364. {
  3365. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3366. }
  3367. #endif
  3368. /* The RX ring scheme is composed of multiple rings which post fresh
  3369. * buffers to the chip, and one special ring the chip uses to report
  3370. * status back to the host.
  3371. *
  3372. * The special ring reports the status of received packets to the
  3373. * host. The chip does not write into the original descriptor the
  3374. * RX buffer was obtained from. The chip simply takes the original
  3375. * descriptor as provided by the host, updates the status and length
  3376. * field, then writes this into the next status ring entry.
  3377. *
  3378. * Each ring the host uses to post buffers to the chip is described
  3379. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3380. * it is first placed into the on-chip ram. When the packet's length
  3381. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3382. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3383. * which is within the range of the new packet's length is chosen.
  3384. *
  3385. * The "separate ring for rx status" scheme may sound queer, but it makes
  3386. * sense from a cache coherency perspective. If only the host writes
  3387. * to the buffer post rings, and only the chip writes to the rx status
  3388. * rings, then cache lines never move beyond shared-modified state.
  3389. * If both the host and chip were to write into the same ring, cache line
  3390. * eviction could occur since both entities want it in an exclusive state.
  3391. */
  3392. static int tg3_rx(struct tg3 *tp, int budget)
  3393. {
  3394. u32 work_mask, rx_std_posted = 0;
  3395. u32 sw_idx = tp->rx_rcb_ptr;
  3396. u16 hw_idx;
  3397. int received;
  3398. hw_idx = tp->hw_status->idx[0].rx_producer;
  3399. /*
  3400. * We need to order the read of hw_idx and the read of
  3401. * the opaque cookie.
  3402. */
  3403. rmb();
  3404. work_mask = 0;
  3405. received = 0;
  3406. while (sw_idx != hw_idx && budget > 0) {
  3407. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3408. unsigned int len;
  3409. struct sk_buff *skb;
  3410. dma_addr_t dma_addr;
  3411. u32 opaque_key, desc_idx, *post_ptr;
  3412. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3413. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3414. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3415. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3416. mapping);
  3417. skb = tp->rx_std_buffers[desc_idx].skb;
  3418. post_ptr = &tp->rx_std_ptr;
  3419. rx_std_posted++;
  3420. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3421. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3422. mapping);
  3423. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3424. post_ptr = &tp->rx_jumbo_ptr;
  3425. }
  3426. else {
  3427. goto next_pkt_nopost;
  3428. }
  3429. work_mask |= opaque_key;
  3430. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3431. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3432. drop_it:
  3433. tg3_recycle_rx(tp, opaque_key,
  3434. desc_idx, *post_ptr);
  3435. drop_it_no_recycle:
  3436. /* Other statistics kept track of by card. */
  3437. tp->net_stats.rx_dropped++;
  3438. goto next_pkt;
  3439. }
  3440. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3441. if (len > RX_COPY_THRESHOLD
  3442. && tp->rx_offset == 2
  3443. /* rx_offset != 2 iff this is a 5701 card running
  3444. * in PCI-X mode [see tg3_get_invariants()] */
  3445. ) {
  3446. int skb_size;
  3447. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3448. desc_idx, *post_ptr);
  3449. if (skb_size < 0)
  3450. goto drop_it;
  3451. pci_unmap_single(tp->pdev, dma_addr,
  3452. skb_size - tp->rx_offset,
  3453. PCI_DMA_FROMDEVICE);
  3454. skb_put(skb, len);
  3455. } else {
  3456. struct sk_buff *copy_skb;
  3457. tg3_recycle_rx(tp, opaque_key,
  3458. desc_idx, *post_ptr);
  3459. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3460. if (copy_skb == NULL)
  3461. goto drop_it_no_recycle;
  3462. skb_reserve(copy_skb, 2);
  3463. skb_put(copy_skb, len);
  3464. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3465. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3466. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3467. /* We'll reuse the original ring buffer. */
  3468. skb = copy_skb;
  3469. }
  3470. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3471. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3472. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3473. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3474. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3475. else
  3476. skb->ip_summed = CHECKSUM_NONE;
  3477. skb->protocol = eth_type_trans(skb, tp->dev);
  3478. #if TG3_VLAN_TAG_USED
  3479. if (tp->vlgrp != NULL &&
  3480. desc->type_flags & RXD_FLAG_VLAN) {
  3481. tg3_vlan_rx(tp, skb,
  3482. desc->err_vlan & RXD_VLAN_MASK);
  3483. } else
  3484. #endif
  3485. netif_receive_skb(skb);
  3486. tp->dev->last_rx = jiffies;
  3487. received++;
  3488. budget--;
  3489. next_pkt:
  3490. (*post_ptr)++;
  3491. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3492. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3493. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3494. TG3_64BIT_REG_LOW, idx);
  3495. work_mask &= ~RXD_OPAQUE_RING_STD;
  3496. rx_std_posted = 0;
  3497. }
  3498. next_pkt_nopost:
  3499. sw_idx++;
  3500. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3501. /* Refresh hw_idx to see if there is new work */
  3502. if (sw_idx == hw_idx) {
  3503. hw_idx = tp->hw_status->idx[0].rx_producer;
  3504. rmb();
  3505. }
  3506. }
  3507. /* ACK the status ring. */
  3508. tp->rx_rcb_ptr = sw_idx;
  3509. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3510. /* Refill RX ring(s). */
  3511. if (work_mask & RXD_OPAQUE_RING_STD) {
  3512. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3513. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3514. sw_idx);
  3515. }
  3516. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3517. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3518. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3519. sw_idx);
  3520. }
  3521. mmiowb();
  3522. return received;
  3523. }
  3524. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3525. {
  3526. struct tg3_hw_status *sblk = tp->hw_status;
  3527. /* handle link change and other phy events */
  3528. if (!(tp->tg3_flags &
  3529. (TG3_FLAG_USE_LINKCHG_REG |
  3530. TG3_FLAG_POLL_SERDES))) {
  3531. if (sblk->status & SD_STATUS_LINK_CHG) {
  3532. sblk->status = SD_STATUS_UPDATED |
  3533. (sblk->status & ~SD_STATUS_LINK_CHG);
  3534. spin_lock(&tp->lock);
  3535. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3536. tw32_f(MAC_STATUS,
  3537. (MAC_STATUS_SYNC_CHANGED |
  3538. MAC_STATUS_CFG_CHANGED |
  3539. MAC_STATUS_MI_COMPLETION |
  3540. MAC_STATUS_LNKSTATE_CHANGED));
  3541. udelay(40);
  3542. } else
  3543. tg3_setup_phy(tp, 0);
  3544. spin_unlock(&tp->lock);
  3545. }
  3546. }
  3547. /* run TX completion thread */
  3548. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3549. tg3_tx(tp);
  3550. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3551. return work_done;
  3552. }
  3553. /* run RX thread, within the bounds set by NAPI.
  3554. * All RX "locking" is done by ensuring outside
  3555. * code synchronizes with tg3->napi.poll()
  3556. */
  3557. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3558. work_done += tg3_rx(tp, budget - work_done);
  3559. return work_done;
  3560. }
  3561. static int tg3_poll(struct napi_struct *napi, int budget)
  3562. {
  3563. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3564. int work_done = 0;
  3565. struct tg3_hw_status *sblk = tp->hw_status;
  3566. while (1) {
  3567. work_done = tg3_poll_work(tp, work_done, budget);
  3568. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3569. goto tx_recovery;
  3570. if (unlikely(work_done >= budget))
  3571. break;
  3572. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3573. /* tp->last_tag is used in tg3_restart_ints() below
  3574. * to tell the hw how much work has been processed,
  3575. * so we must read it before checking for more work.
  3576. */
  3577. tp->last_tag = sblk->status_tag;
  3578. rmb();
  3579. } else
  3580. sblk->status &= ~SD_STATUS_UPDATED;
  3581. if (likely(!tg3_has_work(tp))) {
  3582. netif_rx_complete(tp->dev, napi);
  3583. tg3_restart_ints(tp);
  3584. break;
  3585. }
  3586. }
  3587. return work_done;
  3588. tx_recovery:
  3589. /* work_done is guaranteed to be less than budget. */
  3590. netif_rx_complete(tp->dev, napi);
  3591. schedule_work(&tp->reset_task);
  3592. return work_done;
  3593. }
  3594. static void tg3_irq_quiesce(struct tg3 *tp)
  3595. {
  3596. BUG_ON(tp->irq_sync);
  3597. tp->irq_sync = 1;
  3598. smp_mb();
  3599. synchronize_irq(tp->pdev->irq);
  3600. }
  3601. static inline int tg3_irq_sync(struct tg3 *tp)
  3602. {
  3603. return tp->irq_sync;
  3604. }
  3605. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3606. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3607. * with as well. Most of the time, this is not necessary except when
  3608. * shutting down the device.
  3609. */
  3610. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3611. {
  3612. spin_lock_bh(&tp->lock);
  3613. if (irq_sync)
  3614. tg3_irq_quiesce(tp);
  3615. }
  3616. static inline void tg3_full_unlock(struct tg3 *tp)
  3617. {
  3618. spin_unlock_bh(&tp->lock);
  3619. }
  3620. /* One-shot MSI handler - Chip automatically disables interrupt
  3621. * after sending MSI so driver doesn't have to do it.
  3622. */
  3623. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3624. {
  3625. struct net_device *dev = dev_id;
  3626. struct tg3 *tp = netdev_priv(dev);
  3627. prefetch(tp->hw_status);
  3628. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3629. if (likely(!tg3_irq_sync(tp)))
  3630. netif_rx_schedule(dev, &tp->napi);
  3631. return IRQ_HANDLED;
  3632. }
  3633. /* MSI ISR - No need to check for interrupt sharing and no need to
  3634. * flush status block and interrupt mailbox. PCI ordering rules
  3635. * guarantee that MSI will arrive after the status block.
  3636. */
  3637. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3638. {
  3639. struct net_device *dev = dev_id;
  3640. struct tg3 *tp = netdev_priv(dev);
  3641. prefetch(tp->hw_status);
  3642. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3643. /*
  3644. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3645. * chip-internal interrupt pending events.
  3646. * Writing non-zero to intr-mbox-0 additional tells the
  3647. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3648. * event coalescing.
  3649. */
  3650. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3651. if (likely(!tg3_irq_sync(tp)))
  3652. netif_rx_schedule(dev, &tp->napi);
  3653. return IRQ_RETVAL(1);
  3654. }
  3655. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3656. {
  3657. struct net_device *dev = dev_id;
  3658. struct tg3 *tp = netdev_priv(dev);
  3659. struct tg3_hw_status *sblk = tp->hw_status;
  3660. unsigned int handled = 1;
  3661. /* In INTx mode, it is possible for the interrupt to arrive at
  3662. * the CPU before the status block posted prior to the interrupt.
  3663. * Reading the PCI State register will confirm whether the
  3664. * interrupt is ours and will flush the status block.
  3665. */
  3666. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3667. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3668. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3669. handled = 0;
  3670. goto out;
  3671. }
  3672. }
  3673. /*
  3674. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3675. * chip-internal interrupt pending events.
  3676. * Writing non-zero to intr-mbox-0 additional tells the
  3677. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3678. * event coalescing.
  3679. *
  3680. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3681. * spurious interrupts. The flush impacts performance but
  3682. * excessive spurious interrupts can be worse in some cases.
  3683. */
  3684. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3685. if (tg3_irq_sync(tp))
  3686. goto out;
  3687. sblk->status &= ~SD_STATUS_UPDATED;
  3688. if (likely(tg3_has_work(tp))) {
  3689. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3690. netif_rx_schedule(dev, &tp->napi);
  3691. } else {
  3692. /* No work, shared interrupt perhaps? re-enable
  3693. * interrupts, and flush that PCI write
  3694. */
  3695. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3696. 0x00000000);
  3697. }
  3698. out:
  3699. return IRQ_RETVAL(handled);
  3700. }
  3701. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3702. {
  3703. struct net_device *dev = dev_id;
  3704. struct tg3 *tp = netdev_priv(dev);
  3705. struct tg3_hw_status *sblk = tp->hw_status;
  3706. unsigned int handled = 1;
  3707. /* In INTx mode, it is possible for the interrupt to arrive at
  3708. * the CPU before the status block posted prior to the interrupt.
  3709. * Reading the PCI State register will confirm whether the
  3710. * interrupt is ours and will flush the status block.
  3711. */
  3712. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3713. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3714. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3715. handled = 0;
  3716. goto out;
  3717. }
  3718. }
  3719. /*
  3720. * writing any value to intr-mbox-0 clears PCI INTA# and
  3721. * chip-internal interrupt pending events.
  3722. * writing non-zero to intr-mbox-0 additional tells the
  3723. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3724. * event coalescing.
  3725. *
  3726. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3727. * spurious interrupts. The flush impacts performance but
  3728. * excessive spurious interrupts can be worse in some cases.
  3729. */
  3730. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3731. if (tg3_irq_sync(tp))
  3732. goto out;
  3733. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3734. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3735. /* Update last_tag to mark that this status has been
  3736. * seen. Because interrupt may be shared, we may be
  3737. * racing with tg3_poll(), so only update last_tag
  3738. * if tg3_poll() is not scheduled.
  3739. */
  3740. tp->last_tag = sblk->status_tag;
  3741. __netif_rx_schedule(dev, &tp->napi);
  3742. }
  3743. out:
  3744. return IRQ_RETVAL(handled);
  3745. }
  3746. /* ISR for interrupt test */
  3747. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3748. {
  3749. struct net_device *dev = dev_id;
  3750. struct tg3 *tp = netdev_priv(dev);
  3751. struct tg3_hw_status *sblk = tp->hw_status;
  3752. if ((sblk->status & SD_STATUS_UPDATED) ||
  3753. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3754. tg3_disable_ints(tp);
  3755. return IRQ_RETVAL(1);
  3756. }
  3757. return IRQ_RETVAL(0);
  3758. }
  3759. static int tg3_init_hw(struct tg3 *, int);
  3760. static int tg3_halt(struct tg3 *, int, int);
  3761. /* Restart hardware after configuration changes, self-test, etc.
  3762. * Invoked with tp->lock held.
  3763. */
  3764. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3765. __releases(tp->lock)
  3766. __acquires(tp->lock)
  3767. {
  3768. int err;
  3769. err = tg3_init_hw(tp, reset_phy);
  3770. if (err) {
  3771. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3772. "aborting.\n", tp->dev->name);
  3773. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3774. tg3_full_unlock(tp);
  3775. del_timer_sync(&tp->timer);
  3776. tp->irq_sync = 0;
  3777. napi_enable(&tp->napi);
  3778. dev_close(tp->dev);
  3779. tg3_full_lock(tp, 0);
  3780. }
  3781. return err;
  3782. }
  3783. #ifdef CONFIG_NET_POLL_CONTROLLER
  3784. static void tg3_poll_controller(struct net_device *dev)
  3785. {
  3786. struct tg3 *tp = netdev_priv(dev);
  3787. tg3_interrupt(tp->pdev->irq, dev);
  3788. }
  3789. #endif
  3790. static void tg3_reset_task(struct work_struct *work)
  3791. {
  3792. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3793. int err;
  3794. unsigned int restart_timer;
  3795. tg3_full_lock(tp, 0);
  3796. if (!netif_running(tp->dev)) {
  3797. tg3_full_unlock(tp);
  3798. return;
  3799. }
  3800. tg3_full_unlock(tp);
  3801. tg3_phy_stop(tp);
  3802. tg3_netif_stop(tp);
  3803. tg3_full_lock(tp, 1);
  3804. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3805. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3806. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3807. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3808. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3809. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3810. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3811. }
  3812. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3813. err = tg3_init_hw(tp, 1);
  3814. if (err)
  3815. goto out;
  3816. tg3_netif_start(tp);
  3817. if (restart_timer)
  3818. mod_timer(&tp->timer, jiffies + 1);
  3819. out:
  3820. tg3_full_unlock(tp);
  3821. if (!err)
  3822. tg3_phy_start(tp);
  3823. }
  3824. static void tg3_dump_short_state(struct tg3 *tp)
  3825. {
  3826. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3827. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3828. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3829. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3830. }
  3831. static void tg3_tx_timeout(struct net_device *dev)
  3832. {
  3833. struct tg3 *tp = netdev_priv(dev);
  3834. if (netif_msg_tx_err(tp)) {
  3835. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3836. dev->name);
  3837. tg3_dump_short_state(tp);
  3838. }
  3839. schedule_work(&tp->reset_task);
  3840. }
  3841. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3842. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3843. {
  3844. u32 base = (u32) mapping & 0xffffffff;
  3845. return ((base > 0xffffdcc0) &&
  3846. (base + len + 8 < base));
  3847. }
  3848. /* Test for DMA addresses > 40-bit */
  3849. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3850. int len)
  3851. {
  3852. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3853. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3854. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3855. return 0;
  3856. #else
  3857. return 0;
  3858. #endif
  3859. }
  3860. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3861. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3862. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3863. u32 last_plus_one, u32 *start,
  3864. u32 base_flags, u32 mss)
  3865. {
  3866. struct sk_buff *new_skb;
  3867. dma_addr_t new_addr = 0;
  3868. u32 entry = *start;
  3869. int i, ret = 0;
  3870. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3871. new_skb = skb_copy(skb, GFP_ATOMIC);
  3872. else {
  3873. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3874. new_skb = skb_copy_expand(skb,
  3875. skb_headroom(skb) + more_headroom,
  3876. skb_tailroom(skb), GFP_ATOMIC);
  3877. }
  3878. if (!new_skb) {
  3879. ret = -1;
  3880. } else {
  3881. /* New SKB is guaranteed to be linear. */
  3882. entry = *start;
  3883. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  3884. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  3885. /* Make sure new skb does not cross any 4G boundaries.
  3886. * Drop the packet if it does.
  3887. */
  3888. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3889. if (!ret)
  3890. skb_dma_unmap(&tp->pdev->dev, new_skb,
  3891. DMA_TO_DEVICE);
  3892. ret = -1;
  3893. dev_kfree_skb(new_skb);
  3894. new_skb = NULL;
  3895. } else {
  3896. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3897. base_flags, 1 | (mss << 1));
  3898. *start = NEXT_TX(entry);
  3899. }
  3900. }
  3901. /* Now clean up the sw ring entries. */
  3902. i = 0;
  3903. while (entry != last_plus_one) {
  3904. if (i == 0) {
  3905. tp->tx_buffers[entry].skb = new_skb;
  3906. } else {
  3907. tp->tx_buffers[entry].skb = NULL;
  3908. }
  3909. entry = NEXT_TX(entry);
  3910. i++;
  3911. }
  3912. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3913. dev_kfree_skb(skb);
  3914. return ret;
  3915. }
  3916. static void tg3_set_txd(struct tg3 *tp, int entry,
  3917. dma_addr_t mapping, int len, u32 flags,
  3918. u32 mss_and_is_end)
  3919. {
  3920. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3921. int is_end = (mss_and_is_end & 0x1);
  3922. u32 mss = (mss_and_is_end >> 1);
  3923. u32 vlan_tag = 0;
  3924. if (is_end)
  3925. flags |= TXD_FLAG_END;
  3926. if (flags & TXD_FLAG_VLAN) {
  3927. vlan_tag = flags >> 16;
  3928. flags &= 0xffff;
  3929. }
  3930. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3931. txd->addr_hi = ((u64) mapping >> 32);
  3932. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3933. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3934. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3935. }
  3936. /* hard_start_xmit for devices that don't have any bugs and
  3937. * support TG3_FLG2_HW_TSO_2 only.
  3938. */
  3939. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3940. {
  3941. struct tg3 *tp = netdev_priv(dev);
  3942. u32 len, entry, base_flags, mss;
  3943. struct skb_shared_info *sp;
  3944. dma_addr_t mapping;
  3945. len = skb_headlen(skb);
  3946. /* We are running in BH disabled context with netif_tx_lock
  3947. * and TX reclaim runs via tp->napi.poll inside of a software
  3948. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3949. * no IRQ context deadlocks to worry about either. Rejoice!
  3950. */
  3951. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3952. if (!netif_queue_stopped(dev)) {
  3953. netif_stop_queue(dev);
  3954. /* This is a hard error, log it. */
  3955. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3956. "queue awake!\n", dev->name);
  3957. }
  3958. return NETDEV_TX_BUSY;
  3959. }
  3960. entry = tp->tx_prod;
  3961. base_flags = 0;
  3962. mss = 0;
  3963. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3964. int tcp_opt_len, ip_tcp_len;
  3965. if (skb_header_cloned(skb) &&
  3966. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3967. dev_kfree_skb(skb);
  3968. goto out_unlock;
  3969. }
  3970. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3971. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3972. else {
  3973. struct iphdr *iph = ip_hdr(skb);
  3974. tcp_opt_len = tcp_optlen(skb);
  3975. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3976. iph->check = 0;
  3977. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3978. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3979. }
  3980. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3981. TXD_FLAG_CPU_POST_DMA);
  3982. tcp_hdr(skb)->check = 0;
  3983. }
  3984. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3985. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3986. #if TG3_VLAN_TAG_USED
  3987. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3988. base_flags |= (TXD_FLAG_VLAN |
  3989. (vlan_tx_tag_get(skb) << 16));
  3990. #endif
  3991. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  3992. dev_kfree_skb(skb);
  3993. goto out_unlock;
  3994. }
  3995. sp = skb_shinfo(skb);
  3996. mapping = sp->dma_maps[0];
  3997. tp->tx_buffers[entry].skb = skb;
  3998. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3999. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4000. entry = NEXT_TX(entry);
  4001. /* Now loop through additional data fragments, and queue them. */
  4002. if (skb_shinfo(skb)->nr_frags > 0) {
  4003. unsigned int i, last;
  4004. last = skb_shinfo(skb)->nr_frags - 1;
  4005. for (i = 0; i <= last; i++) {
  4006. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4007. len = frag->size;
  4008. mapping = sp->dma_maps[i + 1];
  4009. tp->tx_buffers[entry].skb = NULL;
  4010. tg3_set_txd(tp, entry, mapping, len,
  4011. base_flags, (i == last) | (mss << 1));
  4012. entry = NEXT_TX(entry);
  4013. }
  4014. }
  4015. /* Packets are ready, update Tx producer idx local and on card. */
  4016. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4017. tp->tx_prod = entry;
  4018. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4019. netif_stop_queue(dev);
  4020. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4021. netif_wake_queue(tp->dev);
  4022. }
  4023. out_unlock:
  4024. mmiowb();
  4025. dev->trans_start = jiffies;
  4026. return NETDEV_TX_OK;
  4027. }
  4028. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4029. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4030. * TSO header is greater than 80 bytes.
  4031. */
  4032. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4033. {
  4034. struct sk_buff *segs, *nskb;
  4035. /* Estimate the number of fragments in the worst case */
  4036. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4037. netif_stop_queue(tp->dev);
  4038. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4039. return NETDEV_TX_BUSY;
  4040. netif_wake_queue(tp->dev);
  4041. }
  4042. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4043. if (IS_ERR(segs))
  4044. goto tg3_tso_bug_end;
  4045. do {
  4046. nskb = segs;
  4047. segs = segs->next;
  4048. nskb->next = NULL;
  4049. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4050. } while (segs);
  4051. tg3_tso_bug_end:
  4052. dev_kfree_skb(skb);
  4053. return NETDEV_TX_OK;
  4054. }
  4055. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4056. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4057. */
  4058. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4059. {
  4060. struct tg3 *tp = netdev_priv(dev);
  4061. u32 len, entry, base_flags, mss;
  4062. struct skb_shared_info *sp;
  4063. int would_hit_hwbug;
  4064. dma_addr_t mapping;
  4065. len = skb_headlen(skb);
  4066. /* We are running in BH disabled context with netif_tx_lock
  4067. * and TX reclaim runs via tp->napi.poll inside of a software
  4068. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4069. * no IRQ context deadlocks to worry about either. Rejoice!
  4070. */
  4071. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4072. if (!netif_queue_stopped(dev)) {
  4073. netif_stop_queue(dev);
  4074. /* This is a hard error, log it. */
  4075. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4076. "queue awake!\n", dev->name);
  4077. }
  4078. return NETDEV_TX_BUSY;
  4079. }
  4080. entry = tp->tx_prod;
  4081. base_flags = 0;
  4082. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4083. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4084. mss = 0;
  4085. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4086. struct iphdr *iph;
  4087. int tcp_opt_len, ip_tcp_len, hdr_len;
  4088. if (skb_header_cloned(skb) &&
  4089. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4090. dev_kfree_skb(skb);
  4091. goto out_unlock;
  4092. }
  4093. tcp_opt_len = tcp_optlen(skb);
  4094. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4095. hdr_len = ip_tcp_len + tcp_opt_len;
  4096. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4097. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4098. return (tg3_tso_bug(tp, skb));
  4099. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4100. TXD_FLAG_CPU_POST_DMA);
  4101. iph = ip_hdr(skb);
  4102. iph->check = 0;
  4103. iph->tot_len = htons(mss + hdr_len);
  4104. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4105. tcp_hdr(skb)->check = 0;
  4106. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4107. } else
  4108. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4109. iph->daddr, 0,
  4110. IPPROTO_TCP,
  4111. 0);
  4112. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4113. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4114. if (tcp_opt_len || iph->ihl > 5) {
  4115. int tsflags;
  4116. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4117. mss |= (tsflags << 11);
  4118. }
  4119. } else {
  4120. if (tcp_opt_len || iph->ihl > 5) {
  4121. int tsflags;
  4122. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4123. base_flags |= tsflags << 12;
  4124. }
  4125. }
  4126. }
  4127. #if TG3_VLAN_TAG_USED
  4128. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4129. base_flags |= (TXD_FLAG_VLAN |
  4130. (vlan_tx_tag_get(skb) << 16));
  4131. #endif
  4132. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4133. dev_kfree_skb(skb);
  4134. goto out_unlock;
  4135. }
  4136. sp = skb_shinfo(skb);
  4137. mapping = sp->dma_maps[0];
  4138. tp->tx_buffers[entry].skb = skb;
  4139. would_hit_hwbug = 0;
  4140. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4141. would_hit_hwbug = 1;
  4142. else if (tg3_4g_overflow_test(mapping, len))
  4143. would_hit_hwbug = 1;
  4144. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4145. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4146. entry = NEXT_TX(entry);
  4147. /* Now loop through additional data fragments, and queue them. */
  4148. if (skb_shinfo(skb)->nr_frags > 0) {
  4149. unsigned int i, last;
  4150. last = skb_shinfo(skb)->nr_frags - 1;
  4151. for (i = 0; i <= last; i++) {
  4152. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4153. len = frag->size;
  4154. mapping = sp->dma_maps[i + 1];
  4155. tp->tx_buffers[entry].skb = NULL;
  4156. if (tg3_4g_overflow_test(mapping, len))
  4157. would_hit_hwbug = 1;
  4158. if (tg3_40bit_overflow_test(tp, mapping, len))
  4159. would_hit_hwbug = 1;
  4160. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4161. tg3_set_txd(tp, entry, mapping, len,
  4162. base_flags, (i == last)|(mss << 1));
  4163. else
  4164. tg3_set_txd(tp, entry, mapping, len,
  4165. base_flags, (i == last));
  4166. entry = NEXT_TX(entry);
  4167. }
  4168. }
  4169. if (would_hit_hwbug) {
  4170. u32 last_plus_one = entry;
  4171. u32 start;
  4172. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4173. start &= (TG3_TX_RING_SIZE - 1);
  4174. /* If the workaround fails due to memory/mapping
  4175. * failure, silently drop this packet.
  4176. */
  4177. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4178. &start, base_flags, mss))
  4179. goto out_unlock;
  4180. entry = start;
  4181. }
  4182. /* Packets are ready, update Tx producer idx local and on card. */
  4183. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4184. tp->tx_prod = entry;
  4185. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4186. netif_stop_queue(dev);
  4187. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4188. netif_wake_queue(tp->dev);
  4189. }
  4190. out_unlock:
  4191. mmiowb();
  4192. dev->trans_start = jiffies;
  4193. return NETDEV_TX_OK;
  4194. }
  4195. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4196. int new_mtu)
  4197. {
  4198. dev->mtu = new_mtu;
  4199. if (new_mtu > ETH_DATA_LEN) {
  4200. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4201. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4202. ethtool_op_set_tso(dev, 0);
  4203. }
  4204. else
  4205. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4206. } else {
  4207. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4208. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4209. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4210. }
  4211. }
  4212. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4213. {
  4214. struct tg3 *tp = netdev_priv(dev);
  4215. int err;
  4216. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4217. return -EINVAL;
  4218. if (!netif_running(dev)) {
  4219. /* We'll just catch it later when the
  4220. * device is up'd.
  4221. */
  4222. tg3_set_mtu(dev, tp, new_mtu);
  4223. return 0;
  4224. }
  4225. tg3_phy_stop(tp);
  4226. tg3_netif_stop(tp);
  4227. tg3_full_lock(tp, 1);
  4228. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4229. tg3_set_mtu(dev, tp, new_mtu);
  4230. err = tg3_restart_hw(tp, 0);
  4231. if (!err)
  4232. tg3_netif_start(tp);
  4233. tg3_full_unlock(tp);
  4234. if (!err)
  4235. tg3_phy_start(tp);
  4236. return err;
  4237. }
  4238. /* Free up pending packets in all rx/tx rings.
  4239. *
  4240. * The chip has been shut down and the driver detached from
  4241. * the networking, so no interrupts or new tx packets will
  4242. * end up in the driver. tp->{tx,}lock is not held and we are not
  4243. * in an interrupt context and thus may sleep.
  4244. */
  4245. static void tg3_free_rings(struct tg3 *tp)
  4246. {
  4247. struct ring_info *rxp;
  4248. int i;
  4249. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4250. rxp = &tp->rx_std_buffers[i];
  4251. if (rxp->skb == NULL)
  4252. continue;
  4253. pci_unmap_single(tp->pdev,
  4254. pci_unmap_addr(rxp, mapping),
  4255. tp->rx_pkt_buf_sz - tp->rx_offset,
  4256. PCI_DMA_FROMDEVICE);
  4257. dev_kfree_skb_any(rxp->skb);
  4258. rxp->skb = NULL;
  4259. }
  4260. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4261. rxp = &tp->rx_jumbo_buffers[i];
  4262. if (rxp->skb == NULL)
  4263. continue;
  4264. pci_unmap_single(tp->pdev,
  4265. pci_unmap_addr(rxp, mapping),
  4266. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4267. PCI_DMA_FROMDEVICE);
  4268. dev_kfree_skb_any(rxp->skb);
  4269. rxp->skb = NULL;
  4270. }
  4271. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4272. struct tx_ring_info *txp;
  4273. struct sk_buff *skb;
  4274. txp = &tp->tx_buffers[i];
  4275. skb = txp->skb;
  4276. if (skb == NULL) {
  4277. i++;
  4278. continue;
  4279. }
  4280. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4281. txp->skb = NULL;
  4282. i += skb_shinfo(skb)->nr_frags + 1;
  4283. dev_kfree_skb_any(skb);
  4284. }
  4285. }
  4286. /* Initialize tx/rx rings for packet processing.
  4287. *
  4288. * The chip has been shut down and the driver detached from
  4289. * the networking, so no interrupts or new tx packets will
  4290. * end up in the driver. tp->{tx,}lock are held and thus
  4291. * we may not sleep.
  4292. */
  4293. static int tg3_init_rings(struct tg3 *tp)
  4294. {
  4295. u32 i;
  4296. /* Free up all the SKBs. */
  4297. tg3_free_rings(tp);
  4298. /* Zero out all descriptors. */
  4299. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4300. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4301. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4302. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4303. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4304. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4305. (tp->dev->mtu > ETH_DATA_LEN))
  4306. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4307. /* Initialize invariants of the rings, we only set this
  4308. * stuff once. This works because the card does not
  4309. * write into the rx buffer posting rings.
  4310. */
  4311. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4312. struct tg3_rx_buffer_desc *rxd;
  4313. rxd = &tp->rx_std[i];
  4314. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4315. << RXD_LEN_SHIFT;
  4316. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4317. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4318. (i << RXD_OPAQUE_INDEX_SHIFT));
  4319. }
  4320. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4321. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4322. struct tg3_rx_buffer_desc *rxd;
  4323. rxd = &tp->rx_jumbo[i];
  4324. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4325. << RXD_LEN_SHIFT;
  4326. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4327. RXD_FLAG_JUMBO;
  4328. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4329. (i << RXD_OPAQUE_INDEX_SHIFT));
  4330. }
  4331. }
  4332. /* Now allocate fresh SKBs for each rx ring. */
  4333. for (i = 0; i < tp->rx_pending; i++) {
  4334. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4335. printk(KERN_WARNING PFX
  4336. "%s: Using a smaller RX standard ring, "
  4337. "only %d out of %d buffers were allocated "
  4338. "successfully.\n",
  4339. tp->dev->name, i, tp->rx_pending);
  4340. if (i == 0)
  4341. return -ENOMEM;
  4342. tp->rx_pending = i;
  4343. break;
  4344. }
  4345. }
  4346. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4347. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4348. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4349. -1, i) < 0) {
  4350. printk(KERN_WARNING PFX
  4351. "%s: Using a smaller RX jumbo ring, "
  4352. "only %d out of %d buffers were "
  4353. "allocated successfully.\n",
  4354. tp->dev->name, i, tp->rx_jumbo_pending);
  4355. if (i == 0) {
  4356. tg3_free_rings(tp);
  4357. return -ENOMEM;
  4358. }
  4359. tp->rx_jumbo_pending = i;
  4360. break;
  4361. }
  4362. }
  4363. }
  4364. return 0;
  4365. }
  4366. /*
  4367. * Must not be invoked with interrupt sources disabled and
  4368. * the hardware shutdown down.
  4369. */
  4370. static void tg3_free_consistent(struct tg3 *tp)
  4371. {
  4372. kfree(tp->rx_std_buffers);
  4373. tp->rx_std_buffers = NULL;
  4374. if (tp->rx_std) {
  4375. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4376. tp->rx_std, tp->rx_std_mapping);
  4377. tp->rx_std = NULL;
  4378. }
  4379. if (tp->rx_jumbo) {
  4380. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4381. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4382. tp->rx_jumbo = NULL;
  4383. }
  4384. if (tp->rx_rcb) {
  4385. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4386. tp->rx_rcb, tp->rx_rcb_mapping);
  4387. tp->rx_rcb = NULL;
  4388. }
  4389. if (tp->tx_ring) {
  4390. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4391. tp->tx_ring, tp->tx_desc_mapping);
  4392. tp->tx_ring = NULL;
  4393. }
  4394. if (tp->hw_status) {
  4395. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4396. tp->hw_status, tp->status_mapping);
  4397. tp->hw_status = NULL;
  4398. }
  4399. if (tp->hw_stats) {
  4400. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4401. tp->hw_stats, tp->stats_mapping);
  4402. tp->hw_stats = NULL;
  4403. }
  4404. }
  4405. /*
  4406. * Must not be invoked with interrupt sources disabled and
  4407. * the hardware shutdown down. Can sleep.
  4408. */
  4409. static int tg3_alloc_consistent(struct tg3 *tp)
  4410. {
  4411. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4412. (TG3_RX_RING_SIZE +
  4413. TG3_RX_JUMBO_RING_SIZE)) +
  4414. (sizeof(struct tx_ring_info) *
  4415. TG3_TX_RING_SIZE),
  4416. GFP_KERNEL);
  4417. if (!tp->rx_std_buffers)
  4418. return -ENOMEM;
  4419. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4420. tp->tx_buffers = (struct tx_ring_info *)
  4421. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4422. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4423. &tp->rx_std_mapping);
  4424. if (!tp->rx_std)
  4425. goto err_out;
  4426. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4427. &tp->rx_jumbo_mapping);
  4428. if (!tp->rx_jumbo)
  4429. goto err_out;
  4430. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4431. &tp->rx_rcb_mapping);
  4432. if (!tp->rx_rcb)
  4433. goto err_out;
  4434. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4435. &tp->tx_desc_mapping);
  4436. if (!tp->tx_ring)
  4437. goto err_out;
  4438. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4439. TG3_HW_STATUS_SIZE,
  4440. &tp->status_mapping);
  4441. if (!tp->hw_status)
  4442. goto err_out;
  4443. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4444. sizeof(struct tg3_hw_stats),
  4445. &tp->stats_mapping);
  4446. if (!tp->hw_stats)
  4447. goto err_out;
  4448. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4449. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4450. return 0;
  4451. err_out:
  4452. tg3_free_consistent(tp);
  4453. return -ENOMEM;
  4454. }
  4455. #define MAX_WAIT_CNT 1000
  4456. /* To stop a block, clear the enable bit and poll till it
  4457. * clears. tp->lock is held.
  4458. */
  4459. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4460. {
  4461. unsigned int i;
  4462. u32 val;
  4463. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4464. switch (ofs) {
  4465. case RCVLSC_MODE:
  4466. case DMAC_MODE:
  4467. case MBFREE_MODE:
  4468. case BUFMGR_MODE:
  4469. case MEMARB_MODE:
  4470. /* We can't enable/disable these bits of the
  4471. * 5705/5750, just say success.
  4472. */
  4473. return 0;
  4474. default:
  4475. break;
  4476. }
  4477. }
  4478. val = tr32(ofs);
  4479. val &= ~enable_bit;
  4480. tw32_f(ofs, val);
  4481. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4482. udelay(100);
  4483. val = tr32(ofs);
  4484. if ((val & enable_bit) == 0)
  4485. break;
  4486. }
  4487. if (i == MAX_WAIT_CNT && !silent) {
  4488. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4489. "ofs=%lx enable_bit=%x\n",
  4490. ofs, enable_bit);
  4491. return -ENODEV;
  4492. }
  4493. return 0;
  4494. }
  4495. /* tp->lock is held. */
  4496. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4497. {
  4498. int i, err;
  4499. tg3_disable_ints(tp);
  4500. tp->rx_mode &= ~RX_MODE_ENABLE;
  4501. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4502. udelay(10);
  4503. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4504. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4505. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4506. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4507. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4508. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4509. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4510. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4511. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4512. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4513. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4514. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4515. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4516. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4517. tw32_f(MAC_MODE, tp->mac_mode);
  4518. udelay(40);
  4519. tp->tx_mode &= ~TX_MODE_ENABLE;
  4520. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4521. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4522. udelay(100);
  4523. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4524. break;
  4525. }
  4526. if (i >= MAX_WAIT_CNT) {
  4527. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4528. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4529. tp->dev->name, tr32(MAC_TX_MODE));
  4530. err |= -ENODEV;
  4531. }
  4532. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4533. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4534. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4535. tw32(FTQ_RESET, 0xffffffff);
  4536. tw32(FTQ_RESET, 0x00000000);
  4537. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4538. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4539. if (tp->hw_status)
  4540. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4541. if (tp->hw_stats)
  4542. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4543. return err;
  4544. }
  4545. /* tp->lock is held. */
  4546. static int tg3_nvram_lock(struct tg3 *tp)
  4547. {
  4548. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4549. int i;
  4550. if (tp->nvram_lock_cnt == 0) {
  4551. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4552. for (i = 0; i < 8000; i++) {
  4553. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4554. break;
  4555. udelay(20);
  4556. }
  4557. if (i == 8000) {
  4558. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4559. return -ENODEV;
  4560. }
  4561. }
  4562. tp->nvram_lock_cnt++;
  4563. }
  4564. return 0;
  4565. }
  4566. /* tp->lock is held. */
  4567. static void tg3_nvram_unlock(struct tg3 *tp)
  4568. {
  4569. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4570. if (tp->nvram_lock_cnt > 0)
  4571. tp->nvram_lock_cnt--;
  4572. if (tp->nvram_lock_cnt == 0)
  4573. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4574. }
  4575. }
  4576. /* tp->lock is held. */
  4577. static void tg3_enable_nvram_access(struct tg3 *tp)
  4578. {
  4579. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4580. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4581. u32 nvaccess = tr32(NVRAM_ACCESS);
  4582. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4583. }
  4584. }
  4585. /* tp->lock is held. */
  4586. static void tg3_disable_nvram_access(struct tg3 *tp)
  4587. {
  4588. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4589. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4590. u32 nvaccess = tr32(NVRAM_ACCESS);
  4591. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4592. }
  4593. }
  4594. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4595. {
  4596. int i;
  4597. u32 apedata;
  4598. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4599. if (apedata != APE_SEG_SIG_MAGIC)
  4600. return;
  4601. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4602. if (!(apedata & APE_FW_STATUS_READY))
  4603. return;
  4604. /* Wait for up to 1 millisecond for APE to service previous event. */
  4605. for (i = 0; i < 10; i++) {
  4606. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4607. return;
  4608. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4609. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4610. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4611. event | APE_EVENT_STATUS_EVENT_PENDING);
  4612. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4613. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4614. break;
  4615. udelay(100);
  4616. }
  4617. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4618. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4619. }
  4620. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4621. {
  4622. u32 event;
  4623. u32 apedata;
  4624. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4625. return;
  4626. switch (kind) {
  4627. case RESET_KIND_INIT:
  4628. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4629. APE_HOST_SEG_SIG_MAGIC);
  4630. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4631. APE_HOST_SEG_LEN_MAGIC);
  4632. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4633. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4634. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4635. APE_HOST_DRIVER_ID_MAGIC);
  4636. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4637. APE_HOST_BEHAV_NO_PHYLOCK);
  4638. event = APE_EVENT_STATUS_STATE_START;
  4639. break;
  4640. case RESET_KIND_SHUTDOWN:
  4641. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4642. break;
  4643. case RESET_KIND_SUSPEND:
  4644. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4645. break;
  4646. default:
  4647. return;
  4648. }
  4649. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4650. tg3_ape_send_event(tp, event);
  4651. }
  4652. /* tp->lock is held. */
  4653. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4654. {
  4655. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4656. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4657. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4658. switch (kind) {
  4659. case RESET_KIND_INIT:
  4660. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4661. DRV_STATE_START);
  4662. break;
  4663. case RESET_KIND_SHUTDOWN:
  4664. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4665. DRV_STATE_UNLOAD);
  4666. break;
  4667. case RESET_KIND_SUSPEND:
  4668. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4669. DRV_STATE_SUSPEND);
  4670. break;
  4671. default:
  4672. break;
  4673. }
  4674. }
  4675. if (kind == RESET_KIND_INIT ||
  4676. kind == RESET_KIND_SUSPEND)
  4677. tg3_ape_driver_state_change(tp, kind);
  4678. }
  4679. /* tp->lock is held. */
  4680. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4681. {
  4682. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4683. switch (kind) {
  4684. case RESET_KIND_INIT:
  4685. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4686. DRV_STATE_START_DONE);
  4687. break;
  4688. case RESET_KIND_SHUTDOWN:
  4689. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4690. DRV_STATE_UNLOAD_DONE);
  4691. break;
  4692. default:
  4693. break;
  4694. }
  4695. }
  4696. if (kind == RESET_KIND_SHUTDOWN)
  4697. tg3_ape_driver_state_change(tp, kind);
  4698. }
  4699. /* tp->lock is held. */
  4700. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4701. {
  4702. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4703. switch (kind) {
  4704. case RESET_KIND_INIT:
  4705. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4706. DRV_STATE_START);
  4707. break;
  4708. case RESET_KIND_SHUTDOWN:
  4709. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4710. DRV_STATE_UNLOAD);
  4711. break;
  4712. case RESET_KIND_SUSPEND:
  4713. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4714. DRV_STATE_SUSPEND);
  4715. break;
  4716. default:
  4717. break;
  4718. }
  4719. }
  4720. }
  4721. static int tg3_poll_fw(struct tg3 *tp)
  4722. {
  4723. int i;
  4724. u32 val;
  4725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4726. /* Wait up to 20ms for init done. */
  4727. for (i = 0; i < 200; i++) {
  4728. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4729. return 0;
  4730. udelay(100);
  4731. }
  4732. return -ENODEV;
  4733. }
  4734. /* Wait for firmware initialization to complete. */
  4735. for (i = 0; i < 100000; i++) {
  4736. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4737. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4738. break;
  4739. udelay(10);
  4740. }
  4741. /* Chip might not be fitted with firmware. Some Sun onboard
  4742. * parts are configured like that. So don't signal the timeout
  4743. * of the above loop as an error, but do report the lack of
  4744. * running firmware once.
  4745. */
  4746. if (i >= 100000 &&
  4747. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4748. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4749. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4750. tp->dev->name);
  4751. }
  4752. return 0;
  4753. }
  4754. /* Save PCI command register before chip reset */
  4755. static void tg3_save_pci_state(struct tg3 *tp)
  4756. {
  4757. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4758. }
  4759. /* Restore PCI state after chip reset */
  4760. static void tg3_restore_pci_state(struct tg3 *tp)
  4761. {
  4762. u32 val;
  4763. /* Re-enable indirect register accesses. */
  4764. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4765. tp->misc_host_ctrl);
  4766. /* Set MAX PCI retry to zero. */
  4767. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4768. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4769. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4770. val |= PCISTATE_RETRY_SAME_DMA;
  4771. /* Allow reads and writes to the APE register and memory space. */
  4772. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4773. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4774. PCISTATE_ALLOW_APE_SHMEM_WR;
  4775. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4776. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4777. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4778. pcie_set_readrq(tp->pdev, 4096);
  4779. else {
  4780. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4781. tp->pci_cacheline_sz);
  4782. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4783. tp->pci_lat_timer);
  4784. }
  4785. /* Make sure PCI-X relaxed ordering bit is clear. */
  4786. if (tp->pcix_cap) {
  4787. u16 pcix_cmd;
  4788. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4789. &pcix_cmd);
  4790. pcix_cmd &= ~PCI_X_CMD_ERO;
  4791. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4792. pcix_cmd);
  4793. }
  4794. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4795. /* Chip reset on 5780 will reset MSI enable bit,
  4796. * so need to restore it.
  4797. */
  4798. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4799. u16 ctrl;
  4800. pci_read_config_word(tp->pdev,
  4801. tp->msi_cap + PCI_MSI_FLAGS,
  4802. &ctrl);
  4803. pci_write_config_word(tp->pdev,
  4804. tp->msi_cap + PCI_MSI_FLAGS,
  4805. ctrl | PCI_MSI_FLAGS_ENABLE);
  4806. val = tr32(MSGINT_MODE);
  4807. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4808. }
  4809. }
  4810. }
  4811. static void tg3_stop_fw(struct tg3 *);
  4812. /* tp->lock is held. */
  4813. static int tg3_chip_reset(struct tg3 *tp)
  4814. {
  4815. u32 val;
  4816. void (*write_op)(struct tg3 *, u32, u32);
  4817. int err;
  4818. tg3_nvram_lock(tp);
  4819. tg3_mdio_stop(tp);
  4820. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4821. /* No matching tg3_nvram_unlock() after this because
  4822. * chip reset below will undo the nvram lock.
  4823. */
  4824. tp->nvram_lock_cnt = 0;
  4825. /* GRC_MISC_CFG core clock reset will clear the memory
  4826. * enable bit in PCI register 4 and the MSI enable bit
  4827. * on some chips, so we save relevant registers here.
  4828. */
  4829. tg3_save_pci_state(tp);
  4830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4836. tw32(GRC_FASTBOOT_PC, 0);
  4837. /*
  4838. * We must avoid the readl() that normally takes place.
  4839. * It locks machines, causes machine checks, and other
  4840. * fun things. So, temporarily disable the 5701
  4841. * hardware workaround, while we do the reset.
  4842. */
  4843. write_op = tp->write32;
  4844. if (write_op == tg3_write_flush_reg32)
  4845. tp->write32 = tg3_write32;
  4846. /* Prevent the irq handler from reading or writing PCI registers
  4847. * during chip reset when the memory enable bit in the PCI command
  4848. * register may be cleared. The chip does not generate interrupt
  4849. * at this time, but the irq handler may still be called due to irq
  4850. * sharing or irqpoll.
  4851. */
  4852. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4853. if (tp->hw_status) {
  4854. tp->hw_status->status = 0;
  4855. tp->hw_status->status_tag = 0;
  4856. }
  4857. tp->last_tag = 0;
  4858. smp_mb();
  4859. synchronize_irq(tp->pdev->irq);
  4860. /* do the reset */
  4861. val = GRC_MISC_CFG_CORECLK_RESET;
  4862. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4863. if (tr32(0x7e2c) == 0x60) {
  4864. tw32(0x7e2c, 0x20);
  4865. }
  4866. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4867. tw32(GRC_MISC_CFG, (1 << 29));
  4868. val |= (1 << 29);
  4869. }
  4870. }
  4871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4872. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4873. tw32(GRC_VCPU_EXT_CTRL,
  4874. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4875. }
  4876. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4877. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4878. tw32(GRC_MISC_CFG, val);
  4879. /* restore 5701 hardware bug workaround write method */
  4880. tp->write32 = write_op;
  4881. /* Unfortunately, we have to delay before the PCI read back.
  4882. * Some 575X chips even will not respond to a PCI cfg access
  4883. * when the reset command is given to the chip.
  4884. *
  4885. * How do these hardware designers expect things to work
  4886. * properly if the PCI write is posted for a long period
  4887. * of time? It is always necessary to have some method by
  4888. * which a register read back can occur to push the write
  4889. * out which does the reset.
  4890. *
  4891. * For most tg3 variants the trick below was working.
  4892. * Ho hum...
  4893. */
  4894. udelay(120);
  4895. /* Flush PCI posted writes. The normal MMIO registers
  4896. * are inaccessible at this time so this is the only
  4897. * way to make this reliably (actually, this is no longer
  4898. * the case, see above). I tried to use indirect
  4899. * register read/write but this upset some 5701 variants.
  4900. */
  4901. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4902. udelay(120);
  4903. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4904. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4905. int i;
  4906. u32 cfg_val;
  4907. /* Wait for link training to complete. */
  4908. for (i = 0; i < 5000; i++)
  4909. udelay(100);
  4910. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4911. pci_write_config_dword(tp->pdev, 0xc4,
  4912. cfg_val | (1 << 15));
  4913. }
  4914. /* Set PCIE max payload size and clear error status. */
  4915. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4916. }
  4917. tg3_restore_pci_state(tp);
  4918. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4919. val = 0;
  4920. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4921. val = tr32(MEMARB_MODE);
  4922. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4923. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4924. tg3_stop_fw(tp);
  4925. tw32(0x5000, 0x400);
  4926. }
  4927. tw32(GRC_MODE, tp->grc_mode);
  4928. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4929. val = tr32(0xc4);
  4930. tw32(0xc4, val | (1 << 15));
  4931. }
  4932. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4934. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4935. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4936. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4937. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4938. }
  4939. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4940. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4941. tw32_f(MAC_MODE, tp->mac_mode);
  4942. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4943. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4944. tw32_f(MAC_MODE, tp->mac_mode);
  4945. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  4946. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  4947. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  4948. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  4949. tw32_f(MAC_MODE, tp->mac_mode);
  4950. } else
  4951. tw32_f(MAC_MODE, 0);
  4952. udelay(40);
  4953. tg3_mdio_start(tp);
  4954. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  4955. err = tg3_poll_fw(tp);
  4956. if (err)
  4957. return err;
  4958. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4959. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4960. val = tr32(0x7c00);
  4961. tw32(0x7c00, val | (1 << 25));
  4962. }
  4963. /* Reprobe ASF enable state. */
  4964. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4965. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4966. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4967. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4968. u32 nic_cfg;
  4969. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4970. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4971. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4972. tp->last_event_jiffies = jiffies;
  4973. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4974. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4975. }
  4976. }
  4977. return 0;
  4978. }
  4979. /* tp->lock is held. */
  4980. static void tg3_stop_fw(struct tg3 *tp)
  4981. {
  4982. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4983. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4984. /* Wait for RX cpu to ACK the previous event. */
  4985. tg3_wait_for_event_ack(tp);
  4986. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4987. tg3_generate_fw_event(tp);
  4988. /* Wait for RX cpu to ACK this event. */
  4989. tg3_wait_for_event_ack(tp);
  4990. }
  4991. }
  4992. /* tp->lock is held. */
  4993. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4994. {
  4995. int err;
  4996. tg3_stop_fw(tp);
  4997. tg3_write_sig_pre_reset(tp, kind);
  4998. tg3_abort_hw(tp, silent);
  4999. err = tg3_chip_reset(tp);
  5000. tg3_write_sig_legacy(tp, kind);
  5001. tg3_write_sig_post_reset(tp, kind);
  5002. if (err)
  5003. return err;
  5004. return 0;
  5005. }
  5006. #define TG3_FW_RELEASE_MAJOR 0x0
  5007. #define TG3_FW_RELASE_MINOR 0x0
  5008. #define TG3_FW_RELEASE_FIX 0x0
  5009. #define TG3_FW_START_ADDR 0x08000000
  5010. #define TG3_FW_TEXT_ADDR 0x08000000
  5011. #define TG3_FW_TEXT_LEN 0x9c0
  5012. #define TG3_FW_RODATA_ADDR 0x080009c0
  5013. #define TG3_FW_RODATA_LEN 0x60
  5014. #define TG3_FW_DATA_ADDR 0x08000a40
  5015. #define TG3_FW_DATA_LEN 0x20
  5016. #define TG3_FW_SBSS_ADDR 0x08000a60
  5017. #define TG3_FW_SBSS_LEN 0xc
  5018. #define TG3_FW_BSS_ADDR 0x08000a70
  5019. #define TG3_FW_BSS_LEN 0x10
  5020. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5021. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5022. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5023. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5024. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5025. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5026. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5027. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5028. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5029. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5030. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5031. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5032. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5033. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5034. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5035. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5036. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5037. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5038. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5039. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5040. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5041. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5042. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5043. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5044. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5045. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5046. 0, 0, 0, 0, 0, 0,
  5047. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5048. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5049. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5050. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5051. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5052. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5053. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5054. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5055. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5056. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5057. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5058. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5059. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5060. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5061. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5062. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5063. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5064. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5065. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5066. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5067. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5068. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5069. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5070. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5071. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5072. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5073. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5074. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5075. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5076. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5077. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5078. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5079. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5080. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5081. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5082. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5083. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5084. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5085. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5086. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5087. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5088. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5089. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5090. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5091. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5092. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5093. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5094. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5095. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5096. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5097. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5098. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5099. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5100. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5101. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5102. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5103. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5104. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5105. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5106. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5107. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5108. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5109. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5110. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5111. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5112. };
  5113. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5114. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5115. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5116. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5117. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5118. 0x00000000
  5119. };
  5120. #if 0 /* All zeros, don't eat up space with it. */
  5121. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5122. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5123. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5124. };
  5125. #endif
  5126. #define RX_CPU_SCRATCH_BASE 0x30000
  5127. #define RX_CPU_SCRATCH_SIZE 0x04000
  5128. #define TX_CPU_SCRATCH_BASE 0x34000
  5129. #define TX_CPU_SCRATCH_SIZE 0x04000
  5130. /* tp->lock is held. */
  5131. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5132. {
  5133. int i;
  5134. BUG_ON(offset == TX_CPU_BASE &&
  5135. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5137. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5138. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5139. return 0;
  5140. }
  5141. if (offset == RX_CPU_BASE) {
  5142. for (i = 0; i < 10000; i++) {
  5143. tw32(offset + CPU_STATE, 0xffffffff);
  5144. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5145. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5146. break;
  5147. }
  5148. tw32(offset + CPU_STATE, 0xffffffff);
  5149. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5150. udelay(10);
  5151. } else {
  5152. for (i = 0; i < 10000; i++) {
  5153. tw32(offset + CPU_STATE, 0xffffffff);
  5154. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5155. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5156. break;
  5157. }
  5158. }
  5159. if (i >= 10000) {
  5160. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5161. "and %s CPU\n",
  5162. tp->dev->name,
  5163. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5164. return -ENODEV;
  5165. }
  5166. /* Clear firmware's nvram arbitration. */
  5167. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5168. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5169. return 0;
  5170. }
  5171. struct fw_info {
  5172. unsigned int text_base;
  5173. unsigned int text_len;
  5174. const u32 *text_data;
  5175. unsigned int rodata_base;
  5176. unsigned int rodata_len;
  5177. const u32 *rodata_data;
  5178. unsigned int data_base;
  5179. unsigned int data_len;
  5180. const u32 *data_data;
  5181. };
  5182. /* tp->lock is held. */
  5183. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5184. int cpu_scratch_size, struct fw_info *info)
  5185. {
  5186. int err, lock_err, i;
  5187. void (*write_op)(struct tg3 *, u32, u32);
  5188. if (cpu_base == TX_CPU_BASE &&
  5189. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5190. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5191. "TX cpu firmware on %s which is 5705.\n",
  5192. tp->dev->name);
  5193. return -EINVAL;
  5194. }
  5195. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5196. write_op = tg3_write_mem;
  5197. else
  5198. write_op = tg3_write_indirect_reg32;
  5199. /* It is possible that bootcode is still loading at this point.
  5200. * Get the nvram lock first before halting the cpu.
  5201. */
  5202. lock_err = tg3_nvram_lock(tp);
  5203. err = tg3_halt_cpu(tp, cpu_base);
  5204. if (!lock_err)
  5205. tg3_nvram_unlock(tp);
  5206. if (err)
  5207. goto out;
  5208. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5209. write_op(tp, cpu_scratch_base + i, 0);
  5210. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5211. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5212. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5213. write_op(tp, (cpu_scratch_base +
  5214. (info->text_base & 0xffff) +
  5215. (i * sizeof(u32))),
  5216. (info->text_data ?
  5217. info->text_data[i] : 0));
  5218. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5219. write_op(tp, (cpu_scratch_base +
  5220. (info->rodata_base & 0xffff) +
  5221. (i * sizeof(u32))),
  5222. (info->rodata_data ?
  5223. info->rodata_data[i] : 0));
  5224. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5225. write_op(tp, (cpu_scratch_base +
  5226. (info->data_base & 0xffff) +
  5227. (i * sizeof(u32))),
  5228. (info->data_data ?
  5229. info->data_data[i] : 0));
  5230. err = 0;
  5231. out:
  5232. return err;
  5233. }
  5234. /* tp->lock is held. */
  5235. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5236. {
  5237. struct fw_info info;
  5238. int err, i;
  5239. info.text_base = TG3_FW_TEXT_ADDR;
  5240. info.text_len = TG3_FW_TEXT_LEN;
  5241. info.text_data = &tg3FwText[0];
  5242. info.rodata_base = TG3_FW_RODATA_ADDR;
  5243. info.rodata_len = TG3_FW_RODATA_LEN;
  5244. info.rodata_data = &tg3FwRodata[0];
  5245. info.data_base = TG3_FW_DATA_ADDR;
  5246. info.data_len = TG3_FW_DATA_LEN;
  5247. info.data_data = NULL;
  5248. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5249. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5250. &info);
  5251. if (err)
  5252. return err;
  5253. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5254. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5255. &info);
  5256. if (err)
  5257. return err;
  5258. /* Now startup only the RX cpu. */
  5259. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5260. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5261. for (i = 0; i < 5; i++) {
  5262. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5263. break;
  5264. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5265. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5266. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5267. udelay(1000);
  5268. }
  5269. if (i >= 5) {
  5270. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5271. "to set RX CPU PC, is %08x should be %08x\n",
  5272. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5273. TG3_FW_TEXT_ADDR);
  5274. return -ENODEV;
  5275. }
  5276. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5277. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5278. return 0;
  5279. }
  5280. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5281. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5282. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5283. #define TG3_TSO_FW_START_ADDR 0x08000000
  5284. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5285. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5286. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5287. #define TG3_TSO_FW_RODATA_LEN 0x60
  5288. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5289. #define TG3_TSO_FW_DATA_LEN 0x30
  5290. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5291. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5292. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5293. #define TG3_TSO_FW_BSS_LEN 0x894
  5294. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5295. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5296. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5297. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5298. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5299. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5300. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5301. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5302. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5303. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5304. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5305. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5306. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5307. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5308. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5309. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5310. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5311. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5312. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5313. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5314. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5315. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5316. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5317. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5318. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5319. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5320. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5321. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5322. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5323. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5324. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5325. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5326. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5327. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5328. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5329. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5330. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5331. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5332. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5333. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5334. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5335. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5336. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5337. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5338. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5339. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5340. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5341. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5342. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5343. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5344. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5345. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5346. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5347. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5348. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5349. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5350. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5351. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5352. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5353. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5354. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5355. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5356. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5357. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5358. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5359. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5360. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5361. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5362. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5363. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5364. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5365. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5366. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5367. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5368. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5369. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5370. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5371. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5372. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5373. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5374. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5375. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5376. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5377. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5378. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5379. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5380. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5381. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5382. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5383. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5384. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5385. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5386. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5387. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5388. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5389. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5390. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5391. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5392. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5393. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5394. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5395. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5396. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5397. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5398. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5399. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5400. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5401. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5402. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5403. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5404. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5405. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5406. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5407. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5408. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5409. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5410. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5411. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5412. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5413. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5414. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5415. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5416. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5417. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5418. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5419. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5420. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5421. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5422. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5423. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5424. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5425. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5426. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5427. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5428. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5429. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5430. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5431. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5432. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5433. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5434. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5435. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5436. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5437. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5438. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5439. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5440. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5441. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5442. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5443. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5444. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5445. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5446. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5447. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5448. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5449. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5450. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5451. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5452. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5453. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5454. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5455. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5456. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5457. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5458. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5459. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5460. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5461. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5462. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5463. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5464. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5465. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5466. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5467. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5468. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5469. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5470. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5471. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5472. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5473. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5474. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5475. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5476. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5477. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5478. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5479. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5480. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5481. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5482. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5483. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5484. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5485. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5486. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5487. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5488. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5489. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5490. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5491. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5492. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5493. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5494. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5495. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5496. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5497. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5498. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5499. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5500. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5501. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5502. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5503. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5504. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5505. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5506. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5507. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5508. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5509. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5510. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5511. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5512. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5513. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5514. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5515. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5516. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5517. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5518. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5519. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5520. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5521. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5522. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5523. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5524. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5525. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5526. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5527. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5528. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5529. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5530. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5531. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5532. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5533. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5534. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5535. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5536. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5537. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5538. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5539. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5540. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5541. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5542. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5543. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5544. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5545. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5546. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5547. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5548. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5549. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5550. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5551. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5552. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5553. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5554. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5555. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5556. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5557. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5558. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5559. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5560. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5561. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5562. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5563. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5564. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5565. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5566. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5567. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5568. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5569. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5570. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5571. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5572. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5573. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5574. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5575. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5576. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5577. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5578. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5579. };
  5580. static const u32 tg3TsoFwRodata[] = {
  5581. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5582. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5583. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5584. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5585. 0x00000000,
  5586. };
  5587. static const u32 tg3TsoFwData[] = {
  5588. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5589. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5590. 0x00000000,
  5591. };
  5592. /* 5705 needs a special version of the TSO firmware. */
  5593. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5594. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5595. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5596. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5597. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5598. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5599. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5600. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5601. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5602. #define TG3_TSO5_FW_DATA_LEN 0x20
  5603. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5604. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5605. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5606. #define TG3_TSO5_FW_BSS_LEN 0x88
  5607. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5608. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5609. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5610. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5611. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5612. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5613. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5614. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5615. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5616. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5617. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5618. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5619. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5620. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5621. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5622. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5623. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5624. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5625. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5626. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5627. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5628. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5629. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5630. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5631. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5632. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5633. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5634. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5635. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5636. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5637. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5638. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5639. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5640. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5641. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5642. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5643. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5644. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5645. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5646. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5647. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5648. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5649. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5650. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5651. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5652. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5653. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5654. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5655. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5656. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5657. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5658. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5659. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5660. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5661. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5662. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5663. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5664. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5665. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5666. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5667. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5668. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5669. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5670. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5671. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5672. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5673. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5674. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5675. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5676. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5677. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5678. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5679. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5680. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5681. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5682. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5683. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5684. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5685. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5686. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5687. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5688. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5689. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5690. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5691. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5692. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5693. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5694. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5695. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5696. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5697. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5698. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5699. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5700. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5701. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5702. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5703. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5704. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5705. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5706. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5707. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5708. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5709. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5710. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5711. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5712. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5713. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5714. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5715. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5716. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5717. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5718. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5719. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5720. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5721. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5722. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5723. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5724. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5725. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5726. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5727. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5728. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5729. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5730. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5731. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5732. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5733. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5734. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5735. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5736. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5737. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5738. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5739. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5740. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5741. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5742. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5743. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5744. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5745. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5746. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5747. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5748. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5749. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5750. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5751. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5752. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5753. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5754. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5755. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5756. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5757. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5758. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5759. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5760. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5761. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5762. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5763. 0x00000000, 0x00000000, 0x00000000,
  5764. };
  5765. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5766. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5767. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5768. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5769. 0x00000000, 0x00000000, 0x00000000,
  5770. };
  5771. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5772. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5773. 0x00000000, 0x00000000, 0x00000000,
  5774. };
  5775. /* tp->lock is held. */
  5776. static int tg3_load_tso_firmware(struct tg3 *tp)
  5777. {
  5778. struct fw_info info;
  5779. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5780. int err, i;
  5781. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5782. return 0;
  5783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5784. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5785. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5786. info.text_data = &tg3Tso5FwText[0];
  5787. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5788. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5789. info.rodata_data = &tg3Tso5FwRodata[0];
  5790. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5791. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5792. info.data_data = &tg3Tso5FwData[0];
  5793. cpu_base = RX_CPU_BASE;
  5794. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5795. cpu_scratch_size = (info.text_len +
  5796. info.rodata_len +
  5797. info.data_len +
  5798. TG3_TSO5_FW_SBSS_LEN +
  5799. TG3_TSO5_FW_BSS_LEN);
  5800. } else {
  5801. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5802. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5803. info.text_data = &tg3TsoFwText[0];
  5804. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5805. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5806. info.rodata_data = &tg3TsoFwRodata[0];
  5807. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5808. info.data_len = TG3_TSO_FW_DATA_LEN;
  5809. info.data_data = &tg3TsoFwData[0];
  5810. cpu_base = TX_CPU_BASE;
  5811. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5812. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5813. }
  5814. err = tg3_load_firmware_cpu(tp, cpu_base,
  5815. cpu_scratch_base, cpu_scratch_size,
  5816. &info);
  5817. if (err)
  5818. return err;
  5819. /* Now startup the cpu. */
  5820. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5821. tw32_f(cpu_base + CPU_PC, info.text_base);
  5822. for (i = 0; i < 5; i++) {
  5823. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5824. break;
  5825. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5826. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5827. tw32_f(cpu_base + CPU_PC, info.text_base);
  5828. udelay(1000);
  5829. }
  5830. if (i >= 5) {
  5831. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5832. "to set CPU PC, is %08x should be %08x\n",
  5833. tp->dev->name, tr32(cpu_base + CPU_PC),
  5834. info.text_base);
  5835. return -ENODEV;
  5836. }
  5837. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5838. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5839. return 0;
  5840. }
  5841. /* tp->lock is held. */
  5842. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5843. {
  5844. u32 addr_high, addr_low;
  5845. int i;
  5846. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5847. tp->dev->dev_addr[1]);
  5848. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5849. (tp->dev->dev_addr[3] << 16) |
  5850. (tp->dev->dev_addr[4] << 8) |
  5851. (tp->dev->dev_addr[5] << 0));
  5852. for (i = 0; i < 4; i++) {
  5853. if (i == 1 && skip_mac_1)
  5854. continue;
  5855. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5856. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5857. }
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5860. for (i = 0; i < 12; i++) {
  5861. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5862. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5863. }
  5864. }
  5865. addr_high = (tp->dev->dev_addr[0] +
  5866. tp->dev->dev_addr[1] +
  5867. tp->dev->dev_addr[2] +
  5868. tp->dev->dev_addr[3] +
  5869. tp->dev->dev_addr[4] +
  5870. tp->dev->dev_addr[5]) &
  5871. TX_BACKOFF_SEED_MASK;
  5872. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5873. }
  5874. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5875. {
  5876. struct tg3 *tp = netdev_priv(dev);
  5877. struct sockaddr *addr = p;
  5878. int err = 0, skip_mac_1 = 0;
  5879. if (!is_valid_ether_addr(addr->sa_data))
  5880. return -EINVAL;
  5881. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5882. if (!netif_running(dev))
  5883. return 0;
  5884. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5885. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5886. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5887. addr0_low = tr32(MAC_ADDR_0_LOW);
  5888. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5889. addr1_low = tr32(MAC_ADDR_1_LOW);
  5890. /* Skip MAC addr 1 if ASF is using it. */
  5891. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5892. !(addr1_high == 0 && addr1_low == 0))
  5893. skip_mac_1 = 1;
  5894. }
  5895. spin_lock_bh(&tp->lock);
  5896. __tg3_set_mac_addr(tp, skip_mac_1);
  5897. spin_unlock_bh(&tp->lock);
  5898. return err;
  5899. }
  5900. /* tp->lock is held. */
  5901. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5902. dma_addr_t mapping, u32 maxlen_flags,
  5903. u32 nic_addr)
  5904. {
  5905. tg3_write_mem(tp,
  5906. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5907. ((u64) mapping >> 32));
  5908. tg3_write_mem(tp,
  5909. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5910. ((u64) mapping & 0xffffffff));
  5911. tg3_write_mem(tp,
  5912. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5913. maxlen_flags);
  5914. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5915. tg3_write_mem(tp,
  5916. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5917. nic_addr);
  5918. }
  5919. static void __tg3_set_rx_mode(struct net_device *);
  5920. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5921. {
  5922. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5923. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5924. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5925. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5926. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5927. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5928. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5929. }
  5930. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5931. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5932. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5933. u32 val = ec->stats_block_coalesce_usecs;
  5934. if (!netif_carrier_ok(tp->dev))
  5935. val = 0;
  5936. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5937. }
  5938. }
  5939. /* tp->lock is held. */
  5940. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5941. {
  5942. u32 val, rdmac_mode;
  5943. int i, err, limit;
  5944. tg3_disable_ints(tp);
  5945. tg3_stop_fw(tp);
  5946. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5947. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5948. tg3_abort_hw(tp, 1);
  5949. }
  5950. if (reset_phy &&
  5951. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5952. tg3_phy_reset(tp);
  5953. err = tg3_chip_reset(tp);
  5954. if (err)
  5955. return err;
  5956. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5957. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5958. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5959. val = tr32(TG3_CPMU_CTRL);
  5960. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5961. tw32(TG3_CPMU_CTRL, val);
  5962. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5963. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5964. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5965. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5966. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5967. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5968. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5969. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5970. val = tr32(TG3_CPMU_HST_ACC);
  5971. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5972. val |= CPMU_HST_ACC_MACCLK_6_25;
  5973. tw32(TG3_CPMU_HST_ACC, val);
  5974. }
  5975. /* This works around an issue with Athlon chipsets on
  5976. * B3 tigon3 silicon. This bit has no effect on any
  5977. * other revision. But do not set this on PCI Express
  5978. * chips and don't even touch the clocks if the CPMU is present.
  5979. */
  5980. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5981. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5982. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5983. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5984. }
  5985. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5986. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5987. val = tr32(TG3PCI_PCISTATE);
  5988. val |= PCISTATE_RETRY_SAME_DMA;
  5989. tw32(TG3PCI_PCISTATE, val);
  5990. }
  5991. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5992. /* Allow reads and writes to the
  5993. * APE register and memory space.
  5994. */
  5995. val = tr32(TG3PCI_PCISTATE);
  5996. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5997. PCISTATE_ALLOW_APE_SHMEM_WR;
  5998. tw32(TG3PCI_PCISTATE, val);
  5999. }
  6000. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6001. /* Enable some hw fixes. */
  6002. val = tr32(TG3PCI_MSI_DATA);
  6003. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6004. tw32(TG3PCI_MSI_DATA, val);
  6005. }
  6006. /* Descriptor ring init may make accesses to the
  6007. * NIC SRAM area to setup the TX descriptors, so we
  6008. * can only do this after the hardware has been
  6009. * successfully reset.
  6010. */
  6011. err = tg3_init_rings(tp);
  6012. if (err)
  6013. return err;
  6014. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6015. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6016. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6017. /* This value is determined during the probe time DMA
  6018. * engine test, tg3_test_dma.
  6019. */
  6020. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6021. }
  6022. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6023. GRC_MODE_4X_NIC_SEND_RINGS |
  6024. GRC_MODE_NO_TX_PHDR_CSUM |
  6025. GRC_MODE_NO_RX_PHDR_CSUM);
  6026. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6027. /* Pseudo-header checksum is done by hardware logic and not
  6028. * the offload processers, so make the chip do the pseudo-
  6029. * header checksums on receive. For transmit it is more
  6030. * convenient to do the pseudo-header checksum in software
  6031. * as Linux does that on transmit for us in all cases.
  6032. */
  6033. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6034. tw32(GRC_MODE,
  6035. tp->grc_mode |
  6036. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6037. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6038. val = tr32(GRC_MISC_CFG);
  6039. val &= ~0xff;
  6040. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6041. tw32(GRC_MISC_CFG, val);
  6042. /* Initialize MBUF/DESC pool. */
  6043. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6044. /* Do nothing. */
  6045. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6046. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6048. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6049. else
  6050. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6051. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6052. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6053. }
  6054. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6055. int fw_len;
  6056. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6057. TG3_TSO5_FW_RODATA_LEN +
  6058. TG3_TSO5_FW_DATA_LEN +
  6059. TG3_TSO5_FW_SBSS_LEN +
  6060. TG3_TSO5_FW_BSS_LEN);
  6061. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6062. tw32(BUFMGR_MB_POOL_ADDR,
  6063. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6064. tw32(BUFMGR_MB_POOL_SIZE,
  6065. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6066. }
  6067. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6068. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6069. tp->bufmgr_config.mbuf_read_dma_low_water);
  6070. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6071. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6072. tw32(BUFMGR_MB_HIGH_WATER,
  6073. tp->bufmgr_config.mbuf_high_water);
  6074. } else {
  6075. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6076. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6077. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6078. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6079. tw32(BUFMGR_MB_HIGH_WATER,
  6080. tp->bufmgr_config.mbuf_high_water_jumbo);
  6081. }
  6082. tw32(BUFMGR_DMA_LOW_WATER,
  6083. tp->bufmgr_config.dma_low_water);
  6084. tw32(BUFMGR_DMA_HIGH_WATER,
  6085. tp->bufmgr_config.dma_high_water);
  6086. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6087. for (i = 0; i < 2000; i++) {
  6088. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6089. break;
  6090. udelay(10);
  6091. }
  6092. if (i >= 2000) {
  6093. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6094. tp->dev->name);
  6095. return -ENODEV;
  6096. }
  6097. /* Setup replenish threshold. */
  6098. val = tp->rx_pending / 8;
  6099. if (val == 0)
  6100. val = 1;
  6101. else if (val > tp->rx_std_max_post)
  6102. val = tp->rx_std_max_post;
  6103. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6104. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6105. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6106. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6107. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6108. }
  6109. tw32(RCVBDI_STD_THRESH, val);
  6110. /* Initialize TG3_BDINFO's at:
  6111. * RCVDBDI_STD_BD: standard eth size rx ring
  6112. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6113. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6114. *
  6115. * like so:
  6116. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6117. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6118. * ring attribute flags
  6119. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6120. *
  6121. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6122. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6123. *
  6124. * The size of each ring is fixed in the firmware, but the location is
  6125. * configurable.
  6126. */
  6127. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6128. ((u64) tp->rx_std_mapping >> 32));
  6129. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6130. ((u64) tp->rx_std_mapping & 0xffffffff));
  6131. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6132. NIC_SRAM_RX_BUFFER_DESC);
  6133. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6134. * configs on 5705.
  6135. */
  6136. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6137. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6138. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6139. } else {
  6140. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6141. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6142. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6143. BDINFO_FLAGS_DISABLED);
  6144. /* Setup replenish threshold. */
  6145. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6146. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6147. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6148. ((u64) tp->rx_jumbo_mapping >> 32));
  6149. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6150. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6151. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6152. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6153. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6154. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6155. } else {
  6156. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6157. BDINFO_FLAGS_DISABLED);
  6158. }
  6159. }
  6160. /* There is only one send ring on 5705/5750, no need to explicitly
  6161. * disable the others.
  6162. */
  6163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6164. /* Clear out send RCB ring in SRAM. */
  6165. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6166. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6167. BDINFO_FLAGS_DISABLED);
  6168. }
  6169. tp->tx_prod = 0;
  6170. tp->tx_cons = 0;
  6171. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6172. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6173. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6174. tp->tx_desc_mapping,
  6175. (TG3_TX_RING_SIZE <<
  6176. BDINFO_FLAGS_MAXLEN_SHIFT),
  6177. NIC_SRAM_TX_BUFFER_DESC);
  6178. /* There is only one receive return ring on 5705/5750, no need
  6179. * to explicitly disable the others.
  6180. */
  6181. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6182. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6183. i += TG3_BDINFO_SIZE) {
  6184. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6185. BDINFO_FLAGS_DISABLED);
  6186. }
  6187. }
  6188. tp->rx_rcb_ptr = 0;
  6189. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6190. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6191. tp->rx_rcb_mapping,
  6192. (TG3_RX_RCB_RING_SIZE(tp) <<
  6193. BDINFO_FLAGS_MAXLEN_SHIFT),
  6194. 0);
  6195. tp->rx_std_ptr = tp->rx_pending;
  6196. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6197. tp->rx_std_ptr);
  6198. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6199. tp->rx_jumbo_pending : 0;
  6200. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6201. tp->rx_jumbo_ptr);
  6202. /* Initialize MAC address and backoff seed. */
  6203. __tg3_set_mac_addr(tp, 0);
  6204. /* MTU + ethernet header + FCS + optional VLAN tag */
  6205. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6206. /* The slot time is changed by tg3_setup_phy if we
  6207. * run at gigabit with half duplex.
  6208. */
  6209. tw32(MAC_TX_LENGTHS,
  6210. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6211. (6 << TX_LENGTHS_IPG_SHIFT) |
  6212. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6213. /* Receive rules. */
  6214. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6215. tw32(RCVLPC_CONFIG, 0x0181);
  6216. /* Calculate RDMAC_MODE setting early, we need it to determine
  6217. * the RCVLPC_STATE_ENABLE mask.
  6218. */
  6219. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6220. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6221. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6222. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6223. RDMAC_MODE_LNGREAD_ENAB);
  6224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6226. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6227. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6228. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6229. /* If statement applies to 5705 and 5750 PCI devices only */
  6230. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6231. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6232. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6233. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6235. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6236. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6237. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6238. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6239. }
  6240. }
  6241. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6242. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6243. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6244. rdmac_mode |= (1 << 27);
  6245. /* Receive/send statistics. */
  6246. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6247. val = tr32(RCVLPC_STATS_ENABLE);
  6248. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6249. tw32(RCVLPC_STATS_ENABLE, val);
  6250. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6251. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6252. val = tr32(RCVLPC_STATS_ENABLE);
  6253. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6254. tw32(RCVLPC_STATS_ENABLE, val);
  6255. } else {
  6256. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6257. }
  6258. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6259. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6260. tw32(SNDDATAI_STATSCTRL,
  6261. (SNDDATAI_SCTRL_ENABLE |
  6262. SNDDATAI_SCTRL_FASTUPD));
  6263. /* Setup host coalescing engine. */
  6264. tw32(HOSTCC_MODE, 0);
  6265. for (i = 0; i < 2000; i++) {
  6266. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6267. break;
  6268. udelay(10);
  6269. }
  6270. __tg3_set_coalesce(tp, &tp->coal);
  6271. /* set status block DMA address */
  6272. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6273. ((u64) tp->status_mapping >> 32));
  6274. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6275. ((u64) tp->status_mapping & 0xffffffff));
  6276. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6277. /* Status/statistics block address. See tg3_timer,
  6278. * the tg3_periodic_fetch_stats call there, and
  6279. * tg3_get_stats to see how this works for 5705/5750 chips.
  6280. */
  6281. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6282. ((u64) tp->stats_mapping >> 32));
  6283. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6284. ((u64) tp->stats_mapping & 0xffffffff));
  6285. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6286. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6287. }
  6288. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6289. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6290. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6291. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6292. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6293. /* Clear statistics/status block in chip, and status block in ram. */
  6294. for (i = NIC_SRAM_STATS_BLK;
  6295. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6296. i += sizeof(u32)) {
  6297. tg3_write_mem(tp, i, 0);
  6298. udelay(40);
  6299. }
  6300. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6301. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6302. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6303. /* reset to prevent losing 1st rx packet intermittently */
  6304. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6305. udelay(10);
  6306. }
  6307. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6308. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6309. else
  6310. tp->mac_mode = 0;
  6311. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6312. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6313. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6314. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6315. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6316. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6317. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6318. udelay(40);
  6319. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6320. * If TG3_FLG2_IS_NIC is zero, we should read the
  6321. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6322. * whether used as inputs or outputs, are set by boot code after
  6323. * reset.
  6324. */
  6325. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6326. u32 gpio_mask;
  6327. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6328. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6329. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6331. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6332. GRC_LCLCTRL_GPIO_OUTPUT3;
  6333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6334. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6335. tp->grc_local_ctrl &= ~gpio_mask;
  6336. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6337. /* GPIO1 must be driven high for eeprom write protect */
  6338. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6339. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6340. GRC_LCLCTRL_GPIO_OUTPUT1);
  6341. }
  6342. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6343. udelay(100);
  6344. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6345. tp->last_tag = 0;
  6346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6347. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6348. udelay(40);
  6349. }
  6350. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6351. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6352. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6353. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6354. WDMAC_MODE_LNGREAD_ENAB);
  6355. /* If statement applies to 5705 and 5750 PCI devices only */
  6356. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6357. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6359. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6360. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6361. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6362. /* nothing */
  6363. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6364. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6365. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6366. val |= WDMAC_MODE_RX_ACCEL;
  6367. }
  6368. }
  6369. /* Enable host coalescing bug fix */
  6370. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6371. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6372. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6373. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6374. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6375. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6376. tw32_f(WDMAC_MODE, val);
  6377. udelay(40);
  6378. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6379. u16 pcix_cmd;
  6380. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6381. &pcix_cmd);
  6382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6383. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6384. pcix_cmd |= PCI_X_CMD_READ_2K;
  6385. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6386. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6387. pcix_cmd |= PCI_X_CMD_READ_2K;
  6388. }
  6389. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6390. pcix_cmd);
  6391. }
  6392. tw32_f(RDMAC_MODE, rdmac_mode);
  6393. udelay(40);
  6394. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6395. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6396. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6398. tw32(SNDDATAC_MODE,
  6399. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6400. else
  6401. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6402. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6403. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6404. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6405. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6406. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6407. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6408. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6409. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6410. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6411. err = tg3_load_5701_a0_firmware_fix(tp);
  6412. if (err)
  6413. return err;
  6414. }
  6415. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6416. err = tg3_load_tso_firmware(tp);
  6417. if (err)
  6418. return err;
  6419. }
  6420. tp->tx_mode = TX_MODE_ENABLE;
  6421. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6422. udelay(100);
  6423. tp->rx_mode = RX_MODE_ENABLE;
  6424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6428. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6429. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6430. udelay(10);
  6431. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6432. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6433. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6434. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6435. udelay(10);
  6436. }
  6437. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6438. udelay(10);
  6439. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6440. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6441. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6442. /* Set drive transmission level to 1.2V */
  6443. /* only if the signal pre-emphasis bit is not set */
  6444. val = tr32(MAC_SERDES_CFG);
  6445. val &= 0xfffff000;
  6446. val |= 0x880;
  6447. tw32(MAC_SERDES_CFG, val);
  6448. }
  6449. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6450. tw32(MAC_SERDES_CFG, 0x616000);
  6451. }
  6452. /* Prevent chip from dropping frames when flow control
  6453. * is enabled.
  6454. */
  6455. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6457. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6458. /* Use hardware link auto-negotiation */
  6459. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6460. }
  6461. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6462. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6463. u32 tmp;
  6464. tmp = tr32(SERDES_RX_CTRL);
  6465. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6466. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6467. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6468. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6469. }
  6470. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6471. if (tp->link_config.phy_is_low_power) {
  6472. tp->link_config.phy_is_low_power = 0;
  6473. tp->link_config.speed = tp->link_config.orig_speed;
  6474. tp->link_config.duplex = tp->link_config.orig_duplex;
  6475. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6476. }
  6477. err = tg3_setup_phy(tp, 0);
  6478. if (err)
  6479. return err;
  6480. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6481. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6482. u32 tmp;
  6483. /* Clear CRC stats. */
  6484. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6485. tg3_writephy(tp, MII_TG3_TEST1,
  6486. tmp | MII_TG3_TEST1_CRC_EN);
  6487. tg3_readphy(tp, 0x14, &tmp);
  6488. }
  6489. }
  6490. }
  6491. __tg3_set_rx_mode(tp->dev);
  6492. /* Initialize receive rules. */
  6493. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6494. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6495. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6496. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6497. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6498. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6499. limit = 8;
  6500. else
  6501. limit = 16;
  6502. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6503. limit -= 4;
  6504. switch (limit) {
  6505. case 16:
  6506. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6507. case 15:
  6508. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6509. case 14:
  6510. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6511. case 13:
  6512. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6513. case 12:
  6514. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6515. case 11:
  6516. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6517. case 10:
  6518. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6519. case 9:
  6520. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6521. case 8:
  6522. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6523. case 7:
  6524. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6525. case 6:
  6526. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6527. case 5:
  6528. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6529. case 4:
  6530. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6531. case 3:
  6532. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6533. case 2:
  6534. case 1:
  6535. default:
  6536. break;
  6537. }
  6538. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6539. /* Write our heartbeat update interval to APE. */
  6540. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6541. APE_HOST_HEARTBEAT_INT_DISABLE);
  6542. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6543. return 0;
  6544. }
  6545. /* Called at device open time to get the chip ready for
  6546. * packet processing. Invoked with tp->lock held.
  6547. */
  6548. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6549. {
  6550. tg3_switch_clocks(tp);
  6551. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6552. return tg3_reset_hw(tp, reset_phy);
  6553. }
  6554. #define TG3_STAT_ADD32(PSTAT, REG) \
  6555. do { u32 __val = tr32(REG); \
  6556. (PSTAT)->low += __val; \
  6557. if ((PSTAT)->low < __val) \
  6558. (PSTAT)->high += 1; \
  6559. } while (0)
  6560. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6561. {
  6562. struct tg3_hw_stats *sp = tp->hw_stats;
  6563. if (!netif_carrier_ok(tp->dev))
  6564. return;
  6565. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6566. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6567. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6568. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6569. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6570. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6571. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6572. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6573. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6574. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6575. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6576. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6577. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6578. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6579. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6580. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6581. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6582. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6583. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6584. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6585. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6586. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6587. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6588. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6589. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6590. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6591. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6592. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6593. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6594. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6595. }
  6596. static void tg3_timer(unsigned long __opaque)
  6597. {
  6598. struct tg3 *tp = (struct tg3 *) __opaque;
  6599. if (tp->irq_sync)
  6600. goto restart_timer;
  6601. spin_lock(&tp->lock);
  6602. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6603. /* All of this garbage is because when using non-tagged
  6604. * IRQ status the mailbox/status_block protocol the chip
  6605. * uses with the cpu is race prone.
  6606. */
  6607. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6608. tw32(GRC_LOCAL_CTRL,
  6609. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6610. } else {
  6611. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6612. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6613. }
  6614. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6615. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6616. spin_unlock(&tp->lock);
  6617. schedule_work(&tp->reset_task);
  6618. return;
  6619. }
  6620. }
  6621. /* This part only runs once per second. */
  6622. if (!--tp->timer_counter) {
  6623. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6624. tg3_periodic_fetch_stats(tp);
  6625. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6626. u32 mac_stat;
  6627. int phy_event;
  6628. mac_stat = tr32(MAC_STATUS);
  6629. phy_event = 0;
  6630. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6631. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6632. phy_event = 1;
  6633. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6634. phy_event = 1;
  6635. if (phy_event)
  6636. tg3_setup_phy(tp, 0);
  6637. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6638. u32 mac_stat = tr32(MAC_STATUS);
  6639. int need_setup = 0;
  6640. if (netif_carrier_ok(tp->dev) &&
  6641. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6642. need_setup = 1;
  6643. }
  6644. if (! netif_carrier_ok(tp->dev) &&
  6645. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6646. MAC_STATUS_SIGNAL_DET))) {
  6647. need_setup = 1;
  6648. }
  6649. if (need_setup) {
  6650. if (!tp->serdes_counter) {
  6651. tw32_f(MAC_MODE,
  6652. (tp->mac_mode &
  6653. ~MAC_MODE_PORT_MODE_MASK));
  6654. udelay(40);
  6655. tw32_f(MAC_MODE, tp->mac_mode);
  6656. udelay(40);
  6657. }
  6658. tg3_setup_phy(tp, 0);
  6659. }
  6660. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6661. tg3_serdes_parallel_detect(tp);
  6662. tp->timer_counter = tp->timer_multiplier;
  6663. }
  6664. /* Heartbeat is only sent once every 2 seconds.
  6665. *
  6666. * The heartbeat is to tell the ASF firmware that the host
  6667. * driver is still alive. In the event that the OS crashes,
  6668. * ASF needs to reset the hardware to free up the FIFO space
  6669. * that may be filled with rx packets destined for the host.
  6670. * If the FIFO is full, ASF will no longer function properly.
  6671. *
  6672. * Unintended resets have been reported on real time kernels
  6673. * where the timer doesn't run on time. Netpoll will also have
  6674. * same problem.
  6675. *
  6676. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6677. * to check the ring condition when the heartbeat is expiring
  6678. * before doing the reset. This will prevent most unintended
  6679. * resets.
  6680. */
  6681. if (!--tp->asf_counter) {
  6682. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6683. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6684. tg3_wait_for_event_ack(tp);
  6685. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6686. FWCMD_NICDRV_ALIVE3);
  6687. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6688. /* 5 seconds timeout */
  6689. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6690. tg3_generate_fw_event(tp);
  6691. }
  6692. tp->asf_counter = tp->asf_multiplier;
  6693. }
  6694. spin_unlock(&tp->lock);
  6695. restart_timer:
  6696. tp->timer.expires = jiffies + tp->timer_offset;
  6697. add_timer(&tp->timer);
  6698. }
  6699. static int tg3_request_irq(struct tg3 *tp)
  6700. {
  6701. irq_handler_t fn;
  6702. unsigned long flags;
  6703. struct net_device *dev = tp->dev;
  6704. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6705. fn = tg3_msi;
  6706. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6707. fn = tg3_msi_1shot;
  6708. flags = IRQF_SAMPLE_RANDOM;
  6709. } else {
  6710. fn = tg3_interrupt;
  6711. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6712. fn = tg3_interrupt_tagged;
  6713. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6714. }
  6715. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6716. }
  6717. static int tg3_test_interrupt(struct tg3 *tp)
  6718. {
  6719. struct net_device *dev = tp->dev;
  6720. int err, i, intr_ok = 0;
  6721. if (!netif_running(dev))
  6722. return -ENODEV;
  6723. tg3_disable_ints(tp);
  6724. free_irq(tp->pdev->irq, dev);
  6725. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6726. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6727. if (err)
  6728. return err;
  6729. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6730. tg3_enable_ints(tp);
  6731. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6732. HOSTCC_MODE_NOW);
  6733. for (i = 0; i < 5; i++) {
  6734. u32 int_mbox, misc_host_ctrl;
  6735. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6736. TG3_64BIT_REG_LOW);
  6737. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6738. if ((int_mbox != 0) ||
  6739. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6740. intr_ok = 1;
  6741. break;
  6742. }
  6743. msleep(10);
  6744. }
  6745. tg3_disable_ints(tp);
  6746. free_irq(tp->pdev->irq, dev);
  6747. err = tg3_request_irq(tp);
  6748. if (err)
  6749. return err;
  6750. if (intr_ok)
  6751. return 0;
  6752. return -EIO;
  6753. }
  6754. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6755. * successfully restored
  6756. */
  6757. static int tg3_test_msi(struct tg3 *tp)
  6758. {
  6759. struct net_device *dev = tp->dev;
  6760. int err;
  6761. u16 pci_cmd;
  6762. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6763. return 0;
  6764. /* Turn off SERR reporting in case MSI terminates with Master
  6765. * Abort.
  6766. */
  6767. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6768. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6769. pci_cmd & ~PCI_COMMAND_SERR);
  6770. err = tg3_test_interrupt(tp);
  6771. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6772. if (!err)
  6773. return 0;
  6774. /* other failures */
  6775. if (err != -EIO)
  6776. return err;
  6777. /* MSI test failed, go back to INTx mode */
  6778. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6779. "switching to INTx mode. Please report this failure to "
  6780. "the PCI maintainer and include system chipset information.\n",
  6781. tp->dev->name);
  6782. free_irq(tp->pdev->irq, dev);
  6783. pci_disable_msi(tp->pdev);
  6784. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6785. err = tg3_request_irq(tp);
  6786. if (err)
  6787. return err;
  6788. /* Need to reset the chip because the MSI cycle may have terminated
  6789. * with Master Abort.
  6790. */
  6791. tg3_full_lock(tp, 1);
  6792. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6793. err = tg3_init_hw(tp, 1);
  6794. tg3_full_unlock(tp);
  6795. if (err)
  6796. free_irq(tp->pdev->irq, dev);
  6797. return err;
  6798. }
  6799. static int tg3_open(struct net_device *dev)
  6800. {
  6801. struct tg3 *tp = netdev_priv(dev);
  6802. int err;
  6803. netif_carrier_off(tp->dev);
  6804. err = tg3_set_power_state(tp, PCI_D0);
  6805. if (err)
  6806. return err;
  6807. tg3_full_lock(tp, 0);
  6808. tg3_disable_ints(tp);
  6809. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6810. tg3_full_unlock(tp);
  6811. /* The placement of this call is tied
  6812. * to the setup and use of Host TX descriptors.
  6813. */
  6814. err = tg3_alloc_consistent(tp);
  6815. if (err)
  6816. return err;
  6817. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6818. /* All MSI supporting chips should support tagged
  6819. * status. Assert that this is the case.
  6820. */
  6821. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6822. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6823. "Not using MSI.\n", tp->dev->name);
  6824. } else if (pci_enable_msi(tp->pdev) == 0) {
  6825. u32 msi_mode;
  6826. msi_mode = tr32(MSGINT_MODE);
  6827. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6828. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6829. }
  6830. }
  6831. err = tg3_request_irq(tp);
  6832. if (err) {
  6833. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6834. pci_disable_msi(tp->pdev);
  6835. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6836. }
  6837. tg3_free_consistent(tp);
  6838. return err;
  6839. }
  6840. napi_enable(&tp->napi);
  6841. tg3_full_lock(tp, 0);
  6842. err = tg3_init_hw(tp, 1);
  6843. if (err) {
  6844. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6845. tg3_free_rings(tp);
  6846. } else {
  6847. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6848. tp->timer_offset = HZ;
  6849. else
  6850. tp->timer_offset = HZ / 10;
  6851. BUG_ON(tp->timer_offset > HZ);
  6852. tp->timer_counter = tp->timer_multiplier =
  6853. (HZ / tp->timer_offset);
  6854. tp->asf_counter = tp->asf_multiplier =
  6855. ((HZ / tp->timer_offset) * 2);
  6856. init_timer(&tp->timer);
  6857. tp->timer.expires = jiffies + tp->timer_offset;
  6858. tp->timer.data = (unsigned long) tp;
  6859. tp->timer.function = tg3_timer;
  6860. }
  6861. tg3_full_unlock(tp);
  6862. if (err) {
  6863. napi_disable(&tp->napi);
  6864. free_irq(tp->pdev->irq, dev);
  6865. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6866. pci_disable_msi(tp->pdev);
  6867. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6868. }
  6869. tg3_free_consistent(tp);
  6870. return err;
  6871. }
  6872. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6873. err = tg3_test_msi(tp);
  6874. if (err) {
  6875. tg3_full_lock(tp, 0);
  6876. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6877. pci_disable_msi(tp->pdev);
  6878. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6879. }
  6880. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6881. tg3_free_rings(tp);
  6882. tg3_free_consistent(tp);
  6883. tg3_full_unlock(tp);
  6884. napi_disable(&tp->napi);
  6885. return err;
  6886. }
  6887. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6888. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6889. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6890. tw32(PCIE_TRANSACTION_CFG,
  6891. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6892. }
  6893. }
  6894. }
  6895. tg3_phy_start(tp);
  6896. tg3_full_lock(tp, 0);
  6897. add_timer(&tp->timer);
  6898. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6899. tg3_enable_ints(tp);
  6900. tg3_full_unlock(tp);
  6901. netif_start_queue(dev);
  6902. return 0;
  6903. }
  6904. #if 0
  6905. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6906. {
  6907. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6908. u16 val16;
  6909. int i;
  6910. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6911. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6912. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6913. val16, val32);
  6914. /* MAC block */
  6915. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6916. tr32(MAC_MODE), tr32(MAC_STATUS));
  6917. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6918. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6919. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6920. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6921. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6922. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6923. /* Send data initiator control block */
  6924. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6925. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6926. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6927. tr32(SNDDATAI_STATSCTRL));
  6928. /* Send data completion control block */
  6929. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6930. /* Send BD ring selector block */
  6931. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6932. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6933. /* Send BD initiator control block */
  6934. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6935. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6936. /* Send BD completion control block */
  6937. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6938. /* Receive list placement control block */
  6939. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6940. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6941. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6942. tr32(RCVLPC_STATSCTRL));
  6943. /* Receive data and receive BD initiator control block */
  6944. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6945. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6946. /* Receive data completion control block */
  6947. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6948. tr32(RCVDCC_MODE));
  6949. /* Receive BD initiator control block */
  6950. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6951. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6952. /* Receive BD completion control block */
  6953. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6954. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6955. /* Receive list selector control block */
  6956. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6957. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6958. /* Mbuf cluster free block */
  6959. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6960. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6961. /* Host coalescing control block */
  6962. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6963. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6964. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6965. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6966. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6967. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6968. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6969. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6970. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6971. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6972. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6973. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6974. /* Memory arbiter control block */
  6975. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6976. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6977. /* Buffer manager control block */
  6978. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6979. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6980. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6981. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6982. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6983. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6984. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6985. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6986. /* Read DMA control block */
  6987. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6988. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6989. /* Write DMA control block */
  6990. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6991. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6992. /* DMA completion block */
  6993. printk("DEBUG: DMAC_MODE[%08x]\n",
  6994. tr32(DMAC_MODE));
  6995. /* GRC block */
  6996. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6997. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6998. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6999. tr32(GRC_LOCAL_CTRL));
  7000. /* TG3_BDINFOs */
  7001. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7002. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7003. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7004. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7005. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7006. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7007. tr32(RCVDBDI_STD_BD + 0x0),
  7008. tr32(RCVDBDI_STD_BD + 0x4),
  7009. tr32(RCVDBDI_STD_BD + 0x8),
  7010. tr32(RCVDBDI_STD_BD + 0xc));
  7011. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7012. tr32(RCVDBDI_MINI_BD + 0x0),
  7013. tr32(RCVDBDI_MINI_BD + 0x4),
  7014. tr32(RCVDBDI_MINI_BD + 0x8),
  7015. tr32(RCVDBDI_MINI_BD + 0xc));
  7016. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7017. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7018. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7019. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7020. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7021. val32, val32_2, val32_3, val32_4);
  7022. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7023. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7024. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7025. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7026. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7027. val32, val32_2, val32_3, val32_4);
  7028. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7029. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7030. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7031. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7032. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7033. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7034. val32, val32_2, val32_3, val32_4, val32_5);
  7035. /* SW status block */
  7036. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7037. tp->hw_status->status,
  7038. tp->hw_status->status_tag,
  7039. tp->hw_status->rx_jumbo_consumer,
  7040. tp->hw_status->rx_consumer,
  7041. tp->hw_status->rx_mini_consumer,
  7042. tp->hw_status->idx[0].rx_producer,
  7043. tp->hw_status->idx[0].tx_consumer);
  7044. /* SW statistics block */
  7045. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7046. ((u32 *)tp->hw_stats)[0],
  7047. ((u32 *)tp->hw_stats)[1],
  7048. ((u32 *)tp->hw_stats)[2],
  7049. ((u32 *)tp->hw_stats)[3]);
  7050. /* Mailboxes */
  7051. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7052. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7053. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7054. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7055. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7056. /* NIC side send descriptors. */
  7057. for (i = 0; i < 6; i++) {
  7058. unsigned long txd;
  7059. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7060. + (i * sizeof(struct tg3_tx_buffer_desc));
  7061. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7062. i,
  7063. readl(txd + 0x0), readl(txd + 0x4),
  7064. readl(txd + 0x8), readl(txd + 0xc));
  7065. }
  7066. /* NIC side RX descriptors. */
  7067. for (i = 0; i < 6; i++) {
  7068. unsigned long rxd;
  7069. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7070. + (i * sizeof(struct tg3_rx_buffer_desc));
  7071. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7072. i,
  7073. readl(rxd + 0x0), readl(rxd + 0x4),
  7074. readl(rxd + 0x8), readl(rxd + 0xc));
  7075. rxd += (4 * sizeof(u32));
  7076. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7077. i,
  7078. readl(rxd + 0x0), readl(rxd + 0x4),
  7079. readl(rxd + 0x8), readl(rxd + 0xc));
  7080. }
  7081. for (i = 0; i < 6; i++) {
  7082. unsigned long rxd;
  7083. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7084. + (i * sizeof(struct tg3_rx_buffer_desc));
  7085. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7086. i,
  7087. readl(rxd + 0x0), readl(rxd + 0x4),
  7088. readl(rxd + 0x8), readl(rxd + 0xc));
  7089. rxd += (4 * sizeof(u32));
  7090. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7091. i,
  7092. readl(rxd + 0x0), readl(rxd + 0x4),
  7093. readl(rxd + 0x8), readl(rxd + 0xc));
  7094. }
  7095. }
  7096. #endif
  7097. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7098. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7099. static int tg3_close(struct net_device *dev)
  7100. {
  7101. struct tg3 *tp = netdev_priv(dev);
  7102. napi_disable(&tp->napi);
  7103. cancel_work_sync(&tp->reset_task);
  7104. netif_stop_queue(dev);
  7105. del_timer_sync(&tp->timer);
  7106. tg3_full_lock(tp, 1);
  7107. #if 0
  7108. tg3_dump_state(tp);
  7109. #endif
  7110. tg3_disable_ints(tp);
  7111. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7112. tg3_free_rings(tp);
  7113. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7114. tg3_full_unlock(tp);
  7115. free_irq(tp->pdev->irq, dev);
  7116. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7117. pci_disable_msi(tp->pdev);
  7118. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7119. }
  7120. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7121. sizeof(tp->net_stats_prev));
  7122. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7123. sizeof(tp->estats_prev));
  7124. tg3_free_consistent(tp);
  7125. tg3_set_power_state(tp, PCI_D3hot);
  7126. netif_carrier_off(tp->dev);
  7127. return 0;
  7128. }
  7129. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7130. {
  7131. unsigned long ret;
  7132. #if (BITS_PER_LONG == 32)
  7133. ret = val->low;
  7134. #else
  7135. ret = ((u64)val->high << 32) | ((u64)val->low);
  7136. #endif
  7137. return ret;
  7138. }
  7139. static inline u64 get_estat64(tg3_stat64_t *val)
  7140. {
  7141. return ((u64)val->high << 32) | ((u64)val->low);
  7142. }
  7143. static unsigned long calc_crc_errors(struct tg3 *tp)
  7144. {
  7145. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7146. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7149. u32 val;
  7150. spin_lock_bh(&tp->lock);
  7151. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7152. tg3_writephy(tp, MII_TG3_TEST1,
  7153. val | MII_TG3_TEST1_CRC_EN);
  7154. tg3_readphy(tp, 0x14, &val);
  7155. } else
  7156. val = 0;
  7157. spin_unlock_bh(&tp->lock);
  7158. tp->phy_crc_errors += val;
  7159. return tp->phy_crc_errors;
  7160. }
  7161. return get_stat64(&hw_stats->rx_fcs_errors);
  7162. }
  7163. #define ESTAT_ADD(member) \
  7164. estats->member = old_estats->member + \
  7165. get_estat64(&hw_stats->member)
  7166. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7167. {
  7168. struct tg3_ethtool_stats *estats = &tp->estats;
  7169. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7170. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7171. if (!hw_stats)
  7172. return old_estats;
  7173. ESTAT_ADD(rx_octets);
  7174. ESTAT_ADD(rx_fragments);
  7175. ESTAT_ADD(rx_ucast_packets);
  7176. ESTAT_ADD(rx_mcast_packets);
  7177. ESTAT_ADD(rx_bcast_packets);
  7178. ESTAT_ADD(rx_fcs_errors);
  7179. ESTAT_ADD(rx_align_errors);
  7180. ESTAT_ADD(rx_xon_pause_rcvd);
  7181. ESTAT_ADD(rx_xoff_pause_rcvd);
  7182. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7183. ESTAT_ADD(rx_xoff_entered);
  7184. ESTAT_ADD(rx_frame_too_long_errors);
  7185. ESTAT_ADD(rx_jabbers);
  7186. ESTAT_ADD(rx_undersize_packets);
  7187. ESTAT_ADD(rx_in_length_errors);
  7188. ESTAT_ADD(rx_out_length_errors);
  7189. ESTAT_ADD(rx_64_or_less_octet_packets);
  7190. ESTAT_ADD(rx_65_to_127_octet_packets);
  7191. ESTAT_ADD(rx_128_to_255_octet_packets);
  7192. ESTAT_ADD(rx_256_to_511_octet_packets);
  7193. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7194. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7195. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7196. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7197. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7198. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7199. ESTAT_ADD(tx_octets);
  7200. ESTAT_ADD(tx_collisions);
  7201. ESTAT_ADD(tx_xon_sent);
  7202. ESTAT_ADD(tx_xoff_sent);
  7203. ESTAT_ADD(tx_flow_control);
  7204. ESTAT_ADD(tx_mac_errors);
  7205. ESTAT_ADD(tx_single_collisions);
  7206. ESTAT_ADD(tx_mult_collisions);
  7207. ESTAT_ADD(tx_deferred);
  7208. ESTAT_ADD(tx_excessive_collisions);
  7209. ESTAT_ADD(tx_late_collisions);
  7210. ESTAT_ADD(tx_collide_2times);
  7211. ESTAT_ADD(tx_collide_3times);
  7212. ESTAT_ADD(tx_collide_4times);
  7213. ESTAT_ADD(tx_collide_5times);
  7214. ESTAT_ADD(tx_collide_6times);
  7215. ESTAT_ADD(tx_collide_7times);
  7216. ESTAT_ADD(tx_collide_8times);
  7217. ESTAT_ADD(tx_collide_9times);
  7218. ESTAT_ADD(tx_collide_10times);
  7219. ESTAT_ADD(tx_collide_11times);
  7220. ESTAT_ADD(tx_collide_12times);
  7221. ESTAT_ADD(tx_collide_13times);
  7222. ESTAT_ADD(tx_collide_14times);
  7223. ESTAT_ADD(tx_collide_15times);
  7224. ESTAT_ADD(tx_ucast_packets);
  7225. ESTAT_ADD(tx_mcast_packets);
  7226. ESTAT_ADD(tx_bcast_packets);
  7227. ESTAT_ADD(tx_carrier_sense_errors);
  7228. ESTAT_ADD(tx_discards);
  7229. ESTAT_ADD(tx_errors);
  7230. ESTAT_ADD(dma_writeq_full);
  7231. ESTAT_ADD(dma_write_prioq_full);
  7232. ESTAT_ADD(rxbds_empty);
  7233. ESTAT_ADD(rx_discards);
  7234. ESTAT_ADD(rx_errors);
  7235. ESTAT_ADD(rx_threshold_hit);
  7236. ESTAT_ADD(dma_readq_full);
  7237. ESTAT_ADD(dma_read_prioq_full);
  7238. ESTAT_ADD(tx_comp_queue_full);
  7239. ESTAT_ADD(ring_set_send_prod_index);
  7240. ESTAT_ADD(ring_status_update);
  7241. ESTAT_ADD(nic_irqs);
  7242. ESTAT_ADD(nic_avoided_irqs);
  7243. ESTAT_ADD(nic_tx_threshold_hit);
  7244. return estats;
  7245. }
  7246. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7247. {
  7248. struct tg3 *tp = netdev_priv(dev);
  7249. struct net_device_stats *stats = &tp->net_stats;
  7250. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7251. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7252. if (!hw_stats)
  7253. return old_stats;
  7254. stats->rx_packets = old_stats->rx_packets +
  7255. get_stat64(&hw_stats->rx_ucast_packets) +
  7256. get_stat64(&hw_stats->rx_mcast_packets) +
  7257. get_stat64(&hw_stats->rx_bcast_packets);
  7258. stats->tx_packets = old_stats->tx_packets +
  7259. get_stat64(&hw_stats->tx_ucast_packets) +
  7260. get_stat64(&hw_stats->tx_mcast_packets) +
  7261. get_stat64(&hw_stats->tx_bcast_packets);
  7262. stats->rx_bytes = old_stats->rx_bytes +
  7263. get_stat64(&hw_stats->rx_octets);
  7264. stats->tx_bytes = old_stats->tx_bytes +
  7265. get_stat64(&hw_stats->tx_octets);
  7266. stats->rx_errors = old_stats->rx_errors +
  7267. get_stat64(&hw_stats->rx_errors);
  7268. stats->tx_errors = old_stats->tx_errors +
  7269. get_stat64(&hw_stats->tx_errors) +
  7270. get_stat64(&hw_stats->tx_mac_errors) +
  7271. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7272. get_stat64(&hw_stats->tx_discards);
  7273. stats->multicast = old_stats->multicast +
  7274. get_stat64(&hw_stats->rx_mcast_packets);
  7275. stats->collisions = old_stats->collisions +
  7276. get_stat64(&hw_stats->tx_collisions);
  7277. stats->rx_length_errors = old_stats->rx_length_errors +
  7278. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7279. get_stat64(&hw_stats->rx_undersize_packets);
  7280. stats->rx_over_errors = old_stats->rx_over_errors +
  7281. get_stat64(&hw_stats->rxbds_empty);
  7282. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7283. get_stat64(&hw_stats->rx_align_errors);
  7284. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7285. get_stat64(&hw_stats->tx_discards);
  7286. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7287. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7288. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7289. calc_crc_errors(tp);
  7290. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7291. get_stat64(&hw_stats->rx_discards);
  7292. return stats;
  7293. }
  7294. static inline u32 calc_crc(unsigned char *buf, int len)
  7295. {
  7296. u32 reg;
  7297. u32 tmp;
  7298. int j, k;
  7299. reg = 0xffffffff;
  7300. for (j = 0; j < len; j++) {
  7301. reg ^= buf[j];
  7302. for (k = 0; k < 8; k++) {
  7303. tmp = reg & 0x01;
  7304. reg >>= 1;
  7305. if (tmp) {
  7306. reg ^= 0xedb88320;
  7307. }
  7308. }
  7309. }
  7310. return ~reg;
  7311. }
  7312. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7313. {
  7314. /* accept or reject all multicast frames */
  7315. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7316. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7317. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7318. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7319. }
  7320. static void __tg3_set_rx_mode(struct net_device *dev)
  7321. {
  7322. struct tg3 *tp = netdev_priv(dev);
  7323. u32 rx_mode;
  7324. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7325. RX_MODE_KEEP_VLAN_TAG);
  7326. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7327. * flag clear.
  7328. */
  7329. #if TG3_VLAN_TAG_USED
  7330. if (!tp->vlgrp &&
  7331. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7332. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7333. #else
  7334. /* By definition, VLAN is disabled always in this
  7335. * case.
  7336. */
  7337. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7338. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7339. #endif
  7340. if (dev->flags & IFF_PROMISC) {
  7341. /* Promiscuous mode. */
  7342. rx_mode |= RX_MODE_PROMISC;
  7343. } else if (dev->flags & IFF_ALLMULTI) {
  7344. /* Accept all multicast. */
  7345. tg3_set_multi (tp, 1);
  7346. } else if (dev->mc_count < 1) {
  7347. /* Reject all multicast. */
  7348. tg3_set_multi (tp, 0);
  7349. } else {
  7350. /* Accept one or more multicast(s). */
  7351. struct dev_mc_list *mclist;
  7352. unsigned int i;
  7353. u32 mc_filter[4] = { 0, };
  7354. u32 regidx;
  7355. u32 bit;
  7356. u32 crc;
  7357. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7358. i++, mclist = mclist->next) {
  7359. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7360. bit = ~crc & 0x7f;
  7361. regidx = (bit & 0x60) >> 5;
  7362. bit &= 0x1f;
  7363. mc_filter[regidx] |= (1 << bit);
  7364. }
  7365. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7366. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7367. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7368. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7369. }
  7370. if (rx_mode != tp->rx_mode) {
  7371. tp->rx_mode = rx_mode;
  7372. tw32_f(MAC_RX_MODE, rx_mode);
  7373. udelay(10);
  7374. }
  7375. }
  7376. static void tg3_set_rx_mode(struct net_device *dev)
  7377. {
  7378. struct tg3 *tp = netdev_priv(dev);
  7379. if (!netif_running(dev))
  7380. return;
  7381. tg3_full_lock(tp, 0);
  7382. __tg3_set_rx_mode(dev);
  7383. tg3_full_unlock(tp);
  7384. }
  7385. #define TG3_REGDUMP_LEN (32 * 1024)
  7386. static int tg3_get_regs_len(struct net_device *dev)
  7387. {
  7388. return TG3_REGDUMP_LEN;
  7389. }
  7390. static void tg3_get_regs(struct net_device *dev,
  7391. struct ethtool_regs *regs, void *_p)
  7392. {
  7393. u32 *p = _p;
  7394. struct tg3 *tp = netdev_priv(dev);
  7395. u8 *orig_p = _p;
  7396. int i;
  7397. regs->version = 0;
  7398. memset(p, 0, TG3_REGDUMP_LEN);
  7399. if (tp->link_config.phy_is_low_power)
  7400. return;
  7401. tg3_full_lock(tp, 0);
  7402. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7403. #define GET_REG32_LOOP(base,len) \
  7404. do { p = (u32 *)(orig_p + (base)); \
  7405. for (i = 0; i < len; i += 4) \
  7406. __GET_REG32((base) + i); \
  7407. } while (0)
  7408. #define GET_REG32_1(reg) \
  7409. do { p = (u32 *)(orig_p + (reg)); \
  7410. __GET_REG32((reg)); \
  7411. } while (0)
  7412. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7413. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7414. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7415. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7416. GET_REG32_1(SNDDATAC_MODE);
  7417. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7418. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7419. GET_REG32_1(SNDBDC_MODE);
  7420. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7421. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7422. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7423. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7424. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7425. GET_REG32_1(RCVDCC_MODE);
  7426. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7427. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7428. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7429. GET_REG32_1(MBFREE_MODE);
  7430. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7431. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7432. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7433. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7434. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7435. GET_REG32_1(RX_CPU_MODE);
  7436. GET_REG32_1(RX_CPU_STATE);
  7437. GET_REG32_1(RX_CPU_PGMCTR);
  7438. GET_REG32_1(RX_CPU_HWBKPT);
  7439. GET_REG32_1(TX_CPU_MODE);
  7440. GET_REG32_1(TX_CPU_STATE);
  7441. GET_REG32_1(TX_CPU_PGMCTR);
  7442. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7443. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7444. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7445. GET_REG32_1(DMAC_MODE);
  7446. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7447. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7448. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7449. #undef __GET_REG32
  7450. #undef GET_REG32_LOOP
  7451. #undef GET_REG32_1
  7452. tg3_full_unlock(tp);
  7453. }
  7454. static int tg3_get_eeprom_len(struct net_device *dev)
  7455. {
  7456. struct tg3 *tp = netdev_priv(dev);
  7457. return tp->nvram_size;
  7458. }
  7459. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7460. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7461. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7462. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7463. {
  7464. struct tg3 *tp = netdev_priv(dev);
  7465. int ret;
  7466. u8 *pd;
  7467. u32 i, offset, len, b_offset, b_count;
  7468. __le32 val;
  7469. if (tp->link_config.phy_is_low_power)
  7470. return -EAGAIN;
  7471. offset = eeprom->offset;
  7472. len = eeprom->len;
  7473. eeprom->len = 0;
  7474. eeprom->magic = TG3_EEPROM_MAGIC;
  7475. if (offset & 3) {
  7476. /* adjustments to start on required 4 byte boundary */
  7477. b_offset = offset & 3;
  7478. b_count = 4 - b_offset;
  7479. if (b_count > len) {
  7480. /* i.e. offset=1 len=2 */
  7481. b_count = len;
  7482. }
  7483. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7484. if (ret)
  7485. return ret;
  7486. memcpy(data, ((char*)&val) + b_offset, b_count);
  7487. len -= b_count;
  7488. offset += b_count;
  7489. eeprom->len += b_count;
  7490. }
  7491. /* read bytes upto the last 4 byte boundary */
  7492. pd = &data[eeprom->len];
  7493. for (i = 0; i < (len - (len & 3)); i += 4) {
  7494. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7495. if (ret) {
  7496. eeprom->len += i;
  7497. return ret;
  7498. }
  7499. memcpy(pd + i, &val, 4);
  7500. }
  7501. eeprom->len += i;
  7502. if (len & 3) {
  7503. /* read last bytes not ending on 4 byte boundary */
  7504. pd = &data[eeprom->len];
  7505. b_count = len & 3;
  7506. b_offset = offset + len - b_count;
  7507. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7508. if (ret)
  7509. return ret;
  7510. memcpy(pd, &val, b_count);
  7511. eeprom->len += b_count;
  7512. }
  7513. return 0;
  7514. }
  7515. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7516. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7517. {
  7518. struct tg3 *tp = netdev_priv(dev);
  7519. int ret;
  7520. u32 offset, len, b_offset, odd_len;
  7521. u8 *buf;
  7522. __le32 start, end;
  7523. if (tp->link_config.phy_is_low_power)
  7524. return -EAGAIN;
  7525. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7526. return -EINVAL;
  7527. offset = eeprom->offset;
  7528. len = eeprom->len;
  7529. if ((b_offset = (offset & 3))) {
  7530. /* adjustments to start on required 4 byte boundary */
  7531. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7532. if (ret)
  7533. return ret;
  7534. len += b_offset;
  7535. offset &= ~3;
  7536. if (len < 4)
  7537. len = 4;
  7538. }
  7539. odd_len = 0;
  7540. if (len & 3) {
  7541. /* adjustments to end on required 4 byte boundary */
  7542. odd_len = 1;
  7543. len = (len + 3) & ~3;
  7544. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7545. if (ret)
  7546. return ret;
  7547. }
  7548. buf = data;
  7549. if (b_offset || odd_len) {
  7550. buf = kmalloc(len, GFP_KERNEL);
  7551. if (!buf)
  7552. return -ENOMEM;
  7553. if (b_offset)
  7554. memcpy(buf, &start, 4);
  7555. if (odd_len)
  7556. memcpy(buf+len-4, &end, 4);
  7557. memcpy(buf + b_offset, data, eeprom->len);
  7558. }
  7559. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7560. if (buf != data)
  7561. kfree(buf);
  7562. return ret;
  7563. }
  7564. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7565. {
  7566. struct tg3 *tp = netdev_priv(dev);
  7567. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7568. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7569. return -EAGAIN;
  7570. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7571. }
  7572. cmd->supported = (SUPPORTED_Autoneg);
  7573. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7574. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7575. SUPPORTED_1000baseT_Full);
  7576. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7577. cmd->supported |= (SUPPORTED_100baseT_Half |
  7578. SUPPORTED_100baseT_Full |
  7579. SUPPORTED_10baseT_Half |
  7580. SUPPORTED_10baseT_Full |
  7581. SUPPORTED_TP);
  7582. cmd->port = PORT_TP;
  7583. } else {
  7584. cmd->supported |= SUPPORTED_FIBRE;
  7585. cmd->port = PORT_FIBRE;
  7586. }
  7587. cmd->advertising = tp->link_config.advertising;
  7588. if (netif_running(dev)) {
  7589. cmd->speed = tp->link_config.active_speed;
  7590. cmd->duplex = tp->link_config.active_duplex;
  7591. }
  7592. cmd->phy_address = PHY_ADDR;
  7593. cmd->transceiver = 0;
  7594. cmd->autoneg = tp->link_config.autoneg;
  7595. cmd->maxtxpkt = 0;
  7596. cmd->maxrxpkt = 0;
  7597. return 0;
  7598. }
  7599. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7600. {
  7601. struct tg3 *tp = netdev_priv(dev);
  7602. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7603. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7604. return -EAGAIN;
  7605. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7606. }
  7607. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7608. /* These are the only valid advertisement bits allowed. */
  7609. if (cmd->autoneg == AUTONEG_ENABLE &&
  7610. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7611. ADVERTISED_1000baseT_Full |
  7612. ADVERTISED_Autoneg |
  7613. ADVERTISED_FIBRE)))
  7614. return -EINVAL;
  7615. /* Fiber can only do SPEED_1000. */
  7616. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7617. (cmd->speed != SPEED_1000))
  7618. return -EINVAL;
  7619. /* Copper cannot force SPEED_1000. */
  7620. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7621. (cmd->speed == SPEED_1000))
  7622. return -EINVAL;
  7623. else if ((cmd->speed == SPEED_1000) &&
  7624. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7625. return -EINVAL;
  7626. tg3_full_lock(tp, 0);
  7627. tp->link_config.autoneg = cmd->autoneg;
  7628. if (cmd->autoneg == AUTONEG_ENABLE) {
  7629. tp->link_config.advertising = (cmd->advertising |
  7630. ADVERTISED_Autoneg);
  7631. tp->link_config.speed = SPEED_INVALID;
  7632. tp->link_config.duplex = DUPLEX_INVALID;
  7633. } else {
  7634. tp->link_config.advertising = 0;
  7635. tp->link_config.speed = cmd->speed;
  7636. tp->link_config.duplex = cmd->duplex;
  7637. }
  7638. tp->link_config.orig_speed = tp->link_config.speed;
  7639. tp->link_config.orig_duplex = tp->link_config.duplex;
  7640. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7641. if (netif_running(dev))
  7642. tg3_setup_phy(tp, 1);
  7643. tg3_full_unlock(tp);
  7644. return 0;
  7645. }
  7646. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7647. {
  7648. struct tg3 *tp = netdev_priv(dev);
  7649. strcpy(info->driver, DRV_MODULE_NAME);
  7650. strcpy(info->version, DRV_MODULE_VERSION);
  7651. strcpy(info->fw_version, tp->fw_ver);
  7652. strcpy(info->bus_info, pci_name(tp->pdev));
  7653. }
  7654. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7655. {
  7656. struct tg3 *tp = netdev_priv(dev);
  7657. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7658. device_can_wakeup(&tp->pdev->dev))
  7659. wol->supported = WAKE_MAGIC;
  7660. else
  7661. wol->supported = 0;
  7662. wol->wolopts = 0;
  7663. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7664. wol->wolopts = WAKE_MAGIC;
  7665. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7666. }
  7667. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7668. {
  7669. struct tg3 *tp = netdev_priv(dev);
  7670. struct device *dp = &tp->pdev->dev;
  7671. if (wol->wolopts & ~WAKE_MAGIC)
  7672. return -EINVAL;
  7673. if ((wol->wolopts & WAKE_MAGIC) &&
  7674. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7675. return -EINVAL;
  7676. spin_lock_bh(&tp->lock);
  7677. if (wol->wolopts & WAKE_MAGIC) {
  7678. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7679. device_set_wakeup_enable(dp, true);
  7680. } else {
  7681. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7682. device_set_wakeup_enable(dp, false);
  7683. }
  7684. spin_unlock_bh(&tp->lock);
  7685. return 0;
  7686. }
  7687. static u32 tg3_get_msglevel(struct net_device *dev)
  7688. {
  7689. struct tg3 *tp = netdev_priv(dev);
  7690. return tp->msg_enable;
  7691. }
  7692. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7693. {
  7694. struct tg3 *tp = netdev_priv(dev);
  7695. tp->msg_enable = value;
  7696. }
  7697. static int tg3_set_tso(struct net_device *dev, u32 value)
  7698. {
  7699. struct tg3 *tp = netdev_priv(dev);
  7700. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7701. if (value)
  7702. return -EINVAL;
  7703. return 0;
  7704. }
  7705. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7706. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7707. if (value) {
  7708. dev->features |= NETIF_F_TSO6;
  7709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7710. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7711. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7713. dev->features |= NETIF_F_TSO_ECN;
  7714. } else
  7715. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7716. }
  7717. return ethtool_op_set_tso(dev, value);
  7718. }
  7719. static int tg3_nway_reset(struct net_device *dev)
  7720. {
  7721. struct tg3 *tp = netdev_priv(dev);
  7722. int r;
  7723. if (!netif_running(dev))
  7724. return -EAGAIN;
  7725. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7726. return -EINVAL;
  7727. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7728. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7729. return -EAGAIN;
  7730. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7731. } else {
  7732. u32 bmcr;
  7733. spin_lock_bh(&tp->lock);
  7734. r = -EINVAL;
  7735. tg3_readphy(tp, MII_BMCR, &bmcr);
  7736. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7737. ((bmcr & BMCR_ANENABLE) ||
  7738. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7739. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7740. BMCR_ANENABLE);
  7741. r = 0;
  7742. }
  7743. spin_unlock_bh(&tp->lock);
  7744. }
  7745. return r;
  7746. }
  7747. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7748. {
  7749. struct tg3 *tp = netdev_priv(dev);
  7750. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7751. ering->rx_mini_max_pending = 0;
  7752. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7753. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7754. else
  7755. ering->rx_jumbo_max_pending = 0;
  7756. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7757. ering->rx_pending = tp->rx_pending;
  7758. ering->rx_mini_pending = 0;
  7759. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7760. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7761. else
  7762. ering->rx_jumbo_pending = 0;
  7763. ering->tx_pending = tp->tx_pending;
  7764. }
  7765. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7766. {
  7767. struct tg3 *tp = netdev_priv(dev);
  7768. int irq_sync = 0, err = 0;
  7769. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7770. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7771. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7772. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7773. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7774. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7775. return -EINVAL;
  7776. if (netif_running(dev)) {
  7777. tg3_phy_stop(tp);
  7778. tg3_netif_stop(tp);
  7779. irq_sync = 1;
  7780. }
  7781. tg3_full_lock(tp, irq_sync);
  7782. tp->rx_pending = ering->rx_pending;
  7783. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7784. tp->rx_pending > 63)
  7785. tp->rx_pending = 63;
  7786. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7787. tp->tx_pending = ering->tx_pending;
  7788. if (netif_running(dev)) {
  7789. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7790. err = tg3_restart_hw(tp, 1);
  7791. if (!err)
  7792. tg3_netif_start(tp);
  7793. }
  7794. tg3_full_unlock(tp);
  7795. if (irq_sync && !err)
  7796. tg3_phy_start(tp);
  7797. return err;
  7798. }
  7799. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7800. {
  7801. struct tg3 *tp = netdev_priv(dev);
  7802. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7803. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7804. epause->rx_pause = 1;
  7805. else
  7806. epause->rx_pause = 0;
  7807. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7808. epause->tx_pause = 1;
  7809. else
  7810. epause->tx_pause = 0;
  7811. }
  7812. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7813. {
  7814. struct tg3 *tp = netdev_priv(dev);
  7815. int err = 0;
  7816. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7817. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7818. return -EAGAIN;
  7819. if (epause->autoneg) {
  7820. u32 newadv;
  7821. struct phy_device *phydev;
  7822. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7823. if (epause->rx_pause) {
  7824. if (epause->tx_pause)
  7825. newadv = ADVERTISED_Pause;
  7826. else
  7827. newadv = ADVERTISED_Pause |
  7828. ADVERTISED_Asym_Pause;
  7829. } else if (epause->tx_pause) {
  7830. newadv = ADVERTISED_Asym_Pause;
  7831. } else
  7832. newadv = 0;
  7833. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7834. u32 oldadv = phydev->advertising &
  7835. (ADVERTISED_Pause |
  7836. ADVERTISED_Asym_Pause);
  7837. if (oldadv != newadv) {
  7838. phydev->advertising &=
  7839. ~(ADVERTISED_Pause |
  7840. ADVERTISED_Asym_Pause);
  7841. phydev->advertising |= newadv;
  7842. err = phy_start_aneg(phydev);
  7843. }
  7844. } else {
  7845. tp->link_config.advertising &=
  7846. ~(ADVERTISED_Pause |
  7847. ADVERTISED_Asym_Pause);
  7848. tp->link_config.advertising |= newadv;
  7849. }
  7850. } else {
  7851. if (epause->rx_pause)
  7852. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7853. else
  7854. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7855. if (epause->tx_pause)
  7856. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7857. else
  7858. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7859. if (netif_running(dev))
  7860. tg3_setup_flow_control(tp, 0, 0);
  7861. }
  7862. } else {
  7863. int irq_sync = 0;
  7864. if (netif_running(dev)) {
  7865. tg3_netif_stop(tp);
  7866. irq_sync = 1;
  7867. }
  7868. tg3_full_lock(tp, irq_sync);
  7869. if (epause->autoneg)
  7870. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7871. else
  7872. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7873. if (epause->rx_pause)
  7874. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7875. else
  7876. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7877. if (epause->tx_pause)
  7878. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7879. else
  7880. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7881. if (netif_running(dev)) {
  7882. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7883. err = tg3_restart_hw(tp, 1);
  7884. if (!err)
  7885. tg3_netif_start(tp);
  7886. }
  7887. tg3_full_unlock(tp);
  7888. }
  7889. return err;
  7890. }
  7891. static u32 tg3_get_rx_csum(struct net_device *dev)
  7892. {
  7893. struct tg3 *tp = netdev_priv(dev);
  7894. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7895. }
  7896. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7897. {
  7898. struct tg3 *tp = netdev_priv(dev);
  7899. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7900. if (data != 0)
  7901. return -EINVAL;
  7902. return 0;
  7903. }
  7904. spin_lock_bh(&tp->lock);
  7905. if (data)
  7906. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7907. else
  7908. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7909. spin_unlock_bh(&tp->lock);
  7910. return 0;
  7911. }
  7912. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7913. {
  7914. struct tg3 *tp = netdev_priv(dev);
  7915. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7916. if (data != 0)
  7917. return -EINVAL;
  7918. return 0;
  7919. }
  7920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7925. ethtool_op_set_tx_ipv6_csum(dev, data);
  7926. else
  7927. ethtool_op_set_tx_csum(dev, data);
  7928. return 0;
  7929. }
  7930. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7931. {
  7932. switch (sset) {
  7933. case ETH_SS_TEST:
  7934. return TG3_NUM_TEST;
  7935. case ETH_SS_STATS:
  7936. return TG3_NUM_STATS;
  7937. default:
  7938. return -EOPNOTSUPP;
  7939. }
  7940. }
  7941. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7942. {
  7943. switch (stringset) {
  7944. case ETH_SS_STATS:
  7945. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7946. break;
  7947. case ETH_SS_TEST:
  7948. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7949. break;
  7950. default:
  7951. WARN_ON(1); /* we need a WARN() */
  7952. break;
  7953. }
  7954. }
  7955. static int tg3_phys_id(struct net_device *dev, u32 data)
  7956. {
  7957. struct tg3 *tp = netdev_priv(dev);
  7958. int i;
  7959. if (!netif_running(tp->dev))
  7960. return -EAGAIN;
  7961. if (data == 0)
  7962. data = UINT_MAX / 2;
  7963. for (i = 0; i < (data * 2); i++) {
  7964. if ((i % 2) == 0)
  7965. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7966. LED_CTRL_1000MBPS_ON |
  7967. LED_CTRL_100MBPS_ON |
  7968. LED_CTRL_10MBPS_ON |
  7969. LED_CTRL_TRAFFIC_OVERRIDE |
  7970. LED_CTRL_TRAFFIC_BLINK |
  7971. LED_CTRL_TRAFFIC_LED);
  7972. else
  7973. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7974. LED_CTRL_TRAFFIC_OVERRIDE);
  7975. if (msleep_interruptible(500))
  7976. break;
  7977. }
  7978. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7979. return 0;
  7980. }
  7981. static void tg3_get_ethtool_stats (struct net_device *dev,
  7982. struct ethtool_stats *estats, u64 *tmp_stats)
  7983. {
  7984. struct tg3 *tp = netdev_priv(dev);
  7985. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7986. }
  7987. #define NVRAM_TEST_SIZE 0x100
  7988. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7989. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7990. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7991. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7992. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7993. static int tg3_test_nvram(struct tg3 *tp)
  7994. {
  7995. u32 csum, magic;
  7996. __le32 *buf;
  7997. int i, j, k, err = 0, size;
  7998. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7999. return -EIO;
  8000. if (magic == TG3_EEPROM_MAGIC)
  8001. size = NVRAM_TEST_SIZE;
  8002. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8003. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8004. TG3_EEPROM_SB_FORMAT_1) {
  8005. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8006. case TG3_EEPROM_SB_REVISION_0:
  8007. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8008. break;
  8009. case TG3_EEPROM_SB_REVISION_2:
  8010. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8011. break;
  8012. case TG3_EEPROM_SB_REVISION_3:
  8013. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8014. break;
  8015. default:
  8016. return 0;
  8017. }
  8018. } else
  8019. return 0;
  8020. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8021. size = NVRAM_SELFBOOT_HW_SIZE;
  8022. else
  8023. return -EIO;
  8024. buf = kmalloc(size, GFP_KERNEL);
  8025. if (buf == NULL)
  8026. return -ENOMEM;
  8027. err = -EIO;
  8028. for (i = 0, j = 0; i < size; i += 4, j++) {
  8029. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8030. break;
  8031. }
  8032. if (i < size)
  8033. goto out;
  8034. /* Selfboot format */
  8035. magic = swab32(le32_to_cpu(buf[0]));
  8036. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8037. TG3_EEPROM_MAGIC_FW) {
  8038. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8039. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8040. TG3_EEPROM_SB_REVISION_2) {
  8041. /* For rev 2, the csum doesn't include the MBA. */
  8042. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8043. csum8 += buf8[i];
  8044. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8045. csum8 += buf8[i];
  8046. } else {
  8047. for (i = 0; i < size; i++)
  8048. csum8 += buf8[i];
  8049. }
  8050. if (csum8 == 0) {
  8051. err = 0;
  8052. goto out;
  8053. }
  8054. err = -EIO;
  8055. goto out;
  8056. }
  8057. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8058. TG3_EEPROM_MAGIC_HW) {
  8059. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8060. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8061. u8 *buf8 = (u8 *) buf;
  8062. /* Separate the parity bits and the data bytes. */
  8063. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8064. if ((i == 0) || (i == 8)) {
  8065. int l;
  8066. u8 msk;
  8067. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8068. parity[k++] = buf8[i] & msk;
  8069. i++;
  8070. }
  8071. else if (i == 16) {
  8072. int l;
  8073. u8 msk;
  8074. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8075. parity[k++] = buf8[i] & msk;
  8076. i++;
  8077. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8078. parity[k++] = buf8[i] & msk;
  8079. i++;
  8080. }
  8081. data[j++] = buf8[i];
  8082. }
  8083. err = -EIO;
  8084. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8085. u8 hw8 = hweight8(data[i]);
  8086. if ((hw8 & 0x1) && parity[i])
  8087. goto out;
  8088. else if (!(hw8 & 0x1) && !parity[i])
  8089. goto out;
  8090. }
  8091. err = 0;
  8092. goto out;
  8093. }
  8094. /* Bootstrap checksum at offset 0x10 */
  8095. csum = calc_crc((unsigned char *) buf, 0x10);
  8096. if(csum != le32_to_cpu(buf[0x10/4]))
  8097. goto out;
  8098. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8099. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8100. if (csum != le32_to_cpu(buf[0xfc/4]))
  8101. goto out;
  8102. err = 0;
  8103. out:
  8104. kfree(buf);
  8105. return err;
  8106. }
  8107. #define TG3_SERDES_TIMEOUT_SEC 2
  8108. #define TG3_COPPER_TIMEOUT_SEC 6
  8109. static int tg3_test_link(struct tg3 *tp)
  8110. {
  8111. int i, max;
  8112. if (!netif_running(tp->dev))
  8113. return -ENODEV;
  8114. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8115. max = TG3_SERDES_TIMEOUT_SEC;
  8116. else
  8117. max = TG3_COPPER_TIMEOUT_SEC;
  8118. for (i = 0; i < max; i++) {
  8119. if (netif_carrier_ok(tp->dev))
  8120. return 0;
  8121. if (msleep_interruptible(1000))
  8122. break;
  8123. }
  8124. return -EIO;
  8125. }
  8126. /* Only test the commonly used registers */
  8127. static int tg3_test_registers(struct tg3 *tp)
  8128. {
  8129. int i, is_5705, is_5750;
  8130. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8131. static struct {
  8132. u16 offset;
  8133. u16 flags;
  8134. #define TG3_FL_5705 0x1
  8135. #define TG3_FL_NOT_5705 0x2
  8136. #define TG3_FL_NOT_5788 0x4
  8137. #define TG3_FL_NOT_5750 0x8
  8138. u32 read_mask;
  8139. u32 write_mask;
  8140. } reg_tbl[] = {
  8141. /* MAC Control Registers */
  8142. { MAC_MODE, TG3_FL_NOT_5705,
  8143. 0x00000000, 0x00ef6f8c },
  8144. { MAC_MODE, TG3_FL_5705,
  8145. 0x00000000, 0x01ef6b8c },
  8146. { MAC_STATUS, TG3_FL_NOT_5705,
  8147. 0x03800107, 0x00000000 },
  8148. { MAC_STATUS, TG3_FL_5705,
  8149. 0x03800100, 0x00000000 },
  8150. { MAC_ADDR_0_HIGH, 0x0000,
  8151. 0x00000000, 0x0000ffff },
  8152. { MAC_ADDR_0_LOW, 0x0000,
  8153. 0x00000000, 0xffffffff },
  8154. { MAC_RX_MTU_SIZE, 0x0000,
  8155. 0x00000000, 0x0000ffff },
  8156. { MAC_TX_MODE, 0x0000,
  8157. 0x00000000, 0x00000070 },
  8158. { MAC_TX_LENGTHS, 0x0000,
  8159. 0x00000000, 0x00003fff },
  8160. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8161. 0x00000000, 0x000007fc },
  8162. { MAC_RX_MODE, TG3_FL_5705,
  8163. 0x00000000, 0x000007dc },
  8164. { MAC_HASH_REG_0, 0x0000,
  8165. 0x00000000, 0xffffffff },
  8166. { MAC_HASH_REG_1, 0x0000,
  8167. 0x00000000, 0xffffffff },
  8168. { MAC_HASH_REG_2, 0x0000,
  8169. 0x00000000, 0xffffffff },
  8170. { MAC_HASH_REG_3, 0x0000,
  8171. 0x00000000, 0xffffffff },
  8172. /* Receive Data and Receive BD Initiator Control Registers. */
  8173. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8174. 0x00000000, 0xffffffff },
  8175. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8176. 0x00000000, 0xffffffff },
  8177. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8178. 0x00000000, 0x00000003 },
  8179. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8180. 0x00000000, 0xffffffff },
  8181. { RCVDBDI_STD_BD+0, 0x0000,
  8182. 0x00000000, 0xffffffff },
  8183. { RCVDBDI_STD_BD+4, 0x0000,
  8184. 0x00000000, 0xffffffff },
  8185. { RCVDBDI_STD_BD+8, 0x0000,
  8186. 0x00000000, 0xffff0002 },
  8187. { RCVDBDI_STD_BD+0xc, 0x0000,
  8188. 0x00000000, 0xffffffff },
  8189. /* Receive BD Initiator Control Registers. */
  8190. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8191. 0x00000000, 0xffffffff },
  8192. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8193. 0x00000000, 0x000003ff },
  8194. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8195. 0x00000000, 0xffffffff },
  8196. /* Host Coalescing Control Registers. */
  8197. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8198. 0x00000000, 0x00000004 },
  8199. { HOSTCC_MODE, TG3_FL_5705,
  8200. 0x00000000, 0x000000f6 },
  8201. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8202. 0x00000000, 0xffffffff },
  8203. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8204. 0x00000000, 0x000003ff },
  8205. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8206. 0x00000000, 0xffffffff },
  8207. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8208. 0x00000000, 0x000003ff },
  8209. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8210. 0x00000000, 0xffffffff },
  8211. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8212. 0x00000000, 0x000000ff },
  8213. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8214. 0x00000000, 0xffffffff },
  8215. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8216. 0x00000000, 0x000000ff },
  8217. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8218. 0x00000000, 0xffffffff },
  8219. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8220. 0x00000000, 0xffffffff },
  8221. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8222. 0x00000000, 0xffffffff },
  8223. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8224. 0x00000000, 0x000000ff },
  8225. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8226. 0x00000000, 0xffffffff },
  8227. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8228. 0x00000000, 0x000000ff },
  8229. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8230. 0x00000000, 0xffffffff },
  8231. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8232. 0x00000000, 0xffffffff },
  8233. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8234. 0x00000000, 0xffffffff },
  8235. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8236. 0x00000000, 0xffffffff },
  8237. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8238. 0x00000000, 0xffffffff },
  8239. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8240. 0xffffffff, 0x00000000 },
  8241. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8242. 0xffffffff, 0x00000000 },
  8243. /* Buffer Manager Control Registers. */
  8244. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8245. 0x00000000, 0x007fff80 },
  8246. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8247. 0x00000000, 0x007fffff },
  8248. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8249. 0x00000000, 0x0000003f },
  8250. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8251. 0x00000000, 0x000001ff },
  8252. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8253. 0x00000000, 0x000001ff },
  8254. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8255. 0xffffffff, 0x00000000 },
  8256. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8257. 0xffffffff, 0x00000000 },
  8258. /* Mailbox Registers */
  8259. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8260. 0x00000000, 0x000001ff },
  8261. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8262. 0x00000000, 0x000001ff },
  8263. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8264. 0x00000000, 0x000007ff },
  8265. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8266. 0x00000000, 0x000001ff },
  8267. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8268. };
  8269. is_5705 = is_5750 = 0;
  8270. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8271. is_5705 = 1;
  8272. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8273. is_5750 = 1;
  8274. }
  8275. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8276. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8277. continue;
  8278. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8279. continue;
  8280. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8281. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8282. continue;
  8283. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8284. continue;
  8285. offset = (u32) reg_tbl[i].offset;
  8286. read_mask = reg_tbl[i].read_mask;
  8287. write_mask = reg_tbl[i].write_mask;
  8288. /* Save the original register content */
  8289. save_val = tr32(offset);
  8290. /* Determine the read-only value. */
  8291. read_val = save_val & read_mask;
  8292. /* Write zero to the register, then make sure the read-only bits
  8293. * are not changed and the read/write bits are all zeros.
  8294. */
  8295. tw32(offset, 0);
  8296. val = tr32(offset);
  8297. /* Test the read-only and read/write bits. */
  8298. if (((val & read_mask) != read_val) || (val & write_mask))
  8299. goto out;
  8300. /* Write ones to all the bits defined by RdMask and WrMask, then
  8301. * make sure the read-only bits are not changed and the
  8302. * read/write bits are all ones.
  8303. */
  8304. tw32(offset, read_mask | write_mask);
  8305. val = tr32(offset);
  8306. /* Test the read-only bits. */
  8307. if ((val & read_mask) != read_val)
  8308. goto out;
  8309. /* Test the read/write bits. */
  8310. if ((val & write_mask) != write_mask)
  8311. goto out;
  8312. tw32(offset, save_val);
  8313. }
  8314. return 0;
  8315. out:
  8316. if (netif_msg_hw(tp))
  8317. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8318. offset);
  8319. tw32(offset, save_val);
  8320. return -EIO;
  8321. }
  8322. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8323. {
  8324. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8325. int i;
  8326. u32 j;
  8327. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8328. for (j = 0; j < len; j += 4) {
  8329. u32 val;
  8330. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8331. tg3_read_mem(tp, offset + j, &val);
  8332. if (val != test_pattern[i])
  8333. return -EIO;
  8334. }
  8335. }
  8336. return 0;
  8337. }
  8338. static int tg3_test_memory(struct tg3 *tp)
  8339. {
  8340. static struct mem_entry {
  8341. u32 offset;
  8342. u32 len;
  8343. } mem_tbl_570x[] = {
  8344. { 0x00000000, 0x00b50},
  8345. { 0x00002000, 0x1c000},
  8346. { 0xffffffff, 0x00000}
  8347. }, mem_tbl_5705[] = {
  8348. { 0x00000100, 0x0000c},
  8349. { 0x00000200, 0x00008},
  8350. { 0x00004000, 0x00800},
  8351. { 0x00006000, 0x01000},
  8352. { 0x00008000, 0x02000},
  8353. { 0x00010000, 0x0e000},
  8354. { 0xffffffff, 0x00000}
  8355. }, mem_tbl_5755[] = {
  8356. { 0x00000200, 0x00008},
  8357. { 0x00004000, 0x00800},
  8358. { 0x00006000, 0x00800},
  8359. { 0x00008000, 0x02000},
  8360. { 0x00010000, 0x0c000},
  8361. { 0xffffffff, 0x00000}
  8362. }, mem_tbl_5906[] = {
  8363. { 0x00000200, 0x00008},
  8364. { 0x00004000, 0x00400},
  8365. { 0x00006000, 0x00400},
  8366. { 0x00008000, 0x01000},
  8367. { 0x00010000, 0x01000},
  8368. { 0xffffffff, 0x00000}
  8369. };
  8370. struct mem_entry *mem_tbl;
  8371. int err = 0;
  8372. int i;
  8373. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8378. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8379. mem_tbl = mem_tbl_5755;
  8380. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8381. mem_tbl = mem_tbl_5906;
  8382. else
  8383. mem_tbl = mem_tbl_5705;
  8384. } else
  8385. mem_tbl = mem_tbl_570x;
  8386. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8387. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8388. mem_tbl[i].len)) != 0)
  8389. break;
  8390. }
  8391. return err;
  8392. }
  8393. #define TG3_MAC_LOOPBACK 0
  8394. #define TG3_PHY_LOOPBACK 1
  8395. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8396. {
  8397. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8398. u32 desc_idx;
  8399. struct sk_buff *skb, *rx_skb;
  8400. u8 *tx_data;
  8401. dma_addr_t map;
  8402. int num_pkts, tx_len, rx_len, i, err;
  8403. struct tg3_rx_buffer_desc *desc;
  8404. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8405. /* HW errata - mac loopback fails in some cases on 5780.
  8406. * Normal traffic and PHY loopback are not affected by
  8407. * errata.
  8408. */
  8409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8410. return 0;
  8411. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8412. MAC_MODE_PORT_INT_LPBACK;
  8413. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8414. mac_mode |= MAC_MODE_LINK_POLARITY;
  8415. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8416. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8417. else
  8418. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8419. tw32(MAC_MODE, mac_mode);
  8420. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8421. u32 val;
  8422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8423. u32 phytest;
  8424. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8425. u32 phy;
  8426. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8427. phytest | MII_TG3_EPHY_SHADOW_EN);
  8428. if (!tg3_readphy(tp, 0x1b, &phy))
  8429. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8430. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8431. }
  8432. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8433. } else
  8434. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8435. tg3_phy_toggle_automdix(tp, 0);
  8436. tg3_writephy(tp, MII_BMCR, val);
  8437. udelay(40);
  8438. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8440. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8441. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8442. } else
  8443. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8444. /* reset to prevent losing 1st rx packet intermittently */
  8445. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8446. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8447. udelay(10);
  8448. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8449. }
  8450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8451. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8452. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8453. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8454. mac_mode |= MAC_MODE_LINK_POLARITY;
  8455. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8456. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8457. }
  8458. tw32(MAC_MODE, mac_mode);
  8459. }
  8460. else
  8461. return -EINVAL;
  8462. err = -EIO;
  8463. tx_len = 1514;
  8464. skb = netdev_alloc_skb(tp->dev, tx_len);
  8465. if (!skb)
  8466. return -ENOMEM;
  8467. tx_data = skb_put(skb, tx_len);
  8468. memcpy(tx_data, tp->dev->dev_addr, 6);
  8469. memset(tx_data + 6, 0x0, 8);
  8470. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8471. for (i = 14; i < tx_len; i++)
  8472. tx_data[i] = (u8) (i & 0xff);
  8473. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8474. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8475. HOSTCC_MODE_NOW);
  8476. udelay(10);
  8477. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8478. num_pkts = 0;
  8479. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8480. tp->tx_prod++;
  8481. num_pkts++;
  8482. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8483. tp->tx_prod);
  8484. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8485. udelay(10);
  8486. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8487. for (i = 0; i < 25; i++) {
  8488. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8489. HOSTCC_MODE_NOW);
  8490. udelay(10);
  8491. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8492. rx_idx = tp->hw_status->idx[0].rx_producer;
  8493. if ((tx_idx == tp->tx_prod) &&
  8494. (rx_idx == (rx_start_idx + num_pkts)))
  8495. break;
  8496. }
  8497. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8498. dev_kfree_skb(skb);
  8499. if (tx_idx != tp->tx_prod)
  8500. goto out;
  8501. if (rx_idx != rx_start_idx + num_pkts)
  8502. goto out;
  8503. desc = &tp->rx_rcb[rx_start_idx];
  8504. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8505. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8506. if (opaque_key != RXD_OPAQUE_RING_STD)
  8507. goto out;
  8508. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8509. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8510. goto out;
  8511. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8512. if (rx_len != tx_len)
  8513. goto out;
  8514. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8515. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8516. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8517. for (i = 14; i < tx_len; i++) {
  8518. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8519. goto out;
  8520. }
  8521. err = 0;
  8522. /* tg3_free_rings will unmap and free the rx_skb */
  8523. out:
  8524. return err;
  8525. }
  8526. #define TG3_MAC_LOOPBACK_FAILED 1
  8527. #define TG3_PHY_LOOPBACK_FAILED 2
  8528. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8529. TG3_PHY_LOOPBACK_FAILED)
  8530. static int tg3_test_loopback(struct tg3 *tp)
  8531. {
  8532. int err = 0;
  8533. u32 cpmuctrl = 0;
  8534. if (!netif_running(tp->dev))
  8535. return TG3_LOOPBACK_FAILED;
  8536. err = tg3_reset_hw(tp, 1);
  8537. if (err)
  8538. return TG3_LOOPBACK_FAILED;
  8539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8542. int i;
  8543. u32 status;
  8544. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8545. /* Wait for up to 40 microseconds to acquire lock. */
  8546. for (i = 0; i < 4; i++) {
  8547. status = tr32(TG3_CPMU_MUTEX_GNT);
  8548. if (status == CPMU_MUTEX_GNT_DRIVER)
  8549. break;
  8550. udelay(10);
  8551. }
  8552. if (status != CPMU_MUTEX_GNT_DRIVER)
  8553. return TG3_LOOPBACK_FAILED;
  8554. /* Turn off link-based power management. */
  8555. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8556. tw32(TG3_CPMU_CTRL,
  8557. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8558. CPMU_CTRL_LINK_AWARE_MODE));
  8559. }
  8560. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8561. err |= TG3_MAC_LOOPBACK_FAILED;
  8562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8565. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8566. /* Release the mutex */
  8567. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8568. }
  8569. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8570. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8571. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8572. err |= TG3_PHY_LOOPBACK_FAILED;
  8573. }
  8574. return err;
  8575. }
  8576. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8577. u64 *data)
  8578. {
  8579. struct tg3 *tp = netdev_priv(dev);
  8580. if (tp->link_config.phy_is_low_power)
  8581. tg3_set_power_state(tp, PCI_D0);
  8582. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8583. if (tg3_test_nvram(tp) != 0) {
  8584. etest->flags |= ETH_TEST_FL_FAILED;
  8585. data[0] = 1;
  8586. }
  8587. if (tg3_test_link(tp) != 0) {
  8588. etest->flags |= ETH_TEST_FL_FAILED;
  8589. data[1] = 1;
  8590. }
  8591. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8592. int err, err2 = 0, irq_sync = 0;
  8593. if (netif_running(dev)) {
  8594. tg3_phy_stop(tp);
  8595. tg3_netif_stop(tp);
  8596. irq_sync = 1;
  8597. }
  8598. tg3_full_lock(tp, irq_sync);
  8599. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8600. err = tg3_nvram_lock(tp);
  8601. tg3_halt_cpu(tp, RX_CPU_BASE);
  8602. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8603. tg3_halt_cpu(tp, TX_CPU_BASE);
  8604. if (!err)
  8605. tg3_nvram_unlock(tp);
  8606. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8607. tg3_phy_reset(tp);
  8608. if (tg3_test_registers(tp) != 0) {
  8609. etest->flags |= ETH_TEST_FL_FAILED;
  8610. data[2] = 1;
  8611. }
  8612. if (tg3_test_memory(tp) != 0) {
  8613. etest->flags |= ETH_TEST_FL_FAILED;
  8614. data[3] = 1;
  8615. }
  8616. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8617. etest->flags |= ETH_TEST_FL_FAILED;
  8618. tg3_full_unlock(tp);
  8619. if (tg3_test_interrupt(tp) != 0) {
  8620. etest->flags |= ETH_TEST_FL_FAILED;
  8621. data[5] = 1;
  8622. }
  8623. tg3_full_lock(tp, 0);
  8624. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8625. if (netif_running(dev)) {
  8626. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8627. err2 = tg3_restart_hw(tp, 1);
  8628. if (!err2)
  8629. tg3_netif_start(tp);
  8630. }
  8631. tg3_full_unlock(tp);
  8632. if (irq_sync && !err2)
  8633. tg3_phy_start(tp);
  8634. }
  8635. if (tp->link_config.phy_is_low_power)
  8636. tg3_set_power_state(tp, PCI_D3hot);
  8637. }
  8638. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8639. {
  8640. struct mii_ioctl_data *data = if_mii(ifr);
  8641. struct tg3 *tp = netdev_priv(dev);
  8642. int err;
  8643. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8644. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8645. return -EAGAIN;
  8646. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8647. }
  8648. switch(cmd) {
  8649. case SIOCGMIIPHY:
  8650. data->phy_id = PHY_ADDR;
  8651. /* fallthru */
  8652. case SIOCGMIIREG: {
  8653. u32 mii_regval;
  8654. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8655. break; /* We have no PHY */
  8656. if (tp->link_config.phy_is_low_power)
  8657. return -EAGAIN;
  8658. spin_lock_bh(&tp->lock);
  8659. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8660. spin_unlock_bh(&tp->lock);
  8661. data->val_out = mii_regval;
  8662. return err;
  8663. }
  8664. case SIOCSMIIREG:
  8665. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8666. break; /* We have no PHY */
  8667. if (!capable(CAP_NET_ADMIN))
  8668. return -EPERM;
  8669. if (tp->link_config.phy_is_low_power)
  8670. return -EAGAIN;
  8671. spin_lock_bh(&tp->lock);
  8672. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8673. spin_unlock_bh(&tp->lock);
  8674. return err;
  8675. default:
  8676. /* do nothing */
  8677. break;
  8678. }
  8679. return -EOPNOTSUPP;
  8680. }
  8681. #if TG3_VLAN_TAG_USED
  8682. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8683. {
  8684. struct tg3 *tp = netdev_priv(dev);
  8685. if (netif_running(dev))
  8686. tg3_netif_stop(tp);
  8687. tg3_full_lock(tp, 0);
  8688. tp->vlgrp = grp;
  8689. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8690. __tg3_set_rx_mode(dev);
  8691. if (netif_running(dev))
  8692. tg3_netif_start(tp);
  8693. tg3_full_unlock(tp);
  8694. }
  8695. #endif
  8696. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8697. {
  8698. struct tg3 *tp = netdev_priv(dev);
  8699. memcpy(ec, &tp->coal, sizeof(*ec));
  8700. return 0;
  8701. }
  8702. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8703. {
  8704. struct tg3 *tp = netdev_priv(dev);
  8705. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8706. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8707. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8708. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8709. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8710. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8711. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8712. }
  8713. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8714. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8715. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8716. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8717. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8718. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8719. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8720. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8721. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8722. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8723. return -EINVAL;
  8724. /* No rx interrupts will be generated if both are zero */
  8725. if ((ec->rx_coalesce_usecs == 0) &&
  8726. (ec->rx_max_coalesced_frames == 0))
  8727. return -EINVAL;
  8728. /* No tx interrupts will be generated if both are zero */
  8729. if ((ec->tx_coalesce_usecs == 0) &&
  8730. (ec->tx_max_coalesced_frames == 0))
  8731. return -EINVAL;
  8732. /* Only copy relevant parameters, ignore all others. */
  8733. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8734. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8735. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8736. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8737. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8738. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8739. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8740. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8741. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8742. if (netif_running(dev)) {
  8743. tg3_full_lock(tp, 0);
  8744. __tg3_set_coalesce(tp, &tp->coal);
  8745. tg3_full_unlock(tp);
  8746. }
  8747. return 0;
  8748. }
  8749. static const struct ethtool_ops tg3_ethtool_ops = {
  8750. .get_settings = tg3_get_settings,
  8751. .set_settings = tg3_set_settings,
  8752. .get_drvinfo = tg3_get_drvinfo,
  8753. .get_regs_len = tg3_get_regs_len,
  8754. .get_regs = tg3_get_regs,
  8755. .get_wol = tg3_get_wol,
  8756. .set_wol = tg3_set_wol,
  8757. .get_msglevel = tg3_get_msglevel,
  8758. .set_msglevel = tg3_set_msglevel,
  8759. .nway_reset = tg3_nway_reset,
  8760. .get_link = ethtool_op_get_link,
  8761. .get_eeprom_len = tg3_get_eeprom_len,
  8762. .get_eeprom = tg3_get_eeprom,
  8763. .set_eeprom = tg3_set_eeprom,
  8764. .get_ringparam = tg3_get_ringparam,
  8765. .set_ringparam = tg3_set_ringparam,
  8766. .get_pauseparam = tg3_get_pauseparam,
  8767. .set_pauseparam = tg3_set_pauseparam,
  8768. .get_rx_csum = tg3_get_rx_csum,
  8769. .set_rx_csum = tg3_set_rx_csum,
  8770. .set_tx_csum = tg3_set_tx_csum,
  8771. .set_sg = ethtool_op_set_sg,
  8772. .set_tso = tg3_set_tso,
  8773. .self_test = tg3_self_test,
  8774. .get_strings = tg3_get_strings,
  8775. .phys_id = tg3_phys_id,
  8776. .get_ethtool_stats = tg3_get_ethtool_stats,
  8777. .get_coalesce = tg3_get_coalesce,
  8778. .set_coalesce = tg3_set_coalesce,
  8779. .get_sset_count = tg3_get_sset_count,
  8780. };
  8781. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8782. {
  8783. u32 cursize, val, magic;
  8784. tp->nvram_size = EEPROM_CHIP_SIZE;
  8785. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8786. return;
  8787. if ((magic != TG3_EEPROM_MAGIC) &&
  8788. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8789. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8790. return;
  8791. /*
  8792. * Size the chip by reading offsets at increasing powers of two.
  8793. * When we encounter our validation signature, we know the addressing
  8794. * has wrapped around, and thus have our chip size.
  8795. */
  8796. cursize = 0x10;
  8797. while (cursize < tp->nvram_size) {
  8798. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8799. return;
  8800. if (val == magic)
  8801. break;
  8802. cursize <<= 1;
  8803. }
  8804. tp->nvram_size = cursize;
  8805. }
  8806. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8807. {
  8808. u32 val;
  8809. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8810. return;
  8811. /* Selfboot format */
  8812. if (val != TG3_EEPROM_MAGIC) {
  8813. tg3_get_eeprom_size(tp);
  8814. return;
  8815. }
  8816. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8817. if (val != 0) {
  8818. tp->nvram_size = (val >> 16) * 1024;
  8819. return;
  8820. }
  8821. }
  8822. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8823. }
  8824. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8825. {
  8826. u32 nvcfg1;
  8827. nvcfg1 = tr32(NVRAM_CFG1);
  8828. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8829. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8830. }
  8831. else {
  8832. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8833. tw32(NVRAM_CFG1, nvcfg1);
  8834. }
  8835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8836. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8837. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8838. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8839. tp->nvram_jedecnum = JEDEC_ATMEL;
  8840. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8841. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8842. break;
  8843. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8844. tp->nvram_jedecnum = JEDEC_ATMEL;
  8845. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8846. break;
  8847. case FLASH_VENDOR_ATMEL_EEPROM:
  8848. tp->nvram_jedecnum = JEDEC_ATMEL;
  8849. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8850. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8851. break;
  8852. case FLASH_VENDOR_ST:
  8853. tp->nvram_jedecnum = JEDEC_ST;
  8854. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8855. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8856. break;
  8857. case FLASH_VENDOR_SAIFUN:
  8858. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8859. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8860. break;
  8861. case FLASH_VENDOR_SST_SMALL:
  8862. case FLASH_VENDOR_SST_LARGE:
  8863. tp->nvram_jedecnum = JEDEC_SST;
  8864. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8865. break;
  8866. }
  8867. }
  8868. else {
  8869. tp->nvram_jedecnum = JEDEC_ATMEL;
  8870. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8871. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8872. }
  8873. }
  8874. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8875. {
  8876. u32 nvcfg1;
  8877. nvcfg1 = tr32(NVRAM_CFG1);
  8878. /* NVRAM protection for TPM */
  8879. if (nvcfg1 & (1 << 27))
  8880. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8881. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8882. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8883. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8884. tp->nvram_jedecnum = JEDEC_ATMEL;
  8885. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8886. break;
  8887. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8888. tp->nvram_jedecnum = JEDEC_ATMEL;
  8889. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8890. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8891. break;
  8892. case FLASH_5752VENDOR_ST_M45PE10:
  8893. case FLASH_5752VENDOR_ST_M45PE20:
  8894. case FLASH_5752VENDOR_ST_M45PE40:
  8895. tp->nvram_jedecnum = JEDEC_ST;
  8896. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8897. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8898. break;
  8899. }
  8900. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8901. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8902. case FLASH_5752PAGE_SIZE_256:
  8903. tp->nvram_pagesize = 256;
  8904. break;
  8905. case FLASH_5752PAGE_SIZE_512:
  8906. tp->nvram_pagesize = 512;
  8907. break;
  8908. case FLASH_5752PAGE_SIZE_1K:
  8909. tp->nvram_pagesize = 1024;
  8910. break;
  8911. case FLASH_5752PAGE_SIZE_2K:
  8912. tp->nvram_pagesize = 2048;
  8913. break;
  8914. case FLASH_5752PAGE_SIZE_4K:
  8915. tp->nvram_pagesize = 4096;
  8916. break;
  8917. case FLASH_5752PAGE_SIZE_264:
  8918. tp->nvram_pagesize = 264;
  8919. break;
  8920. }
  8921. }
  8922. else {
  8923. /* For eeprom, set pagesize to maximum eeprom size */
  8924. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8925. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8926. tw32(NVRAM_CFG1, nvcfg1);
  8927. }
  8928. }
  8929. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8930. {
  8931. u32 nvcfg1, protect = 0;
  8932. nvcfg1 = tr32(NVRAM_CFG1);
  8933. /* NVRAM protection for TPM */
  8934. if (nvcfg1 & (1 << 27)) {
  8935. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8936. protect = 1;
  8937. }
  8938. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8939. switch (nvcfg1) {
  8940. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8941. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8942. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8943. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8944. tp->nvram_jedecnum = JEDEC_ATMEL;
  8945. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8946. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8947. tp->nvram_pagesize = 264;
  8948. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8949. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8950. tp->nvram_size = (protect ? 0x3e200 :
  8951. TG3_NVRAM_SIZE_512KB);
  8952. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8953. tp->nvram_size = (protect ? 0x1f200 :
  8954. TG3_NVRAM_SIZE_256KB);
  8955. else
  8956. tp->nvram_size = (protect ? 0x1f200 :
  8957. TG3_NVRAM_SIZE_128KB);
  8958. break;
  8959. case FLASH_5752VENDOR_ST_M45PE10:
  8960. case FLASH_5752VENDOR_ST_M45PE20:
  8961. case FLASH_5752VENDOR_ST_M45PE40:
  8962. tp->nvram_jedecnum = JEDEC_ST;
  8963. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8964. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8965. tp->nvram_pagesize = 256;
  8966. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8967. tp->nvram_size = (protect ?
  8968. TG3_NVRAM_SIZE_64KB :
  8969. TG3_NVRAM_SIZE_128KB);
  8970. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8971. tp->nvram_size = (protect ?
  8972. TG3_NVRAM_SIZE_64KB :
  8973. TG3_NVRAM_SIZE_256KB);
  8974. else
  8975. tp->nvram_size = (protect ?
  8976. TG3_NVRAM_SIZE_128KB :
  8977. TG3_NVRAM_SIZE_512KB);
  8978. break;
  8979. }
  8980. }
  8981. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8982. {
  8983. u32 nvcfg1;
  8984. nvcfg1 = tr32(NVRAM_CFG1);
  8985. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8986. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8987. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8988. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8989. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8990. tp->nvram_jedecnum = JEDEC_ATMEL;
  8991. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8992. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8993. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8994. tw32(NVRAM_CFG1, nvcfg1);
  8995. break;
  8996. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8997. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8998. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8999. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9000. tp->nvram_jedecnum = JEDEC_ATMEL;
  9001. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9002. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9003. tp->nvram_pagesize = 264;
  9004. break;
  9005. case FLASH_5752VENDOR_ST_M45PE10:
  9006. case FLASH_5752VENDOR_ST_M45PE20:
  9007. case FLASH_5752VENDOR_ST_M45PE40:
  9008. tp->nvram_jedecnum = JEDEC_ST;
  9009. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9010. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9011. tp->nvram_pagesize = 256;
  9012. break;
  9013. }
  9014. }
  9015. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9016. {
  9017. u32 nvcfg1, protect = 0;
  9018. nvcfg1 = tr32(NVRAM_CFG1);
  9019. /* NVRAM protection for TPM */
  9020. if (nvcfg1 & (1 << 27)) {
  9021. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9022. protect = 1;
  9023. }
  9024. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9025. switch (nvcfg1) {
  9026. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9027. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9028. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9029. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9030. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9031. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9032. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9033. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9034. tp->nvram_jedecnum = JEDEC_ATMEL;
  9035. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9036. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9037. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9038. tp->nvram_pagesize = 256;
  9039. break;
  9040. case FLASH_5761VENDOR_ST_A_M45PE20:
  9041. case FLASH_5761VENDOR_ST_A_M45PE40:
  9042. case FLASH_5761VENDOR_ST_A_M45PE80:
  9043. case FLASH_5761VENDOR_ST_A_M45PE16:
  9044. case FLASH_5761VENDOR_ST_M_M45PE20:
  9045. case FLASH_5761VENDOR_ST_M_M45PE40:
  9046. case FLASH_5761VENDOR_ST_M_M45PE80:
  9047. case FLASH_5761VENDOR_ST_M_M45PE16:
  9048. tp->nvram_jedecnum = JEDEC_ST;
  9049. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9050. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9051. tp->nvram_pagesize = 256;
  9052. break;
  9053. }
  9054. if (protect) {
  9055. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9056. } else {
  9057. switch (nvcfg1) {
  9058. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9059. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9060. case FLASH_5761VENDOR_ST_A_M45PE16:
  9061. case FLASH_5761VENDOR_ST_M_M45PE16:
  9062. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9063. break;
  9064. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9065. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9066. case FLASH_5761VENDOR_ST_A_M45PE80:
  9067. case FLASH_5761VENDOR_ST_M_M45PE80:
  9068. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9069. break;
  9070. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9071. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9072. case FLASH_5761VENDOR_ST_A_M45PE40:
  9073. case FLASH_5761VENDOR_ST_M_M45PE40:
  9074. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9075. break;
  9076. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9077. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9078. case FLASH_5761VENDOR_ST_A_M45PE20:
  9079. case FLASH_5761VENDOR_ST_M_M45PE20:
  9080. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9081. break;
  9082. }
  9083. }
  9084. }
  9085. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9086. {
  9087. tp->nvram_jedecnum = JEDEC_ATMEL;
  9088. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9089. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9090. }
  9091. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9092. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9093. {
  9094. tw32_f(GRC_EEPROM_ADDR,
  9095. (EEPROM_ADDR_FSM_RESET |
  9096. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9097. EEPROM_ADDR_CLKPERD_SHIFT)));
  9098. msleep(1);
  9099. /* Enable seeprom accesses. */
  9100. tw32_f(GRC_LOCAL_CTRL,
  9101. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9102. udelay(100);
  9103. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9104. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9105. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9106. if (tg3_nvram_lock(tp)) {
  9107. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9108. "tg3_nvram_init failed.\n", tp->dev->name);
  9109. return;
  9110. }
  9111. tg3_enable_nvram_access(tp);
  9112. tp->nvram_size = 0;
  9113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9114. tg3_get_5752_nvram_info(tp);
  9115. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9116. tg3_get_5755_nvram_info(tp);
  9117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9120. tg3_get_5787_nvram_info(tp);
  9121. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9122. tg3_get_5761_nvram_info(tp);
  9123. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9124. tg3_get_5906_nvram_info(tp);
  9125. else
  9126. tg3_get_nvram_info(tp);
  9127. if (tp->nvram_size == 0)
  9128. tg3_get_nvram_size(tp);
  9129. tg3_disable_nvram_access(tp);
  9130. tg3_nvram_unlock(tp);
  9131. } else {
  9132. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9133. tg3_get_eeprom_size(tp);
  9134. }
  9135. }
  9136. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9137. u32 offset, u32 *val)
  9138. {
  9139. u32 tmp;
  9140. int i;
  9141. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9142. (offset % 4) != 0)
  9143. return -EINVAL;
  9144. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9145. EEPROM_ADDR_DEVID_MASK |
  9146. EEPROM_ADDR_READ);
  9147. tw32(GRC_EEPROM_ADDR,
  9148. tmp |
  9149. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9150. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9151. EEPROM_ADDR_ADDR_MASK) |
  9152. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9153. for (i = 0; i < 1000; i++) {
  9154. tmp = tr32(GRC_EEPROM_ADDR);
  9155. if (tmp & EEPROM_ADDR_COMPLETE)
  9156. break;
  9157. msleep(1);
  9158. }
  9159. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9160. return -EBUSY;
  9161. *val = tr32(GRC_EEPROM_DATA);
  9162. return 0;
  9163. }
  9164. #define NVRAM_CMD_TIMEOUT 10000
  9165. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9166. {
  9167. int i;
  9168. tw32(NVRAM_CMD, nvram_cmd);
  9169. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9170. udelay(10);
  9171. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9172. udelay(10);
  9173. break;
  9174. }
  9175. }
  9176. if (i == NVRAM_CMD_TIMEOUT) {
  9177. return -EBUSY;
  9178. }
  9179. return 0;
  9180. }
  9181. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9182. {
  9183. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9184. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9185. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9186. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9187. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9188. addr = ((addr / tp->nvram_pagesize) <<
  9189. ATMEL_AT45DB0X1B_PAGE_POS) +
  9190. (addr % tp->nvram_pagesize);
  9191. return addr;
  9192. }
  9193. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9194. {
  9195. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9196. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9197. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9198. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9199. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9200. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9201. tp->nvram_pagesize) +
  9202. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9203. return addr;
  9204. }
  9205. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9206. {
  9207. int ret;
  9208. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9209. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9210. offset = tg3_nvram_phys_addr(tp, offset);
  9211. if (offset > NVRAM_ADDR_MSK)
  9212. return -EINVAL;
  9213. ret = tg3_nvram_lock(tp);
  9214. if (ret)
  9215. return ret;
  9216. tg3_enable_nvram_access(tp);
  9217. tw32(NVRAM_ADDR, offset);
  9218. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9219. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9220. if (ret == 0)
  9221. *val = swab32(tr32(NVRAM_RDDATA));
  9222. tg3_disable_nvram_access(tp);
  9223. tg3_nvram_unlock(tp);
  9224. return ret;
  9225. }
  9226. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9227. {
  9228. u32 v;
  9229. int res = tg3_nvram_read(tp, offset, &v);
  9230. if (!res)
  9231. *val = cpu_to_le32(v);
  9232. return res;
  9233. }
  9234. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9235. {
  9236. int err;
  9237. u32 tmp;
  9238. err = tg3_nvram_read(tp, offset, &tmp);
  9239. *val = swab32(tmp);
  9240. return err;
  9241. }
  9242. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9243. u32 offset, u32 len, u8 *buf)
  9244. {
  9245. int i, j, rc = 0;
  9246. u32 val;
  9247. for (i = 0; i < len; i += 4) {
  9248. u32 addr;
  9249. __le32 data;
  9250. addr = offset + i;
  9251. memcpy(&data, buf + i, 4);
  9252. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9253. val = tr32(GRC_EEPROM_ADDR);
  9254. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9255. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9256. EEPROM_ADDR_READ);
  9257. tw32(GRC_EEPROM_ADDR, val |
  9258. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9259. (addr & EEPROM_ADDR_ADDR_MASK) |
  9260. EEPROM_ADDR_START |
  9261. EEPROM_ADDR_WRITE);
  9262. for (j = 0; j < 1000; j++) {
  9263. val = tr32(GRC_EEPROM_ADDR);
  9264. if (val & EEPROM_ADDR_COMPLETE)
  9265. break;
  9266. msleep(1);
  9267. }
  9268. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9269. rc = -EBUSY;
  9270. break;
  9271. }
  9272. }
  9273. return rc;
  9274. }
  9275. /* offset and length are dword aligned */
  9276. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9277. u8 *buf)
  9278. {
  9279. int ret = 0;
  9280. u32 pagesize = tp->nvram_pagesize;
  9281. u32 pagemask = pagesize - 1;
  9282. u32 nvram_cmd;
  9283. u8 *tmp;
  9284. tmp = kmalloc(pagesize, GFP_KERNEL);
  9285. if (tmp == NULL)
  9286. return -ENOMEM;
  9287. while (len) {
  9288. int j;
  9289. u32 phy_addr, page_off, size;
  9290. phy_addr = offset & ~pagemask;
  9291. for (j = 0; j < pagesize; j += 4) {
  9292. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9293. (__le32 *) (tmp + j))))
  9294. break;
  9295. }
  9296. if (ret)
  9297. break;
  9298. page_off = offset & pagemask;
  9299. size = pagesize;
  9300. if (len < size)
  9301. size = len;
  9302. len -= size;
  9303. memcpy(tmp + page_off, buf, size);
  9304. offset = offset + (pagesize - page_off);
  9305. tg3_enable_nvram_access(tp);
  9306. /*
  9307. * Before we can erase the flash page, we need
  9308. * to issue a special "write enable" command.
  9309. */
  9310. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9311. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9312. break;
  9313. /* Erase the target page */
  9314. tw32(NVRAM_ADDR, phy_addr);
  9315. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9316. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9317. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9318. break;
  9319. /* Issue another write enable to start the write. */
  9320. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9321. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9322. break;
  9323. for (j = 0; j < pagesize; j += 4) {
  9324. __be32 data;
  9325. data = *((__be32 *) (tmp + j));
  9326. /* swab32(le32_to_cpu(data)), actually */
  9327. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9328. tw32(NVRAM_ADDR, phy_addr + j);
  9329. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9330. NVRAM_CMD_WR;
  9331. if (j == 0)
  9332. nvram_cmd |= NVRAM_CMD_FIRST;
  9333. else if (j == (pagesize - 4))
  9334. nvram_cmd |= NVRAM_CMD_LAST;
  9335. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9336. break;
  9337. }
  9338. if (ret)
  9339. break;
  9340. }
  9341. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9342. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9343. kfree(tmp);
  9344. return ret;
  9345. }
  9346. /* offset and length are dword aligned */
  9347. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9348. u8 *buf)
  9349. {
  9350. int i, ret = 0;
  9351. for (i = 0; i < len; i += 4, offset += 4) {
  9352. u32 page_off, phy_addr, nvram_cmd;
  9353. __be32 data;
  9354. memcpy(&data, buf + i, 4);
  9355. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9356. page_off = offset % tp->nvram_pagesize;
  9357. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9358. tw32(NVRAM_ADDR, phy_addr);
  9359. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9360. if ((page_off == 0) || (i == 0))
  9361. nvram_cmd |= NVRAM_CMD_FIRST;
  9362. if (page_off == (tp->nvram_pagesize - 4))
  9363. nvram_cmd |= NVRAM_CMD_LAST;
  9364. if (i == (len - 4))
  9365. nvram_cmd |= NVRAM_CMD_LAST;
  9366. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9367. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9368. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9369. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9370. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9371. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9372. (tp->nvram_jedecnum == JEDEC_ST) &&
  9373. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9374. if ((ret = tg3_nvram_exec_cmd(tp,
  9375. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9376. NVRAM_CMD_DONE)))
  9377. break;
  9378. }
  9379. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9380. /* We always do complete word writes to eeprom. */
  9381. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9382. }
  9383. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9384. break;
  9385. }
  9386. return ret;
  9387. }
  9388. /* offset and length are dword aligned */
  9389. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9390. {
  9391. int ret;
  9392. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9393. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9394. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9395. udelay(40);
  9396. }
  9397. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9398. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9399. }
  9400. else {
  9401. u32 grc_mode;
  9402. ret = tg3_nvram_lock(tp);
  9403. if (ret)
  9404. return ret;
  9405. tg3_enable_nvram_access(tp);
  9406. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9407. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9408. tw32(NVRAM_WRITE1, 0x406);
  9409. grc_mode = tr32(GRC_MODE);
  9410. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9411. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9412. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9413. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9414. buf);
  9415. }
  9416. else {
  9417. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9418. buf);
  9419. }
  9420. grc_mode = tr32(GRC_MODE);
  9421. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9422. tg3_disable_nvram_access(tp);
  9423. tg3_nvram_unlock(tp);
  9424. }
  9425. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9426. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9427. udelay(40);
  9428. }
  9429. return ret;
  9430. }
  9431. struct subsys_tbl_ent {
  9432. u16 subsys_vendor, subsys_devid;
  9433. u32 phy_id;
  9434. };
  9435. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9436. /* Broadcom boards. */
  9437. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9438. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9439. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9440. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9441. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9442. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9443. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9444. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9445. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9446. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9447. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9448. /* 3com boards. */
  9449. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9450. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9451. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9452. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9453. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9454. /* DELL boards. */
  9455. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9456. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9457. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9458. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9459. /* Compaq boards. */
  9460. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9461. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9462. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9463. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9464. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9465. /* IBM boards. */
  9466. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9467. };
  9468. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9469. {
  9470. int i;
  9471. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9472. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9473. tp->pdev->subsystem_vendor) &&
  9474. (subsys_id_to_phy_id[i].subsys_devid ==
  9475. tp->pdev->subsystem_device))
  9476. return &subsys_id_to_phy_id[i];
  9477. }
  9478. return NULL;
  9479. }
  9480. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9481. {
  9482. u32 val;
  9483. u16 pmcsr;
  9484. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9485. * so need make sure we're in D0.
  9486. */
  9487. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9488. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9489. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9490. msleep(1);
  9491. /* Make sure register accesses (indirect or otherwise)
  9492. * will function correctly.
  9493. */
  9494. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9495. tp->misc_host_ctrl);
  9496. /* The memory arbiter has to be enabled in order for SRAM accesses
  9497. * to succeed. Normally on powerup the tg3 chip firmware will make
  9498. * sure it is enabled, but other entities such as system netboot
  9499. * code might disable it.
  9500. */
  9501. val = tr32(MEMARB_MODE);
  9502. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9503. tp->phy_id = PHY_ID_INVALID;
  9504. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9505. /* Assume an onboard device and WOL capable by default. */
  9506. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9508. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9509. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9510. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9511. }
  9512. val = tr32(VCPU_CFGSHDW);
  9513. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9514. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9515. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9516. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9517. device_may_wakeup(&tp->pdev->dev))
  9518. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9519. return;
  9520. }
  9521. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9522. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9523. u32 nic_cfg, led_cfg;
  9524. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9525. int eeprom_phy_serdes = 0;
  9526. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9527. tp->nic_sram_data_cfg = nic_cfg;
  9528. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9529. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9530. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9531. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9532. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9533. (ver > 0) && (ver < 0x100))
  9534. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9536. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9537. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9538. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9539. eeprom_phy_serdes = 1;
  9540. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9541. if (nic_phy_id != 0) {
  9542. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9543. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9544. eeprom_phy_id = (id1 >> 16) << 10;
  9545. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9546. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9547. } else
  9548. eeprom_phy_id = 0;
  9549. tp->phy_id = eeprom_phy_id;
  9550. if (eeprom_phy_serdes) {
  9551. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9552. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9553. else
  9554. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9555. }
  9556. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9557. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9558. SHASTA_EXT_LED_MODE_MASK);
  9559. else
  9560. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9561. switch (led_cfg) {
  9562. default:
  9563. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9564. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9565. break;
  9566. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9567. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9568. break;
  9569. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9570. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9571. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9572. * read on some older 5700/5701 bootcode.
  9573. */
  9574. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9575. ASIC_REV_5700 ||
  9576. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9577. ASIC_REV_5701)
  9578. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9579. break;
  9580. case SHASTA_EXT_LED_SHARED:
  9581. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9582. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9583. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9584. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9585. LED_CTRL_MODE_PHY_2);
  9586. break;
  9587. case SHASTA_EXT_LED_MAC:
  9588. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9589. break;
  9590. case SHASTA_EXT_LED_COMBO:
  9591. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9592. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9593. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9594. LED_CTRL_MODE_PHY_2);
  9595. break;
  9596. }
  9597. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9599. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9600. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9601. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9602. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9603. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9604. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9605. if ((tp->pdev->subsystem_vendor ==
  9606. PCI_VENDOR_ID_ARIMA) &&
  9607. (tp->pdev->subsystem_device == 0x205a ||
  9608. tp->pdev->subsystem_device == 0x2063))
  9609. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9610. } else {
  9611. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9612. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9613. }
  9614. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9615. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9616. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9617. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9618. }
  9619. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9620. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9621. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9622. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9623. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9624. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9625. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE) &&
  9626. device_may_wakeup(&tp->pdev->dev))
  9627. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9628. if (cfg2 & (1 << 17))
  9629. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9630. /* serdes signal pre-emphasis in register 0x590 set by */
  9631. /* bootcode if bit 18 is set */
  9632. if (cfg2 & (1 << 18))
  9633. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9634. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9635. u32 cfg3;
  9636. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9637. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9638. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9639. }
  9640. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9641. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9642. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9643. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9644. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9645. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9646. }
  9647. }
  9648. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9649. {
  9650. int i;
  9651. u32 val;
  9652. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9653. tw32(OTP_CTRL, cmd);
  9654. /* Wait for up to 1 ms for command to execute. */
  9655. for (i = 0; i < 100; i++) {
  9656. val = tr32(OTP_STATUS);
  9657. if (val & OTP_STATUS_CMD_DONE)
  9658. break;
  9659. udelay(10);
  9660. }
  9661. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9662. }
  9663. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9664. * configuration is a 32-bit value that straddles the alignment boundary.
  9665. * We do two 32-bit reads and then shift and merge the results.
  9666. */
  9667. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9668. {
  9669. u32 bhalf_otp, thalf_otp;
  9670. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9671. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9672. return 0;
  9673. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9674. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9675. return 0;
  9676. thalf_otp = tr32(OTP_READ_DATA);
  9677. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9678. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9679. return 0;
  9680. bhalf_otp = tr32(OTP_READ_DATA);
  9681. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9682. }
  9683. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9684. {
  9685. u32 hw_phy_id_1, hw_phy_id_2;
  9686. u32 hw_phy_id, hw_phy_id_masked;
  9687. int err;
  9688. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9689. return tg3_phy_init(tp);
  9690. /* Reading the PHY ID register can conflict with ASF
  9691. * firwmare access to the PHY hardware.
  9692. */
  9693. err = 0;
  9694. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9695. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9696. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9697. } else {
  9698. /* Now read the physical PHY_ID from the chip and verify
  9699. * that it is sane. If it doesn't look good, we fall back
  9700. * to either the hard-coded table based PHY_ID and failing
  9701. * that the value found in the eeprom area.
  9702. */
  9703. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9704. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9705. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9706. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9707. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9708. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9709. }
  9710. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9711. tp->phy_id = hw_phy_id;
  9712. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9713. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9714. else
  9715. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9716. } else {
  9717. if (tp->phy_id != PHY_ID_INVALID) {
  9718. /* Do nothing, phy ID already set up in
  9719. * tg3_get_eeprom_hw_cfg().
  9720. */
  9721. } else {
  9722. struct subsys_tbl_ent *p;
  9723. /* No eeprom signature? Try the hardcoded
  9724. * subsys device table.
  9725. */
  9726. p = lookup_by_subsys(tp);
  9727. if (!p)
  9728. return -ENODEV;
  9729. tp->phy_id = p->phy_id;
  9730. if (!tp->phy_id ||
  9731. tp->phy_id == PHY_ID_BCM8002)
  9732. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9733. }
  9734. }
  9735. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9736. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9737. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9738. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9739. tg3_readphy(tp, MII_BMSR, &bmsr);
  9740. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9741. (bmsr & BMSR_LSTATUS))
  9742. goto skip_phy_reset;
  9743. err = tg3_phy_reset(tp);
  9744. if (err)
  9745. return err;
  9746. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9747. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9748. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9749. tg3_ctrl = 0;
  9750. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9751. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9752. MII_TG3_CTRL_ADV_1000_FULL);
  9753. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9754. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9755. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9756. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9757. }
  9758. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9759. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9760. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9761. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9762. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9763. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9764. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9765. tg3_writephy(tp, MII_BMCR,
  9766. BMCR_ANENABLE | BMCR_ANRESTART);
  9767. }
  9768. tg3_phy_set_wirespeed(tp);
  9769. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9770. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9771. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9772. }
  9773. skip_phy_reset:
  9774. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9775. err = tg3_init_5401phy_dsp(tp);
  9776. if (err)
  9777. return err;
  9778. }
  9779. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9780. err = tg3_init_5401phy_dsp(tp);
  9781. }
  9782. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9783. tp->link_config.advertising =
  9784. (ADVERTISED_1000baseT_Half |
  9785. ADVERTISED_1000baseT_Full |
  9786. ADVERTISED_Autoneg |
  9787. ADVERTISED_FIBRE);
  9788. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9789. tp->link_config.advertising &=
  9790. ~(ADVERTISED_1000baseT_Half |
  9791. ADVERTISED_1000baseT_Full);
  9792. return err;
  9793. }
  9794. static void __devinit tg3_read_partno(struct tg3 *tp)
  9795. {
  9796. unsigned char vpd_data[256];
  9797. unsigned int i;
  9798. u32 magic;
  9799. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9800. goto out_not_found;
  9801. if (magic == TG3_EEPROM_MAGIC) {
  9802. for (i = 0; i < 256; i += 4) {
  9803. u32 tmp;
  9804. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9805. goto out_not_found;
  9806. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9807. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9808. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9809. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9810. }
  9811. } else {
  9812. int vpd_cap;
  9813. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9814. for (i = 0; i < 256; i += 4) {
  9815. u32 tmp, j = 0;
  9816. __le32 v;
  9817. u16 tmp16;
  9818. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9819. i);
  9820. while (j++ < 100) {
  9821. pci_read_config_word(tp->pdev, vpd_cap +
  9822. PCI_VPD_ADDR, &tmp16);
  9823. if (tmp16 & 0x8000)
  9824. break;
  9825. msleep(1);
  9826. }
  9827. if (!(tmp16 & 0x8000))
  9828. goto out_not_found;
  9829. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9830. &tmp);
  9831. v = cpu_to_le32(tmp);
  9832. memcpy(&vpd_data[i], &v, 4);
  9833. }
  9834. }
  9835. /* Now parse and find the part number. */
  9836. for (i = 0; i < 254; ) {
  9837. unsigned char val = vpd_data[i];
  9838. unsigned int block_end;
  9839. if (val == 0x82 || val == 0x91) {
  9840. i = (i + 3 +
  9841. (vpd_data[i + 1] +
  9842. (vpd_data[i + 2] << 8)));
  9843. continue;
  9844. }
  9845. if (val != 0x90)
  9846. goto out_not_found;
  9847. block_end = (i + 3 +
  9848. (vpd_data[i + 1] +
  9849. (vpd_data[i + 2] << 8)));
  9850. i += 3;
  9851. if (block_end > 256)
  9852. goto out_not_found;
  9853. while (i < (block_end - 2)) {
  9854. if (vpd_data[i + 0] == 'P' &&
  9855. vpd_data[i + 1] == 'N') {
  9856. int partno_len = vpd_data[i + 2];
  9857. i += 3;
  9858. if (partno_len > 24 || (partno_len + i) > 256)
  9859. goto out_not_found;
  9860. memcpy(tp->board_part_number,
  9861. &vpd_data[i], partno_len);
  9862. /* Success. */
  9863. return;
  9864. }
  9865. i += 3 + vpd_data[i + 2];
  9866. }
  9867. /* Part number not found. */
  9868. goto out_not_found;
  9869. }
  9870. out_not_found:
  9871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9872. strcpy(tp->board_part_number, "BCM95906");
  9873. else
  9874. strcpy(tp->board_part_number, "none");
  9875. }
  9876. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9877. {
  9878. u32 val;
  9879. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9880. (val & 0xfc000000) != 0x0c000000 ||
  9881. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9882. val != 0)
  9883. return 0;
  9884. return 1;
  9885. }
  9886. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9887. {
  9888. u32 val, offset, start;
  9889. u32 ver_offset;
  9890. int i, bcnt;
  9891. if (tg3_nvram_read_swab(tp, 0, &val))
  9892. return;
  9893. if (val != TG3_EEPROM_MAGIC)
  9894. return;
  9895. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9896. tg3_nvram_read_swab(tp, 0x4, &start))
  9897. return;
  9898. offset = tg3_nvram_logical_addr(tp, offset);
  9899. if (!tg3_fw_img_is_valid(tp, offset) ||
  9900. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9901. return;
  9902. offset = offset + ver_offset - start;
  9903. for (i = 0; i < 16; i += 4) {
  9904. __le32 v;
  9905. if (tg3_nvram_read_le(tp, offset + i, &v))
  9906. return;
  9907. memcpy(tp->fw_ver + i, &v, 4);
  9908. }
  9909. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9910. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9911. return;
  9912. for (offset = TG3_NVM_DIR_START;
  9913. offset < TG3_NVM_DIR_END;
  9914. offset += TG3_NVM_DIRENT_SIZE) {
  9915. if (tg3_nvram_read_swab(tp, offset, &val))
  9916. return;
  9917. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9918. break;
  9919. }
  9920. if (offset == TG3_NVM_DIR_END)
  9921. return;
  9922. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9923. start = 0x08000000;
  9924. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9925. return;
  9926. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9927. !tg3_fw_img_is_valid(tp, offset) ||
  9928. tg3_nvram_read_swab(tp, offset + 8, &val))
  9929. return;
  9930. offset += val - start;
  9931. bcnt = strlen(tp->fw_ver);
  9932. tp->fw_ver[bcnt++] = ',';
  9933. tp->fw_ver[bcnt++] = ' ';
  9934. for (i = 0; i < 4; i++) {
  9935. __le32 v;
  9936. if (tg3_nvram_read_le(tp, offset, &v))
  9937. return;
  9938. offset += sizeof(v);
  9939. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9940. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9941. break;
  9942. }
  9943. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9944. bcnt += sizeof(v);
  9945. }
  9946. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9947. }
  9948. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9949. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9950. {
  9951. static struct pci_device_id write_reorder_chipsets[] = {
  9952. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9953. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9954. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9955. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9956. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9957. PCI_DEVICE_ID_VIA_8385_0) },
  9958. { },
  9959. };
  9960. u32 misc_ctrl_reg;
  9961. u32 cacheline_sz_reg;
  9962. u32 pci_state_reg, grc_misc_cfg;
  9963. u32 val;
  9964. u16 pci_cmd;
  9965. int err, pcie_cap;
  9966. /* Force memory write invalidate off. If we leave it on,
  9967. * then on 5700_BX chips we have to enable a workaround.
  9968. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9969. * to match the cacheline size. The Broadcom driver have this
  9970. * workaround but turns MWI off all the times so never uses
  9971. * it. This seems to suggest that the workaround is insufficient.
  9972. */
  9973. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9974. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9975. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9976. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9977. * has the register indirect write enable bit set before
  9978. * we try to access any of the MMIO registers. It is also
  9979. * critical that the PCI-X hw workaround situation is decided
  9980. * before that as well.
  9981. */
  9982. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9983. &misc_ctrl_reg);
  9984. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9985. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9987. u32 prod_id_asic_rev;
  9988. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9989. &prod_id_asic_rev);
  9990. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9991. }
  9992. /* Wrong chip ID in 5752 A0. This code can be removed later
  9993. * as A0 is not in production.
  9994. */
  9995. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9996. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9997. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9998. * we need to disable memory and use config. cycles
  9999. * only to access all registers. The 5702/03 chips
  10000. * can mistakenly decode the special cycles from the
  10001. * ICH chipsets as memory write cycles, causing corruption
  10002. * of register and memory space. Only certain ICH bridges
  10003. * will drive special cycles with non-zero data during the
  10004. * address phase which can fall within the 5703's address
  10005. * range. This is not an ICH bug as the PCI spec allows
  10006. * non-zero address during special cycles. However, only
  10007. * these ICH bridges are known to drive non-zero addresses
  10008. * during special cycles.
  10009. *
  10010. * Since special cycles do not cross PCI bridges, we only
  10011. * enable this workaround if the 5703 is on the secondary
  10012. * bus of these ICH bridges.
  10013. */
  10014. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10015. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10016. static struct tg3_dev_id {
  10017. u32 vendor;
  10018. u32 device;
  10019. u32 rev;
  10020. } ich_chipsets[] = {
  10021. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10022. PCI_ANY_ID },
  10023. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10024. PCI_ANY_ID },
  10025. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10026. 0xa },
  10027. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10028. PCI_ANY_ID },
  10029. { },
  10030. };
  10031. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10032. struct pci_dev *bridge = NULL;
  10033. while (pci_id->vendor != 0) {
  10034. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10035. bridge);
  10036. if (!bridge) {
  10037. pci_id++;
  10038. continue;
  10039. }
  10040. if (pci_id->rev != PCI_ANY_ID) {
  10041. if (bridge->revision > pci_id->rev)
  10042. continue;
  10043. }
  10044. if (bridge->subordinate &&
  10045. (bridge->subordinate->number ==
  10046. tp->pdev->bus->number)) {
  10047. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10048. pci_dev_put(bridge);
  10049. break;
  10050. }
  10051. }
  10052. }
  10053. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10054. static struct tg3_dev_id {
  10055. u32 vendor;
  10056. u32 device;
  10057. } bridge_chipsets[] = {
  10058. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10059. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10060. { },
  10061. };
  10062. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10063. struct pci_dev *bridge = NULL;
  10064. while (pci_id->vendor != 0) {
  10065. bridge = pci_get_device(pci_id->vendor,
  10066. pci_id->device,
  10067. bridge);
  10068. if (!bridge) {
  10069. pci_id++;
  10070. continue;
  10071. }
  10072. if (bridge->subordinate &&
  10073. (bridge->subordinate->number <=
  10074. tp->pdev->bus->number) &&
  10075. (bridge->subordinate->subordinate >=
  10076. tp->pdev->bus->number)) {
  10077. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10078. pci_dev_put(bridge);
  10079. break;
  10080. }
  10081. }
  10082. }
  10083. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10084. * DMA addresses > 40-bit. This bridge may have other additional
  10085. * 57xx devices behind it in some 4-port NIC designs for example.
  10086. * Any tg3 device found behind the bridge will also need the 40-bit
  10087. * DMA workaround.
  10088. */
  10089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10091. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10092. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10093. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10094. }
  10095. else {
  10096. struct pci_dev *bridge = NULL;
  10097. do {
  10098. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10099. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10100. bridge);
  10101. if (bridge && bridge->subordinate &&
  10102. (bridge->subordinate->number <=
  10103. tp->pdev->bus->number) &&
  10104. (bridge->subordinate->subordinate >=
  10105. tp->pdev->bus->number)) {
  10106. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10107. pci_dev_put(bridge);
  10108. break;
  10109. }
  10110. } while (bridge);
  10111. }
  10112. /* Initialize misc host control in PCI block. */
  10113. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10114. MISC_HOST_CTRL_CHIPREV);
  10115. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10116. tp->misc_host_ctrl);
  10117. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10118. &cacheline_sz_reg);
  10119. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10120. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10121. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10122. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10123. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10124. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10125. tp->pdev_peer = tg3_find_peer(tp);
  10126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10134. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10135. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10136. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10137. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10138. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10139. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10140. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10141. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10142. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10143. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10144. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10145. tp->pdev_peer == tp->pdev))
  10146. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10153. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10154. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10155. } else {
  10156. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10157. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10158. ASIC_REV_5750 &&
  10159. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10160. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10161. }
  10162. }
  10163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10164. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10165. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10166. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10167. if (pcie_cap != 0) {
  10168. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10169. pcie_set_readrq(tp->pdev, 4096);
  10170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10171. u16 lnkctl;
  10172. pci_read_config_word(tp->pdev,
  10173. pcie_cap + PCI_EXP_LNKCTL,
  10174. &lnkctl);
  10175. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10176. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10177. }
  10178. }
  10179. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10180. * reordering to the mailbox registers done by the host
  10181. * controller can cause major troubles. We read back from
  10182. * every mailbox register write to force the writes to be
  10183. * posted to the chip in order.
  10184. */
  10185. if (pci_dev_present(write_reorder_chipsets) &&
  10186. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10187. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10189. tp->pci_lat_timer < 64) {
  10190. tp->pci_lat_timer = 64;
  10191. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10192. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10193. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10194. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10195. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10196. cacheline_sz_reg);
  10197. }
  10198. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10199. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10200. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10201. if (!tp->pcix_cap) {
  10202. printk(KERN_ERR PFX "Cannot find PCI-X "
  10203. "capability, aborting.\n");
  10204. return -EIO;
  10205. }
  10206. }
  10207. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10208. &pci_state_reg);
  10209. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10210. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10211. /* If this is a 5700 BX chipset, and we are in PCI-X
  10212. * mode, enable register write workaround.
  10213. *
  10214. * The workaround is to use indirect register accesses
  10215. * for all chip writes not to mailbox registers.
  10216. */
  10217. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10218. u32 pm_reg;
  10219. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10220. /* The chip can have it's power management PCI config
  10221. * space registers clobbered due to this bug.
  10222. * So explicitly force the chip into D0 here.
  10223. */
  10224. pci_read_config_dword(tp->pdev,
  10225. tp->pm_cap + PCI_PM_CTRL,
  10226. &pm_reg);
  10227. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10228. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10229. pci_write_config_dword(tp->pdev,
  10230. tp->pm_cap + PCI_PM_CTRL,
  10231. pm_reg);
  10232. /* Also, force SERR#/PERR# in PCI command. */
  10233. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10234. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10235. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10236. }
  10237. }
  10238. /* 5700 BX chips need to have their TX producer index mailboxes
  10239. * written twice to workaround a bug.
  10240. */
  10241. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10242. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10243. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10244. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10245. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10246. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10247. /* Chip-specific fixup from Broadcom driver */
  10248. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10249. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10250. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10251. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10252. }
  10253. /* Default fast path register access methods */
  10254. tp->read32 = tg3_read32;
  10255. tp->write32 = tg3_write32;
  10256. tp->read32_mbox = tg3_read32;
  10257. tp->write32_mbox = tg3_write32;
  10258. tp->write32_tx_mbox = tg3_write32;
  10259. tp->write32_rx_mbox = tg3_write32;
  10260. /* Various workaround register access methods */
  10261. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10262. tp->write32 = tg3_write_indirect_reg32;
  10263. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10264. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10265. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10266. /*
  10267. * Back to back register writes can cause problems on these
  10268. * chips, the workaround is to read back all reg writes
  10269. * except those to mailbox regs.
  10270. *
  10271. * See tg3_write_indirect_reg32().
  10272. */
  10273. tp->write32 = tg3_write_flush_reg32;
  10274. }
  10275. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10276. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10277. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10278. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10279. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10280. }
  10281. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10282. tp->read32 = tg3_read_indirect_reg32;
  10283. tp->write32 = tg3_write_indirect_reg32;
  10284. tp->read32_mbox = tg3_read_indirect_mbox;
  10285. tp->write32_mbox = tg3_write_indirect_mbox;
  10286. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10287. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10288. iounmap(tp->regs);
  10289. tp->regs = NULL;
  10290. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10291. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10292. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10293. }
  10294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10295. tp->read32_mbox = tg3_read32_mbox_5906;
  10296. tp->write32_mbox = tg3_write32_mbox_5906;
  10297. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10298. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10299. }
  10300. if (tp->write32 == tg3_write_indirect_reg32 ||
  10301. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10304. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10305. /* Get eeprom hw config before calling tg3_set_power_state().
  10306. * In particular, the TG3_FLG2_IS_NIC flag must be
  10307. * determined before calling tg3_set_power_state() so that
  10308. * we know whether or not to switch out of Vaux power.
  10309. * When the flag is set, it means that GPIO1 is used for eeprom
  10310. * write protect and also implies that it is a LOM where GPIOs
  10311. * are not used to switch power.
  10312. */
  10313. tg3_get_eeprom_hw_cfg(tp);
  10314. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10315. /* Allow reads and writes to the
  10316. * APE register and memory space.
  10317. */
  10318. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10319. PCISTATE_ALLOW_APE_SHMEM_WR;
  10320. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10321. pci_state_reg);
  10322. }
  10323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10326. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10327. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10328. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10329. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10330. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10331. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10332. }
  10333. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10334. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10335. * It is also used as eeprom write protect on LOMs.
  10336. */
  10337. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10338. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10339. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10340. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10341. GRC_LCLCTRL_GPIO_OUTPUT1);
  10342. /* Unused GPIO3 must be driven as output on 5752 because there
  10343. * are no pull-up resistors on unused GPIO pins.
  10344. */
  10345. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10346. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10348. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10349. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10350. /* Turn off the debug UART. */
  10351. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10352. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10353. /* Keep VMain power. */
  10354. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10355. GRC_LCLCTRL_GPIO_OUTPUT0;
  10356. }
  10357. /* Force the chip into D0. */
  10358. err = tg3_set_power_state(tp, PCI_D0);
  10359. if (err) {
  10360. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10361. pci_name(tp->pdev));
  10362. return err;
  10363. }
  10364. /* 5700 B0 chips do not support checksumming correctly due
  10365. * to hardware bugs.
  10366. */
  10367. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10368. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10369. /* Derive initial jumbo mode from MTU assigned in
  10370. * ether_setup() via the alloc_etherdev() call
  10371. */
  10372. if (tp->dev->mtu > ETH_DATA_LEN &&
  10373. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10374. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10375. /* Determine WakeOnLan speed to use. */
  10376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10377. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10378. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10379. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10380. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10381. } else {
  10382. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10383. }
  10384. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10385. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10386. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10387. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10388. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10389. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10390. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10391. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10392. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10393. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10394. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10395. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10396. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10397. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10400. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10402. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10403. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10404. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10405. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10406. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10407. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10408. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10409. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10410. }
  10411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10412. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10413. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10414. if (tp->phy_otp == 0)
  10415. tp->phy_otp = TG3_OTP_DEFAULT;
  10416. }
  10417. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10418. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10419. else
  10420. tp->mi_mode = MAC_MI_MODE_BASE;
  10421. tp->coalesce_mode = 0;
  10422. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10423. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10424. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10426. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10427. err = tg3_mdio_init(tp);
  10428. if (err)
  10429. return err;
  10430. /* Initialize data/descriptor byte/word swapping. */
  10431. val = tr32(GRC_MODE);
  10432. val &= GRC_MODE_HOST_STACKUP;
  10433. tw32(GRC_MODE, val | tp->grc_mode);
  10434. tg3_switch_clocks(tp);
  10435. /* Clear this out for sanity. */
  10436. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10437. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10438. &pci_state_reg);
  10439. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10440. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10441. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10442. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10443. chiprevid == CHIPREV_ID_5701_B0 ||
  10444. chiprevid == CHIPREV_ID_5701_B2 ||
  10445. chiprevid == CHIPREV_ID_5701_B5) {
  10446. void __iomem *sram_base;
  10447. /* Write some dummy words into the SRAM status block
  10448. * area, see if it reads back correctly. If the return
  10449. * value is bad, force enable the PCIX workaround.
  10450. */
  10451. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10452. writel(0x00000000, sram_base);
  10453. writel(0x00000000, sram_base + 4);
  10454. writel(0xffffffff, sram_base + 4);
  10455. if (readl(sram_base) != 0x00000000)
  10456. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10457. }
  10458. }
  10459. udelay(50);
  10460. tg3_nvram_init(tp);
  10461. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10462. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10464. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10465. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10466. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10467. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10468. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10469. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10470. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10471. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10472. HOSTCC_MODE_CLRTICK_TXBD);
  10473. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10474. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10475. tp->misc_host_ctrl);
  10476. }
  10477. /* Preserve the APE MAC_MODE bits */
  10478. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10479. tp->mac_mode = tr32(MAC_MODE) |
  10480. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10481. else
  10482. tp->mac_mode = TG3_DEF_MAC_MODE;
  10483. /* these are limited to 10/100 only */
  10484. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10485. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10486. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10487. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10488. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10489. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10490. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10491. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10492. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10493. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10494. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10496. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10497. err = tg3_phy_probe(tp);
  10498. if (err) {
  10499. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10500. pci_name(tp->pdev), err);
  10501. /* ... but do not return immediately ... */
  10502. tg3_mdio_fini(tp);
  10503. }
  10504. tg3_read_partno(tp);
  10505. tg3_read_fw_ver(tp);
  10506. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10507. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10508. } else {
  10509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10510. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10511. else
  10512. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10513. }
  10514. /* 5700 {AX,BX} chips have a broken status block link
  10515. * change bit implementation, so we must use the
  10516. * status register in those cases.
  10517. */
  10518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10519. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10520. else
  10521. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10522. /* The led_ctrl is set during tg3_phy_probe, here we might
  10523. * have to force the link status polling mechanism based
  10524. * upon subsystem IDs.
  10525. */
  10526. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10528. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10529. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10530. TG3_FLAG_USE_LINKCHG_REG);
  10531. }
  10532. /* For all SERDES we poll the MAC status register. */
  10533. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10534. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10535. else
  10536. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10537. /* All chips before 5787 can get confused if TX buffers
  10538. * straddle the 4GB address boundary in some cases.
  10539. */
  10540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10546. tp->dev->hard_start_xmit = tg3_start_xmit;
  10547. else
  10548. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10549. tp->rx_offset = 2;
  10550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10551. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10552. tp->rx_offset = 0;
  10553. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10554. /* Increment the rx prod index on the rx std ring by at most
  10555. * 8 for these chips to workaround hw errata.
  10556. */
  10557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10560. tp->rx_std_max_post = 8;
  10561. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10562. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10563. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10564. return err;
  10565. }
  10566. #ifdef CONFIG_SPARC
  10567. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10568. {
  10569. struct net_device *dev = tp->dev;
  10570. struct pci_dev *pdev = tp->pdev;
  10571. struct device_node *dp = pci_device_to_OF_node(pdev);
  10572. const unsigned char *addr;
  10573. int len;
  10574. addr = of_get_property(dp, "local-mac-address", &len);
  10575. if (addr && len == 6) {
  10576. memcpy(dev->dev_addr, addr, 6);
  10577. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10578. return 0;
  10579. }
  10580. return -ENODEV;
  10581. }
  10582. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10583. {
  10584. struct net_device *dev = tp->dev;
  10585. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10586. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10587. return 0;
  10588. }
  10589. #endif
  10590. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10591. {
  10592. struct net_device *dev = tp->dev;
  10593. u32 hi, lo, mac_offset;
  10594. int addr_ok = 0;
  10595. #ifdef CONFIG_SPARC
  10596. if (!tg3_get_macaddr_sparc(tp))
  10597. return 0;
  10598. #endif
  10599. mac_offset = 0x7c;
  10600. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10601. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10602. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10603. mac_offset = 0xcc;
  10604. if (tg3_nvram_lock(tp))
  10605. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10606. else
  10607. tg3_nvram_unlock(tp);
  10608. }
  10609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10610. mac_offset = 0x10;
  10611. /* First try to get it from MAC address mailbox. */
  10612. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10613. if ((hi >> 16) == 0x484b) {
  10614. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10615. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10616. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10617. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10618. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10619. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10620. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10621. /* Some old bootcode may report a 0 MAC address in SRAM */
  10622. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10623. }
  10624. if (!addr_ok) {
  10625. /* Next, try NVRAM. */
  10626. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10627. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10628. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10629. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10630. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10631. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10632. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10633. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10634. }
  10635. /* Finally just fetch it out of the MAC control regs. */
  10636. else {
  10637. hi = tr32(MAC_ADDR_0_HIGH);
  10638. lo = tr32(MAC_ADDR_0_LOW);
  10639. dev->dev_addr[5] = lo & 0xff;
  10640. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10641. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10642. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10643. dev->dev_addr[1] = hi & 0xff;
  10644. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10645. }
  10646. }
  10647. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10648. #ifdef CONFIG_SPARC
  10649. if (!tg3_get_default_macaddr_sparc(tp))
  10650. return 0;
  10651. #endif
  10652. return -EINVAL;
  10653. }
  10654. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10655. return 0;
  10656. }
  10657. #define BOUNDARY_SINGLE_CACHELINE 1
  10658. #define BOUNDARY_MULTI_CACHELINE 2
  10659. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10660. {
  10661. int cacheline_size;
  10662. u8 byte;
  10663. int goal;
  10664. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10665. if (byte == 0)
  10666. cacheline_size = 1024;
  10667. else
  10668. cacheline_size = (int) byte * 4;
  10669. /* On 5703 and later chips, the boundary bits have no
  10670. * effect.
  10671. */
  10672. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10673. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10674. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10675. goto out;
  10676. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10677. goal = BOUNDARY_MULTI_CACHELINE;
  10678. #else
  10679. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10680. goal = BOUNDARY_SINGLE_CACHELINE;
  10681. #else
  10682. goal = 0;
  10683. #endif
  10684. #endif
  10685. if (!goal)
  10686. goto out;
  10687. /* PCI controllers on most RISC systems tend to disconnect
  10688. * when a device tries to burst across a cache-line boundary.
  10689. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10690. *
  10691. * Unfortunately, for PCI-E there are only limited
  10692. * write-side controls for this, and thus for reads
  10693. * we will still get the disconnects. We'll also waste
  10694. * these PCI cycles for both read and write for chips
  10695. * other than 5700 and 5701 which do not implement the
  10696. * boundary bits.
  10697. */
  10698. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10699. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10700. switch (cacheline_size) {
  10701. case 16:
  10702. case 32:
  10703. case 64:
  10704. case 128:
  10705. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10706. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10707. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10708. } else {
  10709. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10710. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10711. }
  10712. break;
  10713. case 256:
  10714. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10715. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10716. break;
  10717. default:
  10718. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10719. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10720. break;
  10721. }
  10722. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10723. switch (cacheline_size) {
  10724. case 16:
  10725. case 32:
  10726. case 64:
  10727. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10728. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10729. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10730. break;
  10731. }
  10732. /* fallthrough */
  10733. case 128:
  10734. default:
  10735. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10736. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10737. break;
  10738. }
  10739. } else {
  10740. switch (cacheline_size) {
  10741. case 16:
  10742. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10743. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10744. DMA_RWCTRL_WRITE_BNDRY_16);
  10745. break;
  10746. }
  10747. /* fallthrough */
  10748. case 32:
  10749. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10750. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10751. DMA_RWCTRL_WRITE_BNDRY_32);
  10752. break;
  10753. }
  10754. /* fallthrough */
  10755. case 64:
  10756. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10757. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10758. DMA_RWCTRL_WRITE_BNDRY_64);
  10759. break;
  10760. }
  10761. /* fallthrough */
  10762. case 128:
  10763. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10764. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10765. DMA_RWCTRL_WRITE_BNDRY_128);
  10766. break;
  10767. }
  10768. /* fallthrough */
  10769. case 256:
  10770. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10771. DMA_RWCTRL_WRITE_BNDRY_256);
  10772. break;
  10773. case 512:
  10774. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10775. DMA_RWCTRL_WRITE_BNDRY_512);
  10776. break;
  10777. case 1024:
  10778. default:
  10779. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10780. DMA_RWCTRL_WRITE_BNDRY_1024);
  10781. break;
  10782. }
  10783. }
  10784. out:
  10785. return val;
  10786. }
  10787. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10788. {
  10789. struct tg3_internal_buffer_desc test_desc;
  10790. u32 sram_dma_descs;
  10791. int i, ret;
  10792. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10793. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10794. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10795. tw32(RDMAC_STATUS, 0);
  10796. tw32(WDMAC_STATUS, 0);
  10797. tw32(BUFMGR_MODE, 0);
  10798. tw32(FTQ_RESET, 0);
  10799. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10800. test_desc.addr_lo = buf_dma & 0xffffffff;
  10801. test_desc.nic_mbuf = 0x00002100;
  10802. test_desc.len = size;
  10803. /*
  10804. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10805. * the *second* time the tg3 driver was getting loaded after an
  10806. * initial scan.
  10807. *
  10808. * Broadcom tells me:
  10809. * ...the DMA engine is connected to the GRC block and a DMA
  10810. * reset may affect the GRC block in some unpredictable way...
  10811. * The behavior of resets to individual blocks has not been tested.
  10812. *
  10813. * Broadcom noted the GRC reset will also reset all sub-components.
  10814. */
  10815. if (to_device) {
  10816. test_desc.cqid_sqid = (13 << 8) | 2;
  10817. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10818. udelay(40);
  10819. } else {
  10820. test_desc.cqid_sqid = (16 << 8) | 7;
  10821. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10822. udelay(40);
  10823. }
  10824. test_desc.flags = 0x00000005;
  10825. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10826. u32 val;
  10827. val = *(((u32 *)&test_desc) + i);
  10828. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10829. sram_dma_descs + (i * sizeof(u32)));
  10830. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10831. }
  10832. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10833. if (to_device) {
  10834. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10835. } else {
  10836. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10837. }
  10838. ret = -ENODEV;
  10839. for (i = 0; i < 40; i++) {
  10840. u32 val;
  10841. if (to_device)
  10842. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10843. else
  10844. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10845. if ((val & 0xffff) == sram_dma_descs) {
  10846. ret = 0;
  10847. break;
  10848. }
  10849. udelay(100);
  10850. }
  10851. return ret;
  10852. }
  10853. #define TEST_BUFFER_SIZE 0x2000
  10854. static int __devinit tg3_test_dma(struct tg3 *tp)
  10855. {
  10856. dma_addr_t buf_dma;
  10857. u32 *buf, saved_dma_rwctrl;
  10858. int ret;
  10859. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10860. if (!buf) {
  10861. ret = -ENOMEM;
  10862. goto out_nofree;
  10863. }
  10864. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10865. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10866. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10867. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10868. /* DMA read watermark not used on PCIE */
  10869. tp->dma_rwctrl |= 0x00180000;
  10870. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10873. tp->dma_rwctrl |= 0x003f0000;
  10874. else
  10875. tp->dma_rwctrl |= 0x003f000f;
  10876. } else {
  10877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10879. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10880. u32 read_water = 0x7;
  10881. /* If the 5704 is behind the EPB bridge, we can
  10882. * do the less restrictive ONE_DMA workaround for
  10883. * better performance.
  10884. */
  10885. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10887. tp->dma_rwctrl |= 0x8000;
  10888. else if (ccval == 0x6 || ccval == 0x7)
  10889. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10891. read_water = 4;
  10892. /* Set bit 23 to enable PCIX hw bug fix */
  10893. tp->dma_rwctrl |=
  10894. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10895. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10896. (1 << 23);
  10897. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10898. /* 5780 always in PCIX mode */
  10899. tp->dma_rwctrl |= 0x00144000;
  10900. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10901. /* 5714 always in PCIX mode */
  10902. tp->dma_rwctrl |= 0x00148000;
  10903. } else {
  10904. tp->dma_rwctrl |= 0x001b000f;
  10905. }
  10906. }
  10907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10909. tp->dma_rwctrl &= 0xfffffff0;
  10910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10912. /* Remove this if it causes problems for some boards. */
  10913. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10914. /* On 5700/5701 chips, we need to set this bit.
  10915. * Otherwise the chip will issue cacheline transactions
  10916. * to streamable DMA memory with not all the byte
  10917. * enables turned on. This is an error on several
  10918. * RISC PCI controllers, in particular sparc64.
  10919. *
  10920. * On 5703/5704 chips, this bit has been reassigned
  10921. * a different meaning. In particular, it is used
  10922. * on those chips to enable a PCI-X workaround.
  10923. */
  10924. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10925. }
  10926. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10927. #if 0
  10928. /* Unneeded, already done by tg3_get_invariants. */
  10929. tg3_switch_clocks(tp);
  10930. #endif
  10931. ret = 0;
  10932. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10933. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10934. goto out;
  10935. /* It is best to perform DMA test with maximum write burst size
  10936. * to expose the 5700/5701 write DMA bug.
  10937. */
  10938. saved_dma_rwctrl = tp->dma_rwctrl;
  10939. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10940. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10941. while (1) {
  10942. u32 *p = buf, i;
  10943. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10944. p[i] = i;
  10945. /* Send the buffer to the chip. */
  10946. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10947. if (ret) {
  10948. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10949. break;
  10950. }
  10951. #if 0
  10952. /* validate data reached card RAM correctly. */
  10953. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10954. u32 val;
  10955. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10956. if (le32_to_cpu(val) != p[i]) {
  10957. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10958. /* ret = -ENODEV here? */
  10959. }
  10960. p[i] = 0;
  10961. }
  10962. #endif
  10963. /* Now read it back. */
  10964. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10965. if (ret) {
  10966. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10967. break;
  10968. }
  10969. /* Verify it. */
  10970. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10971. if (p[i] == i)
  10972. continue;
  10973. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10974. DMA_RWCTRL_WRITE_BNDRY_16) {
  10975. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10976. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10977. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10978. break;
  10979. } else {
  10980. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10981. ret = -ENODEV;
  10982. goto out;
  10983. }
  10984. }
  10985. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10986. /* Success. */
  10987. ret = 0;
  10988. break;
  10989. }
  10990. }
  10991. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10992. DMA_RWCTRL_WRITE_BNDRY_16) {
  10993. static struct pci_device_id dma_wait_state_chipsets[] = {
  10994. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10995. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10996. { },
  10997. };
  10998. /* DMA test passed without adjusting DMA boundary,
  10999. * now look for chipsets that are known to expose the
  11000. * DMA bug without failing the test.
  11001. */
  11002. if (pci_dev_present(dma_wait_state_chipsets)) {
  11003. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11004. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11005. }
  11006. else
  11007. /* Safe to use the calculated DMA boundary. */
  11008. tp->dma_rwctrl = saved_dma_rwctrl;
  11009. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11010. }
  11011. out:
  11012. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11013. out_nofree:
  11014. return ret;
  11015. }
  11016. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11017. {
  11018. tp->link_config.advertising =
  11019. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11020. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11021. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11022. ADVERTISED_Autoneg | ADVERTISED_MII);
  11023. tp->link_config.speed = SPEED_INVALID;
  11024. tp->link_config.duplex = DUPLEX_INVALID;
  11025. tp->link_config.autoneg = AUTONEG_ENABLE;
  11026. tp->link_config.active_speed = SPEED_INVALID;
  11027. tp->link_config.active_duplex = DUPLEX_INVALID;
  11028. tp->link_config.phy_is_low_power = 0;
  11029. tp->link_config.orig_speed = SPEED_INVALID;
  11030. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11031. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11032. }
  11033. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11034. {
  11035. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11036. tp->bufmgr_config.mbuf_read_dma_low_water =
  11037. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11038. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11039. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11040. tp->bufmgr_config.mbuf_high_water =
  11041. DEFAULT_MB_HIGH_WATER_5705;
  11042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11043. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11044. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11045. tp->bufmgr_config.mbuf_high_water =
  11046. DEFAULT_MB_HIGH_WATER_5906;
  11047. }
  11048. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11049. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11050. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11051. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11052. tp->bufmgr_config.mbuf_high_water_jumbo =
  11053. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11054. } else {
  11055. tp->bufmgr_config.mbuf_read_dma_low_water =
  11056. DEFAULT_MB_RDMA_LOW_WATER;
  11057. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11058. DEFAULT_MB_MACRX_LOW_WATER;
  11059. tp->bufmgr_config.mbuf_high_water =
  11060. DEFAULT_MB_HIGH_WATER;
  11061. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11062. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11063. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11064. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11065. tp->bufmgr_config.mbuf_high_water_jumbo =
  11066. DEFAULT_MB_HIGH_WATER_JUMBO;
  11067. }
  11068. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11069. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11070. }
  11071. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11072. {
  11073. switch (tp->phy_id & PHY_ID_MASK) {
  11074. case PHY_ID_BCM5400: return "5400";
  11075. case PHY_ID_BCM5401: return "5401";
  11076. case PHY_ID_BCM5411: return "5411";
  11077. case PHY_ID_BCM5701: return "5701";
  11078. case PHY_ID_BCM5703: return "5703";
  11079. case PHY_ID_BCM5704: return "5704";
  11080. case PHY_ID_BCM5705: return "5705";
  11081. case PHY_ID_BCM5750: return "5750";
  11082. case PHY_ID_BCM5752: return "5752";
  11083. case PHY_ID_BCM5714: return "5714";
  11084. case PHY_ID_BCM5780: return "5780";
  11085. case PHY_ID_BCM5755: return "5755";
  11086. case PHY_ID_BCM5787: return "5787";
  11087. case PHY_ID_BCM5784: return "5784";
  11088. case PHY_ID_BCM5756: return "5722/5756";
  11089. case PHY_ID_BCM5906: return "5906";
  11090. case PHY_ID_BCM5761: return "5761";
  11091. case PHY_ID_BCM8002: return "8002/serdes";
  11092. case 0: return "serdes";
  11093. default: return "unknown";
  11094. }
  11095. }
  11096. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11097. {
  11098. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11099. strcpy(str, "PCI Express");
  11100. return str;
  11101. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11102. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11103. strcpy(str, "PCIX:");
  11104. if ((clock_ctrl == 7) ||
  11105. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11106. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11107. strcat(str, "133MHz");
  11108. else if (clock_ctrl == 0)
  11109. strcat(str, "33MHz");
  11110. else if (clock_ctrl == 2)
  11111. strcat(str, "50MHz");
  11112. else if (clock_ctrl == 4)
  11113. strcat(str, "66MHz");
  11114. else if (clock_ctrl == 6)
  11115. strcat(str, "100MHz");
  11116. } else {
  11117. strcpy(str, "PCI:");
  11118. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11119. strcat(str, "66MHz");
  11120. else
  11121. strcat(str, "33MHz");
  11122. }
  11123. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11124. strcat(str, ":32-bit");
  11125. else
  11126. strcat(str, ":64-bit");
  11127. return str;
  11128. }
  11129. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11130. {
  11131. struct pci_dev *peer;
  11132. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11133. for (func = 0; func < 8; func++) {
  11134. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11135. if (peer && peer != tp->pdev)
  11136. break;
  11137. pci_dev_put(peer);
  11138. }
  11139. /* 5704 can be configured in single-port mode, set peer to
  11140. * tp->pdev in that case.
  11141. */
  11142. if (!peer) {
  11143. peer = tp->pdev;
  11144. return peer;
  11145. }
  11146. /*
  11147. * We don't need to keep the refcount elevated; there's no way
  11148. * to remove one half of this device without removing the other
  11149. */
  11150. pci_dev_put(peer);
  11151. return peer;
  11152. }
  11153. static void __devinit tg3_init_coal(struct tg3 *tp)
  11154. {
  11155. struct ethtool_coalesce *ec = &tp->coal;
  11156. memset(ec, 0, sizeof(*ec));
  11157. ec->cmd = ETHTOOL_GCOALESCE;
  11158. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11159. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11160. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11161. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11162. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11163. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11164. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11165. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11166. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11167. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11168. HOSTCC_MODE_CLRTICK_TXBD)) {
  11169. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11170. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11171. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11172. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11173. }
  11174. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11175. ec->rx_coalesce_usecs_irq = 0;
  11176. ec->tx_coalesce_usecs_irq = 0;
  11177. ec->stats_block_coalesce_usecs = 0;
  11178. }
  11179. }
  11180. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11181. const struct pci_device_id *ent)
  11182. {
  11183. static int tg3_version_printed = 0;
  11184. resource_size_t tg3reg_base;
  11185. unsigned long tg3reg_len;
  11186. struct net_device *dev;
  11187. struct tg3 *tp;
  11188. int err, pm_cap;
  11189. char str[40];
  11190. u64 dma_mask, persist_dma_mask;
  11191. DECLARE_MAC_BUF(mac);
  11192. if (tg3_version_printed++ == 0)
  11193. printk(KERN_INFO "%s", version);
  11194. err = pci_enable_device(pdev);
  11195. if (err) {
  11196. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11197. "aborting.\n");
  11198. return err;
  11199. }
  11200. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11201. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11202. "base address, aborting.\n");
  11203. err = -ENODEV;
  11204. goto err_out_disable_pdev;
  11205. }
  11206. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11207. if (err) {
  11208. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11209. "aborting.\n");
  11210. goto err_out_disable_pdev;
  11211. }
  11212. pci_set_master(pdev);
  11213. /* Find power-management capability. */
  11214. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11215. if (pm_cap == 0) {
  11216. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11217. "aborting.\n");
  11218. err = -EIO;
  11219. goto err_out_free_res;
  11220. }
  11221. tg3reg_base = pci_resource_start(pdev, 0);
  11222. tg3reg_len = pci_resource_len(pdev, 0);
  11223. dev = alloc_etherdev(sizeof(*tp));
  11224. if (!dev) {
  11225. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11226. err = -ENOMEM;
  11227. goto err_out_free_res;
  11228. }
  11229. SET_NETDEV_DEV(dev, &pdev->dev);
  11230. #if TG3_VLAN_TAG_USED
  11231. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11232. dev->vlan_rx_register = tg3_vlan_rx_register;
  11233. #endif
  11234. tp = netdev_priv(dev);
  11235. tp->pdev = pdev;
  11236. tp->dev = dev;
  11237. tp->pm_cap = pm_cap;
  11238. tp->rx_mode = TG3_DEF_RX_MODE;
  11239. tp->tx_mode = TG3_DEF_TX_MODE;
  11240. if (tg3_debug > 0)
  11241. tp->msg_enable = tg3_debug;
  11242. else
  11243. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11244. /* The word/byte swap controls here control register access byte
  11245. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11246. * setting below.
  11247. */
  11248. tp->misc_host_ctrl =
  11249. MISC_HOST_CTRL_MASK_PCI_INT |
  11250. MISC_HOST_CTRL_WORD_SWAP |
  11251. MISC_HOST_CTRL_INDIR_ACCESS |
  11252. MISC_HOST_CTRL_PCISTATE_RW;
  11253. /* The NONFRM (non-frame) byte/word swap controls take effect
  11254. * on descriptor entries, anything which isn't packet data.
  11255. *
  11256. * The StrongARM chips on the board (one for tx, one for rx)
  11257. * are running in big-endian mode.
  11258. */
  11259. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11260. GRC_MODE_WSWAP_NONFRM_DATA);
  11261. #ifdef __BIG_ENDIAN
  11262. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11263. #endif
  11264. spin_lock_init(&tp->lock);
  11265. spin_lock_init(&tp->indirect_lock);
  11266. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11267. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11268. if (!tp->regs) {
  11269. printk(KERN_ERR PFX "Cannot map device registers, "
  11270. "aborting.\n");
  11271. err = -ENOMEM;
  11272. goto err_out_free_dev;
  11273. }
  11274. tg3_init_link_config(tp);
  11275. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11276. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11277. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11278. dev->open = tg3_open;
  11279. dev->stop = tg3_close;
  11280. dev->get_stats = tg3_get_stats;
  11281. dev->set_multicast_list = tg3_set_rx_mode;
  11282. dev->set_mac_address = tg3_set_mac_addr;
  11283. dev->do_ioctl = tg3_ioctl;
  11284. dev->tx_timeout = tg3_tx_timeout;
  11285. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11286. dev->ethtool_ops = &tg3_ethtool_ops;
  11287. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11288. dev->change_mtu = tg3_change_mtu;
  11289. dev->irq = pdev->irq;
  11290. #ifdef CONFIG_NET_POLL_CONTROLLER
  11291. dev->poll_controller = tg3_poll_controller;
  11292. #endif
  11293. err = tg3_get_invariants(tp);
  11294. if (err) {
  11295. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11296. "aborting.\n");
  11297. goto err_out_iounmap;
  11298. }
  11299. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11300. * device behind the EPB cannot support DMA addresses > 40-bit.
  11301. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11302. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11303. * do DMA address check in tg3_start_xmit().
  11304. */
  11305. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11306. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11307. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11308. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11309. #ifdef CONFIG_HIGHMEM
  11310. dma_mask = DMA_64BIT_MASK;
  11311. #endif
  11312. } else
  11313. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11314. /* Configure DMA attributes. */
  11315. if (dma_mask > DMA_32BIT_MASK) {
  11316. err = pci_set_dma_mask(pdev, dma_mask);
  11317. if (!err) {
  11318. dev->features |= NETIF_F_HIGHDMA;
  11319. err = pci_set_consistent_dma_mask(pdev,
  11320. persist_dma_mask);
  11321. if (err < 0) {
  11322. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11323. "DMA for consistent allocations\n");
  11324. goto err_out_iounmap;
  11325. }
  11326. }
  11327. }
  11328. if (err || dma_mask == DMA_32BIT_MASK) {
  11329. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11330. if (err) {
  11331. printk(KERN_ERR PFX "No usable DMA configuration, "
  11332. "aborting.\n");
  11333. goto err_out_iounmap;
  11334. }
  11335. }
  11336. tg3_init_bufmgr_config(tp);
  11337. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11338. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11339. }
  11340. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11342. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11344. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11345. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11346. } else {
  11347. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11348. }
  11349. /* TSO is on by default on chips that support hardware TSO.
  11350. * Firmware TSO on older chips gives lower performance, so it
  11351. * is off by default, but can be enabled using ethtool.
  11352. */
  11353. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11354. dev->features |= NETIF_F_TSO;
  11355. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11356. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11357. dev->features |= NETIF_F_TSO6;
  11358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11359. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11360. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11362. dev->features |= NETIF_F_TSO_ECN;
  11363. }
  11364. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11365. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11366. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11367. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11368. tp->rx_pending = 63;
  11369. }
  11370. err = tg3_get_device_address(tp);
  11371. if (err) {
  11372. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11373. "aborting.\n");
  11374. goto err_out_iounmap;
  11375. }
  11376. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11377. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11378. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11379. "base address for APE, aborting.\n");
  11380. err = -ENODEV;
  11381. goto err_out_iounmap;
  11382. }
  11383. tg3reg_base = pci_resource_start(pdev, 2);
  11384. tg3reg_len = pci_resource_len(pdev, 2);
  11385. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11386. if (!tp->aperegs) {
  11387. printk(KERN_ERR PFX "Cannot map APE registers, "
  11388. "aborting.\n");
  11389. err = -ENOMEM;
  11390. goto err_out_iounmap;
  11391. }
  11392. tg3_ape_lock_init(tp);
  11393. }
  11394. /*
  11395. * Reset chip in case UNDI or EFI driver did not shutdown
  11396. * DMA self test will enable WDMAC and we'll see (spurious)
  11397. * pending DMA on the PCI bus at that point.
  11398. */
  11399. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11400. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11401. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11402. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11403. }
  11404. err = tg3_test_dma(tp);
  11405. if (err) {
  11406. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11407. goto err_out_apeunmap;
  11408. }
  11409. /* Tigon3 can do ipv4 only... and some chips have buggy
  11410. * checksumming.
  11411. */
  11412. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11413. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11415. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11417. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11419. dev->features |= NETIF_F_IPV6_CSUM;
  11420. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11421. } else
  11422. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11423. /* flow control autonegotiation is default behavior */
  11424. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11425. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11426. tg3_init_coal(tp);
  11427. pci_set_drvdata(pdev, dev);
  11428. err = register_netdev(dev);
  11429. if (err) {
  11430. printk(KERN_ERR PFX "Cannot register net device, "
  11431. "aborting.\n");
  11432. goto err_out_apeunmap;
  11433. }
  11434. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11435. "(%s) %s Ethernet %s\n",
  11436. dev->name,
  11437. tp->board_part_number,
  11438. tp->pci_chip_rev_id,
  11439. tg3_phy_string(tp),
  11440. tg3_bus_string(tp, str),
  11441. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11442. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11443. "10/100/1000Base-T")),
  11444. print_mac(mac, dev->dev_addr));
  11445. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11446. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11447. dev->name,
  11448. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11449. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11450. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11451. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11452. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11453. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11454. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11455. dev->name, tp->dma_rwctrl,
  11456. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11457. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11458. return 0;
  11459. err_out_apeunmap:
  11460. if (tp->aperegs) {
  11461. iounmap(tp->aperegs);
  11462. tp->aperegs = NULL;
  11463. }
  11464. err_out_iounmap:
  11465. if (tp->regs) {
  11466. iounmap(tp->regs);
  11467. tp->regs = NULL;
  11468. }
  11469. err_out_free_dev:
  11470. free_netdev(dev);
  11471. err_out_free_res:
  11472. pci_release_regions(pdev);
  11473. err_out_disable_pdev:
  11474. pci_disable_device(pdev);
  11475. pci_set_drvdata(pdev, NULL);
  11476. return err;
  11477. }
  11478. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11479. {
  11480. struct net_device *dev = pci_get_drvdata(pdev);
  11481. if (dev) {
  11482. struct tg3 *tp = netdev_priv(dev);
  11483. flush_scheduled_work();
  11484. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11485. tg3_phy_fini(tp);
  11486. tg3_mdio_fini(tp);
  11487. }
  11488. unregister_netdev(dev);
  11489. if (tp->aperegs) {
  11490. iounmap(tp->aperegs);
  11491. tp->aperegs = NULL;
  11492. }
  11493. if (tp->regs) {
  11494. iounmap(tp->regs);
  11495. tp->regs = NULL;
  11496. }
  11497. free_netdev(dev);
  11498. pci_release_regions(pdev);
  11499. pci_disable_device(pdev);
  11500. pci_set_drvdata(pdev, NULL);
  11501. }
  11502. }
  11503. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11504. {
  11505. struct net_device *dev = pci_get_drvdata(pdev);
  11506. struct tg3 *tp = netdev_priv(dev);
  11507. pci_power_t target_state;
  11508. int err;
  11509. /* PCI register 4 needs to be saved whether netif_running() or not.
  11510. * MSI address and data need to be saved if using MSI and
  11511. * netif_running().
  11512. */
  11513. pci_save_state(pdev);
  11514. if (!netif_running(dev))
  11515. return 0;
  11516. flush_scheduled_work();
  11517. tg3_phy_stop(tp);
  11518. tg3_netif_stop(tp);
  11519. del_timer_sync(&tp->timer);
  11520. tg3_full_lock(tp, 1);
  11521. tg3_disable_ints(tp);
  11522. tg3_full_unlock(tp);
  11523. netif_device_detach(dev);
  11524. tg3_full_lock(tp, 0);
  11525. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11526. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11527. tg3_full_unlock(tp);
  11528. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11529. err = tg3_set_power_state(tp, target_state);
  11530. if (err) {
  11531. int err2;
  11532. tg3_full_lock(tp, 0);
  11533. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11534. err2 = tg3_restart_hw(tp, 1);
  11535. if (err2)
  11536. goto out;
  11537. tp->timer.expires = jiffies + tp->timer_offset;
  11538. add_timer(&tp->timer);
  11539. netif_device_attach(dev);
  11540. tg3_netif_start(tp);
  11541. out:
  11542. tg3_full_unlock(tp);
  11543. if (!err2)
  11544. tg3_phy_start(tp);
  11545. }
  11546. return err;
  11547. }
  11548. static int tg3_resume(struct pci_dev *pdev)
  11549. {
  11550. struct net_device *dev = pci_get_drvdata(pdev);
  11551. struct tg3 *tp = netdev_priv(dev);
  11552. int err;
  11553. pci_restore_state(tp->pdev);
  11554. if (!netif_running(dev))
  11555. return 0;
  11556. err = tg3_set_power_state(tp, PCI_D0);
  11557. if (err)
  11558. return err;
  11559. netif_device_attach(dev);
  11560. tg3_full_lock(tp, 0);
  11561. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11562. err = tg3_restart_hw(tp, 1);
  11563. if (err)
  11564. goto out;
  11565. tp->timer.expires = jiffies + tp->timer_offset;
  11566. add_timer(&tp->timer);
  11567. tg3_netif_start(tp);
  11568. out:
  11569. tg3_full_unlock(tp);
  11570. if (!err)
  11571. tg3_phy_start(tp);
  11572. return err;
  11573. }
  11574. static struct pci_driver tg3_driver = {
  11575. .name = DRV_MODULE_NAME,
  11576. .id_table = tg3_pci_tbl,
  11577. .probe = tg3_init_one,
  11578. .remove = __devexit_p(tg3_remove_one),
  11579. .suspend = tg3_suspend,
  11580. .resume = tg3_resume
  11581. };
  11582. static int __init tg3_init(void)
  11583. {
  11584. return pci_register_driver(&tg3_driver);
  11585. }
  11586. static void __exit tg3_cleanup(void)
  11587. {
  11588. pci_unregister_driver(&tg3_driver);
  11589. }
  11590. module_init(tg3_init);
  11591. module_exit(tg3_cleanup);