tc35815.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #ifdef TC35815_NAPI
  25. #define DRV_VERSION "1.37-NAPI"
  26. #else
  27. #define DRV_VERSION "1.37"
  28. #endif
  29. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  30. #define MODNAME "tc35815"
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/fcntl.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/ioport.h>
  37. #include <linux/in.h>
  38. #include <linux/slab.h>
  39. #include <linux/string.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/errno.h>
  42. #include <linux/init.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/etherdevice.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/delay.h>
  47. #include <linux/pci.h>
  48. #include <linux/phy.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/platform_device.h>
  51. #include <asm/io.h>
  52. #include <asm/byteorder.h>
  53. /* First, a few definitions that the brave might change. */
  54. #define GATHER_TXINT /* On-Demand Tx Interrupt */
  55. #define WORKAROUND_LOSTCAR
  56. #define WORKAROUND_100HALF_PROMISC
  57. /* #define TC35815_USE_PACKEDBUFFER */
  58. enum tc35815_chiptype {
  59. TC35815CF = 0,
  60. TC35815_NWU,
  61. TC35815_TX4939,
  62. };
  63. /* indexed by tc35815_chiptype, above */
  64. static const struct {
  65. const char *name;
  66. } chip_info[] __devinitdata = {
  67. { "TOSHIBA TC35815CF 10/100BaseTX" },
  68. { "TOSHIBA TC35815 with Wake on LAN" },
  69. { "TOSHIBA TC35815/TX4939" },
  70. };
  71. static const struct pci_device_id tc35815_pci_tbl[] = {
  72. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  73. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  74. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  75. {0,}
  76. };
  77. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  78. /* see MODULE_PARM_DESC */
  79. static struct tc35815_options {
  80. int speed;
  81. int duplex;
  82. } options;
  83. /*
  84. * Registers
  85. */
  86. struct tc35815_regs {
  87. __u32 DMA_Ctl; /* 0x00 */
  88. __u32 TxFrmPtr;
  89. __u32 TxThrsh;
  90. __u32 TxPollCtr;
  91. __u32 BLFrmPtr;
  92. __u32 RxFragSize;
  93. __u32 Int_En;
  94. __u32 FDA_Bas;
  95. __u32 FDA_Lim; /* 0x20 */
  96. __u32 Int_Src;
  97. __u32 unused0[2];
  98. __u32 PauseCnt;
  99. __u32 RemPauCnt;
  100. __u32 TxCtlFrmStat;
  101. __u32 unused1;
  102. __u32 MAC_Ctl; /* 0x40 */
  103. __u32 CAM_Ctl;
  104. __u32 Tx_Ctl;
  105. __u32 Tx_Stat;
  106. __u32 Rx_Ctl;
  107. __u32 Rx_Stat;
  108. __u32 MD_Data;
  109. __u32 MD_CA;
  110. __u32 CAM_Adr; /* 0x60 */
  111. __u32 CAM_Data;
  112. __u32 CAM_Ena;
  113. __u32 PROM_Ctl;
  114. __u32 PROM_Data;
  115. __u32 Algn_Cnt;
  116. __u32 CRC_Cnt;
  117. __u32 Miss_Cnt;
  118. };
  119. /*
  120. * Bit assignments
  121. */
  122. /* DMA_Ctl bit asign ------------------------------------------------------- */
  123. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  124. #define DMA_RxAlign_1 0x00400000
  125. #define DMA_RxAlign_2 0x00800000
  126. #define DMA_RxAlign_3 0x00c00000
  127. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  128. #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
  129. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  130. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  131. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  132. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  133. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  134. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  135. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  136. /* RxFragSize bit asign ---------------------------------------------------- */
  137. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  138. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  139. /* MAC_Ctl bit asign ------------------------------------------------------- */
  140. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  141. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  142. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  143. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  144. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  145. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  146. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  147. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  148. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  149. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  150. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  151. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  152. /* PROM_Ctl bit asign ------------------------------------------------------ */
  153. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  154. #define PROM_Read 0x00004000 /*10:Read operation */
  155. #define PROM_Write 0x00002000 /*01:Write operation */
  156. #define PROM_Erase 0x00006000 /*11:Erase operation */
  157. /*00:Enable or Disable Writting, */
  158. /* as specified in PROM_Addr. */
  159. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  160. /*00xxxx: disable */
  161. /* CAM_Ctl bit asign ------------------------------------------------------- */
  162. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  163. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  164. /* accept other */
  165. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  166. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  167. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  168. /* CAM_Ena bit asign ------------------------------------------------------- */
  169. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  170. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  171. #define CAM_Ena_Bit(index) (1 << (index))
  172. #define CAM_ENTRY_DESTINATION 0
  173. #define CAM_ENTRY_SOURCE 1
  174. #define CAM_ENTRY_MACCTL 20
  175. /* Tx_Ctl bit asign -------------------------------------------------------- */
  176. #define Tx_En 0x00000001 /* 1:Transmit enable */
  177. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  178. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  179. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  180. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  181. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  182. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  183. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  184. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  185. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  186. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  187. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  188. /* Tx_Stat bit asign ------------------------------------------------------- */
  189. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  190. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  191. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  192. #define Tx_Paused 0x00000040 /* Transmit Paused */
  193. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  194. #define Tx_Under 0x00000100 /* Underrun */
  195. #define Tx_Defer 0x00000200 /* Deferral */
  196. #define Tx_NCarr 0x00000400 /* No Carrier */
  197. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  198. #define Tx_LateColl 0x00001000 /* Late Collision */
  199. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  200. #define Tx_Comp 0x00004000 /* Completion */
  201. #define Tx_Halted 0x00008000 /* Tx Halted */
  202. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  203. /* Rx_Ctl bit asign -------------------------------------------------------- */
  204. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  205. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  206. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  207. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  208. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  209. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  210. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  211. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  212. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  213. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  214. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  215. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  216. /* Rx_Stat bit asign ------------------------------------------------------- */
  217. #define Rx_Halted 0x00008000 /* Rx Halted */
  218. #define Rx_Good 0x00004000 /* Rx Good */
  219. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  220. /* 0x00001000 not use */
  221. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  222. #define Rx_Over 0x00000400 /* Rx Overflow */
  223. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  224. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  225. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  226. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  227. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  228. #define Rx_Stat_Mask 0x0000EFC0 /* Rx All Status Mask */
  229. /* Int_En bit asign -------------------------------------------------------- */
  230. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  231. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  232. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  233. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  234. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  235. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  236. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  237. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  238. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  239. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  240. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  241. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  242. /* Exhausted Enable */
  243. /* Int_Src bit asign ------------------------------------------------------- */
  244. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  245. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  246. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  247. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  248. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  249. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  250. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  251. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  252. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  253. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  254. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  255. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  256. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  257. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  258. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  259. /* MD_CA bit asign --------------------------------------------------------- */
  260. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
  261. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  262. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  263. /*
  264. * Descriptors
  265. */
  266. /* Frame descripter */
  267. struct FDesc {
  268. volatile __u32 FDNext;
  269. volatile __u32 FDSystem;
  270. volatile __u32 FDStat;
  271. volatile __u32 FDCtl;
  272. };
  273. /* Buffer descripter */
  274. struct BDesc {
  275. volatile __u32 BuffData;
  276. volatile __u32 BDCtl;
  277. };
  278. #define FD_ALIGN 16
  279. /* Frame Descripter bit asign ---------------------------------------------- */
  280. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  281. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  282. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  283. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  284. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  285. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  286. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  287. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  288. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  289. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  290. #define FD_BDCnt_SHIFT 16
  291. /* Buffer Descripter bit asign --------------------------------------------- */
  292. #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
  293. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  294. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  295. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  296. #define BD_RxBDID_SHIFT 16
  297. #define BD_RxBDSeqN_SHIFT 24
  298. /* Some useful constants. */
  299. #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
  300. #ifdef NO_CHECK_CARRIER
  301. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  302. Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
  303. Tx_En) /* maybe 0x7b01 */
  304. #else
  305. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  306. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  307. Tx_En) /* maybe 0x7b01 */
  308. #endif
  309. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  310. | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
  311. #define INT_EN_CMD (Int_NRAbtEn | \
  312. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  313. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  314. Int_STargAbtEn | \
  315. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  316. #define DMA_CTL_CMD DMA_BURST_SIZE
  317. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  318. /* Tuning parameters */
  319. #define DMA_BURST_SIZE 32
  320. #define TX_THRESHOLD 1024
  321. /* used threshold with packet max byte for low pci transfer ability.*/
  322. #define TX_THRESHOLD_MAX 1536
  323. /* setting threshold max value when overrun error occured this count. */
  324. #define TX_THRESHOLD_KEEP_LIMIT 10
  325. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  326. #ifdef TC35815_USE_PACKEDBUFFER
  327. #define FD_PAGE_NUM 2
  328. #define RX_BUF_NUM 8 /* >= 2 */
  329. #define RX_FD_NUM 250 /* >= 32 */
  330. #define TX_FD_NUM 128
  331. #define RX_BUF_SIZE PAGE_SIZE
  332. #else /* TC35815_USE_PACKEDBUFFER */
  333. #define FD_PAGE_NUM 4
  334. #define RX_BUF_NUM 128 /* < 256 */
  335. #define RX_FD_NUM 256 /* >= 32 */
  336. #define TX_FD_NUM 128
  337. #if RX_CTL_CMD & Rx_LongEn
  338. #define RX_BUF_SIZE PAGE_SIZE
  339. #elif RX_CTL_CMD & Rx_StripCRC
  340. #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 4 + 2, 32) /* +2: reserve */
  341. #else
  342. #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 2, 32) /* +2: reserve */
  343. #endif
  344. #endif /* TC35815_USE_PACKEDBUFFER */
  345. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  346. #define NAPI_WEIGHT 16
  347. struct TxFD {
  348. struct FDesc fd;
  349. struct BDesc bd;
  350. struct BDesc unused;
  351. };
  352. struct RxFD {
  353. struct FDesc fd;
  354. struct BDesc bd[0]; /* variable length */
  355. };
  356. struct FrFD {
  357. struct FDesc fd;
  358. struct BDesc bd[RX_BUF_NUM];
  359. };
  360. #define tc_readl(addr) ioread32(addr)
  361. #define tc_writel(d, addr) iowrite32(d, addr)
  362. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  363. /* Information that need to be kept for each controller. */
  364. struct tc35815_local {
  365. struct pci_dev *pci_dev;
  366. struct net_device *dev;
  367. struct napi_struct napi;
  368. /* statistics */
  369. struct {
  370. int max_tx_qlen;
  371. int tx_ints;
  372. int rx_ints;
  373. int tx_underrun;
  374. } lstats;
  375. /* Tx control lock. This protects the transmit buffer ring
  376. * state along with the "tx full" state of the driver. This
  377. * means all netif_queue flow control actions are protected
  378. * by this lock as well.
  379. */
  380. spinlock_t lock;
  381. struct mii_bus *mii_bus;
  382. struct phy_device *phy_dev;
  383. int duplex;
  384. int speed;
  385. int link;
  386. struct work_struct restart_work;
  387. /*
  388. * Transmitting: Batch Mode.
  389. * 1 BD in 1 TxFD.
  390. * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
  391. * 1 circular FD for Free Buffer List.
  392. * RX_BUF_NUM BD in Free Buffer FD.
  393. * One Free Buffer BD has PAGE_SIZE data buffer.
  394. * Or Non-Packing Mode.
  395. * 1 circular FD for Free Buffer List.
  396. * RX_BUF_NUM BD in Free Buffer FD.
  397. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  398. */
  399. void *fd_buf; /* for TxFD, RxFD, FrFD */
  400. dma_addr_t fd_buf_dma;
  401. struct TxFD *tfd_base;
  402. unsigned int tfd_start;
  403. unsigned int tfd_end;
  404. struct RxFD *rfd_base;
  405. struct RxFD *rfd_limit;
  406. struct RxFD *rfd_cur;
  407. struct FrFD *fbl_ptr;
  408. #ifdef TC35815_USE_PACKEDBUFFER
  409. unsigned char fbl_curid;
  410. void *data_buf[RX_BUF_NUM]; /* packing */
  411. dma_addr_t data_buf_dma[RX_BUF_NUM];
  412. struct {
  413. struct sk_buff *skb;
  414. dma_addr_t skb_dma;
  415. } tx_skbs[TX_FD_NUM];
  416. #else
  417. unsigned int fbl_count;
  418. struct {
  419. struct sk_buff *skb;
  420. dma_addr_t skb_dma;
  421. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  422. #endif
  423. u32 msg_enable;
  424. enum tc35815_chiptype chiptype;
  425. };
  426. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  427. {
  428. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  429. }
  430. #ifdef DEBUG
  431. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  432. {
  433. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  434. }
  435. #endif
  436. #ifdef TC35815_USE_PACKEDBUFFER
  437. static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  438. {
  439. int i;
  440. for (i = 0; i < RX_BUF_NUM; i++) {
  441. if (bus >= lp->data_buf_dma[i] &&
  442. bus < lp->data_buf_dma[i] + PAGE_SIZE)
  443. return (void *)((u8 *)lp->data_buf[i] +
  444. (bus - lp->data_buf_dma[i]));
  445. }
  446. return NULL;
  447. }
  448. #define TC35815_DMA_SYNC_ONDEMAND
  449. static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
  450. {
  451. #ifdef TC35815_DMA_SYNC_ONDEMAND
  452. void *buf;
  453. /* pci_map + pci_dma_sync will be more effective than
  454. * pci_alloc_consistent on some archs. */
  455. buf = (void *)__get_free_page(GFP_ATOMIC);
  456. if (!buf)
  457. return NULL;
  458. *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
  459. PCI_DMA_FROMDEVICE);
  460. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  461. free_page((unsigned long)buf);
  462. return NULL;
  463. }
  464. return buf;
  465. #else
  466. return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
  467. #endif
  468. }
  469. static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
  470. {
  471. #ifdef TC35815_DMA_SYNC_ONDEMAND
  472. pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  473. free_page((unsigned long)buf);
  474. #else
  475. pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
  476. #endif
  477. }
  478. #else /* TC35815_USE_PACKEDBUFFER */
  479. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  480. struct pci_dev *hwdev,
  481. dma_addr_t *dma_handle)
  482. {
  483. struct sk_buff *skb;
  484. skb = dev_alloc_skb(RX_BUF_SIZE);
  485. if (!skb)
  486. return NULL;
  487. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  488. PCI_DMA_FROMDEVICE);
  489. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  490. dev_kfree_skb_any(skb);
  491. return NULL;
  492. }
  493. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  494. return skb;
  495. }
  496. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  497. {
  498. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  499. PCI_DMA_FROMDEVICE);
  500. dev_kfree_skb_any(skb);
  501. }
  502. #endif /* TC35815_USE_PACKEDBUFFER */
  503. /* Index to functions, as function prototypes. */
  504. static int tc35815_open(struct net_device *dev);
  505. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  506. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  507. #ifdef TC35815_NAPI
  508. static int tc35815_rx(struct net_device *dev, int limit);
  509. static int tc35815_poll(struct napi_struct *napi, int budget);
  510. #else
  511. static void tc35815_rx(struct net_device *dev);
  512. #endif
  513. static void tc35815_txdone(struct net_device *dev);
  514. static int tc35815_close(struct net_device *dev);
  515. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  516. static void tc35815_set_multicast_list(struct net_device *dev);
  517. static void tc35815_tx_timeout(struct net_device *dev);
  518. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  519. #ifdef CONFIG_NET_POLL_CONTROLLER
  520. static void tc35815_poll_controller(struct net_device *dev);
  521. #endif
  522. static const struct ethtool_ops tc35815_ethtool_ops;
  523. /* Example routines you must write ;->. */
  524. static void tc35815_chip_reset(struct net_device *dev);
  525. static void tc35815_chip_init(struct net_device *dev);
  526. #ifdef DEBUG
  527. static void panic_queues(struct net_device *dev);
  528. #endif
  529. static void tc35815_restart_work(struct work_struct *work);
  530. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  531. {
  532. struct net_device *dev = bus->priv;
  533. struct tc35815_regs __iomem *tr =
  534. (struct tc35815_regs __iomem *)dev->base_addr;
  535. unsigned long timeout = jiffies + 10;
  536. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  537. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  538. if (time_after(jiffies, timeout))
  539. return -EIO;
  540. cpu_relax();
  541. }
  542. return tc_readl(&tr->MD_Data) & 0xffff;
  543. }
  544. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  545. {
  546. struct net_device *dev = bus->priv;
  547. struct tc35815_regs __iomem *tr =
  548. (struct tc35815_regs __iomem *)dev->base_addr;
  549. unsigned long timeout = jiffies + 10;
  550. tc_writel(val, &tr->MD_Data);
  551. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  552. &tr->MD_CA);
  553. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  554. if (time_after(jiffies, timeout))
  555. return -EIO;
  556. cpu_relax();
  557. }
  558. return 0;
  559. }
  560. static void tc_handle_link_change(struct net_device *dev)
  561. {
  562. struct tc35815_local *lp = netdev_priv(dev);
  563. struct phy_device *phydev = lp->phy_dev;
  564. unsigned long flags;
  565. int status_change = 0;
  566. spin_lock_irqsave(&lp->lock, flags);
  567. if (phydev->link &&
  568. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  569. struct tc35815_regs __iomem *tr =
  570. (struct tc35815_regs __iomem *)dev->base_addr;
  571. u32 reg;
  572. reg = tc_readl(&tr->MAC_Ctl);
  573. reg |= MAC_HaltReq;
  574. tc_writel(reg, &tr->MAC_Ctl);
  575. if (phydev->duplex == DUPLEX_FULL)
  576. reg |= MAC_FullDup;
  577. else
  578. reg &= ~MAC_FullDup;
  579. tc_writel(reg, &tr->MAC_Ctl);
  580. reg &= ~MAC_HaltReq;
  581. tc_writel(reg, &tr->MAC_Ctl);
  582. /*
  583. * TX4939 PCFG.SPEEDn bit will be changed on
  584. * NETDEV_CHANGE event.
  585. */
  586. #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
  587. /*
  588. * WORKAROUND: enable LostCrS only if half duplex
  589. * operation.
  590. * (TX4939 does not have EnLCarr)
  591. */
  592. if (phydev->duplex == DUPLEX_HALF &&
  593. lp->chiptype != TC35815_TX4939)
  594. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  595. &tr->Tx_Ctl);
  596. #endif
  597. lp->speed = phydev->speed;
  598. lp->duplex = phydev->duplex;
  599. status_change = 1;
  600. }
  601. if (phydev->link != lp->link) {
  602. if (phydev->link) {
  603. #ifdef WORKAROUND_100HALF_PROMISC
  604. /* delayed promiscuous enabling */
  605. if (dev->flags & IFF_PROMISC)
  606. tc35815_set_multicast_list(dev);
  607. #endif
  608. } else {
  609. lp->speed = 0;
  610. lp->duplex = -1;
  611. }
  612. lp->link = phydev->link;
  613. status_change = 1;
  614. }
  615. spin_unlock_irqrestore(&lp->lock, flags);
  616. if (status_change && netif_msg_link(lp)) {
  617. phy_print_status(phydev);
  618. #ifdef DEBUG
  619. printk(KERN_DEBUG
  620. "%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  621. dev->name,
  622. phy_read(phydev, MII_BMCR),
  623. phy_read(phydev, MII_BMSR),
  624. phy_read(phydev, MII_LPA));
  625. #endif
  626. }
  627. }
  628. static int tc_mii_probe(struct net_device *dev)
  629. {
  630. struct tc35815_local *lp = netdev_priv(dev);
  631. struct phy_device *phydev = NULL;
  632. int phy_addr;
  633. u32 dropmask;
  634. /* find the first phy */
  635. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  636. if (lp->mii_bus->phy_map[phy_addr]) {
  637. if (phydev) {
  638. printk(KERN_ERR "%s: multiple PHYs found\n",
  639. dev->name);
  640. return -EINVAL;
  641. }
  642. phydev = lp->mii_bus->phy_map[phy_addr];
  643. break;
  644. }
  645. }
  646. if (!phydev) {
  647. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  648. return -ENODEV;
  649. }
  650. /* attach the mac to the phy */
  651. phydev = phy_connect(dev, phydev->dev.bus_id,
  652. &tc_handle_link_change, 0,
  653. lp->chiptype == TC35815_TX4939 ?
  654. PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  655. if (IS_ERR(phydev)) {
  656. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  657. return PTR_ERR(phydev);
  658. }
  659. printk(KERN_INFO "%s: attached PHY driver [%s] "
  660. "(mii_bus:phy_addr=%s, id=%x)\n",
  661. dev->name, phydev->drv->name, phydev->dev.bus_id,
  662. phydev->phy_id);
  663. /* mask with MAC supported features */
  664. phydev->supported &= PHY_BASIC_FEATURES;
  665. dropmask = 0;
  666. if (options.speed == 10)
  667. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  668. else if (options.speed == 100)
  669. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  670. if (options.duplex == 1)
  671. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  672. else if (options.duplex == 2)
  673. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  674. phydev->supported &= ~dropmask;
  675. phydev->advertising = phydev->supported;
  676. lp->link = 0;
  677. lp->speed = 0;
  678. lp->duplex = -1;
  679. lp->phy_dev = phydev;
  680. return 0;
  681. }
  682. static int tc_mii_init(struct net_device *dev)
  683. {
  684. struct tc35815_local *lp = netdev_priv(dev);
  685. int err;
  686. int i;
  687. lp->mii_bus = mdiobus_alloc();
  688. if (lp->mii_bus == NULL) {
  689. err = -ENOMEM;
  690. goto err_out;
  691. }
  692. lp->mii_bus->name = "tc35815_mii_bus";
  693. lp->mii_bus->read = tc_mdio_read;
  694. lp->mii_bus->write = tc_mdio_write;
  695. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  696. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  697. lp->mii_bus->priv = dev;
  698. lp->mii_bus->parent = &lp->pci_dev->dev;
  699. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  700. if (!lp->mii_bus->irq) {
  701. err = -ENOMEM;
  702. goto err_out_free_mii_bus;
  703. }
  704. for (i = 0; i < PHY_MAX_ADDR; i++)
  705. lp->mii_bus->irq[i] = PHY_POLL;
  706. err = mdiobus_register(lp->mii_bus);
  707. if (err)
  708. goto err_out_free_mdio_irq;
  709. err = tc_mii_probe(dev);
  710. if (err)
  711. goto err_out_unregister_bus;
  712. return 0;
  713. err_out_unregister_bus:
  714. mdiobus_unregister(lp->mii_bus);
  715. err_out_free_mdio_irq:
  716. kfree(lp->mii_bus->irq);
  717. err_out_free_mii_bus:
  718. mdiobus_free(lp->mii_bus);
  719. err_out:
  720. return err;
  721. }
  722. #ifdef CONFIG_CPU_TX49XX
  723. /*
  724. * Find a platform_device providing a MAC address. The platform code
  725. * should provide a "tc35815-mac" device with a MAC address in its
  726. * platform_data.
  727. */
  728. static int __devinit tc35815_mac_match(struct device *dev, void *data)
  729. {
  730. struct platform_device *plat_dev = to_platform_device(dev);
  731. struct pci_dev *pci_dev = data;
  732. unsigned int id = pci_dev->irq;
  733. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  734. }
  735. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  736. {
  737. struct tc35815_local *lp = netdev_priv(dev);
  738. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  739. lp->pci_dev, tc35815_mac_match);
  740. if (pd) {
  741. if (pd->platform_data)
  742. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  743. put_device(pd);
  744. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  745. }
  746. return -ENODEV;
  747. }
  748. #else
  749. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  750. {
  751. return -ENODEV;
  752. }
  753. #endif
  754. static int __devinit tc35815_init_dev_addr(struct net_device *dev)
  755. {
  756. struct tc35815_regs __iomem *tr =
  757. (struct tc35815_regs __iomem *)dev->base_addr;
  758. int i;
  759. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  760. ;
  761. for (i = 0; i < 6; i += 2) {
  762. unsigned short data;
  763. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  764. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  765. ;
  766. data = tc_readl(&tr->PROM_Data);
  767. dev->dev_addr[i] = data & 0xff;
  768. dev->dev_addr[i+1] = data >> 8;
  769. }
  770. if (!is_valid_ether_addr(dev->dev_addr))
  771. return tc35815_read_plat_dev_addr(dev);
  772. return 0;
  773. }
  774. static int __devinit tc35815_init_one(struct pci_dev *pdev,
  775. const struct pci_device_id *ent)
  776. {
  777. void __iomem *ioaddr = NULL;
  778. struct net_device *dev;
  779. struct tc35815_local *lp;
  780. int rc;
  781. DECLARE_MAC_BUF(mac);
  782. static int printed_version;
  783. if (!printed_version++) {
  784. printk(version);
  785. dev_printk(KERN_DEBUG, &pdev->dev,
  786. "speed:%d duplex:%d\n",
  787. options.speed, options.duplex);
  788. }
  789. if (!pdev->irq) {
  790. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  791. return -ENODEV;
  792. }
  793. /* dev zeroed in alloc_etherdev */
  794. dev = alloc_etherdev(sizeof(*lp));
  795. if (dev == NULL) {
  796. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  797. return -ENOMEM;
  798. }
  799. SET_NETDEV_DEV(dev, &pdev->dev);
  800. lp = netdev_priv(dev);
  801. lp->dev = dev;
  802. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  803. rc = pcim_enable_device(pdev);
  804. if (rc)
  805. goto err_out;
  806. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  807. if (rc)
  808. goto err_out;
  809. pci_set_master(pdev);
  810. ioaddr = pcim_iomap_table(pdev)[1];
  811. /* Initialize the device structure. */
  812. dev->open = tc35815_open;
  813. dev->hard_start_xmit = tc35815_send_packet;
  814. dev->stop = tc35815_close;
  815. dev->get_stats = tc35815_get_stats;
  816. dev->set_multicast_list = tc35815_set_multicast_list;
  817. dev->do_ioctl = tc35815_ioctl;
  818. dev->ethtool_ops = &tc35815_ethtool_ops;
  819. dev->tx_timeout = tc35815_tx_timeout;
  820. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  821. #ifdef TC35815_NAPI
  822. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  823. #endif
  824. #ifdef CONFIG_NET_POLL_CONTROLLER
  825. dev->poll_controller = tc35815_poll_controller;
  826. #endif
  827. dev->irq = pdev->irq;
  828. dev->base_addr = (unsigned long)ioaddr;
  829. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  830. spin_lock_init(&lp->lock);
  831. lp->pci_dev = pdev;
  832. lp->chiptype = ent->driver_data;
  833. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  834. pci_set_drvdata(pdev, dev);
  835. /* Soft reset the chip. */
  836. tc35815_chip_reset(dev);
  837. /* Retrieve the ethernet address. */
  838. if (tc35815_init_dev_addr(dev)) {
  839. dev_warn(&pdev->dev, "not valid ether addr\n");
  840. random_ether_addr(dev->dev_addr);
  841. }
  842. rc = register_netdev(dev);
  843. if (rc)
  844. goto err_out;
  845. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  846. printk(KERN_INFO "%s: %s at 0x%lx, %s, IRQ %d\n",
  847. dev->name,
  848. chip_info[ent->driver_data].name,
  849. dev->base_addr,
  850. print_mac(mac, dev->dev_addr),
  851. dev->irq);
  852. rc = tc_mii_init(dev);
  853. if (rc)
  854. goto err_out_unregister;
  855. return 0;
  856. err_out_unregister:
  857. unregister_netdev(dev);
  858. err_out:
  859. free_netdev(dev);
  860. return rc;
  861. }
  862. static void __devexit tc35815_remove_one(struct pci_dev *pdev)
  863. {
  864. struct net_device *dev = pci_get_drvdata(pdev);
  865. struct tc35815_local *lp = netdev_priv(dev);
  866. phy_disconnect(lp->phy_dev);
  867. mdiobus_unregister(lp->mii_bus);
  868. kfree(lp->mii_bus->irq);
  869. mdiobus_free(lp->mii_bus);
  870. unregister_netdev(dev);
  871. free_netdev(dev);
  872. pci_set_drvdata(pdev, NULL);
  873. }
  874. static int
  875. tc35815_init_queues(struct net_device *dev)
  876. {
  877. struct tc35815_local *lp = netdev_priv(dev);
  878. int i;
  879. unsigned long fd_addr;
  880. if (!lp->fd_buf) {
  881. BUG_ON(sizeof(struct FDesc) +
  882. sizeof(struct BDesc) * RX_BUF_NUM +
  883. sizeof(struct FDesc) * RX_FD_NUM +
  884. sizeof(struct TxFD) * TX_FD_NUM >
  885. PAGE_SIZE * FD_PAGE_NUM);
  886. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  887. PAGE_SIZE * FD_PAGE_NUM,
  888. &lp->fd_buf_dma);
  889. if (!lp->fd_buf)
  890. return -ENOMEM;
  891. for (i = 0; i < RX_BUF_NUM; i++) {
  892. #ifdef TC35815_USE_PACKEDBUFFER
  893. lp->data_buf[i] =
  894. alloc_rxbuf_page(lp->pci_dev,
  895. &lp->data_buf_dma[i]);
  896. if (!lp->data_buf[i]) {
  897. while (--i >= 0) {
  898. free_rxbuf_page(lp->pci_dev,
  899. lp->data_buf[i],
  900. lp->data_buf_dma[i]);
  901. lp->data_buf[i] = NULL;
  902. }
  903. pci_free_consistent(lp->pci_dev,
  904. PAGE_SIZE * FD_PAGE_NUM,
  905. lp->fd_buf,
  906. lp->fd_buf_dma);
  907. lp->fd_buf = NULL;
  908. return -ENOMEM;
  909. }
  910. #else
  911. lp->rx_skbs[i].skb =
  912. alloc_rxbuf_skb(dev, lp->pci_dev,
  913. &lp->rx_skbs[i].skb_dma);
  914. if (!lp->rx_skbs[i].skb) {
  915. while (--i >= 0) {
  916. free_rxbuf_skb(lp->pci_dev,
  917. lp->rx_skbs[i].skb,
  918. lp->rx_skbs[i].skb_dma);
  919. lp->rx_skbs[i].skb = NULL;
  920. }
  921. pci_free_consistent(lp->pci_dev,
  922. PAGE_SIZE * FD_PAGE_NUM,
  923. lp->fd_buf,
  924. lp->fd_buf_dma);
  925. lp->fd_buf = NULL;
  926. return -ENOMEM;
  927. }
  928. #endif
  929. }
  930. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  931. dev->name, lp->fd_buf);
  932. #ifdef TC35815_USE_PACKEDBUFFER
  933. printk(" DataBuf");
  934. for (i = 0; i < RX_BUF_NUM; i++)
  935. printk(" %p", lp->data_buf[i]);
  936. #endif
  937. printk("\n");
  938. } else {
  939. for (i = 0; i < FD_PAGE_NUM; i++)
  940. clear_page((void *)((unsigned long)lp->fd_buf +
  941. i * PAGE_SIZE));
  942. }
  943. fd_addr = (unsigned long)lp->fd_buf;
  944. /* Free Descriptors (for Receive) */
  945. lp->rfd_base = (struct RxFD *)fd_addr;
  946. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  947. for (i = 0; i < RX_FD_NUM; i++)
  948. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  949. lp->rfd_cur = lp->rfd_base;
  950. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  951. /* Transmit Descriptors */
  952. lp->tfd_base = (struct TxFD *)fd_addr;
  953. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  954. for (i = 0; i < TX_FD_NUM; i++) {
  955. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  956. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  957. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  958. }
  959. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  960. lp->tfd_start = 0;
  961. lp->tfd_end = 0;
  962. /* Buffer List (for Receive) */
  963. lp->fbl_ptr = (struct FrFD *)fd_addr;
  964. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  965. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  966. #ifndef TC35815_USE_PACKEDBUFFER
  967. /*
  968. * move all allocated skbs to head of rx_skbs[] array.
  969. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  970. * tc35815_rx() had failed.
  971. */
  972. lp->fbl_count = 0;
  973. for (i = 0; i < RX_BUF_NUM; i++) {
  974. if (lp->rx_skbs[i].skb) {
  975. if (i != lp->fbl_count) {
  976. lp->rx_skbs[lp->fbl_count].skb =
  977. lp->rx_skbs[i].skb;
  978. lp->rx_skbs[lp->fbl_count].skb_dma =
  979. lp->rx_skbs[i].skb_dma;
  980. }
  981. lp->fbl_count++;
  982. }
  983. }
  984. #endif
  985. for (i = 0; i < RX_BUF_NUM; i++) {
  986. #ifdef TC35815_USE_PACKEDBUFFER
  987. lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
  988. #else
  989. if (i >= lp->fbl_count) {
  990. lp->fbl_ptr->bd[i].BuffData = 0;
  991. lp->fbl_ptr->bd[i].BDCtl = 0;
  992. continue;
  993. }
  994. lp->fbl_ptr->bd[i].BuffData =
  995. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  996. #endif
  997. /* BDID is index of FrFD.bd[] */
  998. lp->fbl_ptr->bd[i].BDCtl =
  999. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  1000. RX_BUF_SIZE);
  1001. }
  1002. #ifdef TC35815_USE_PACKEDBUFFER
  1003. lp->fbl_curid = 0;
  1004. #endif
  1005. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  1006. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  1007. return 0;
  1008. }
  1009. static void
  1010. tc35815_clear_queues(struct net_device *dev)
  1011. {
  1012. struct tc35815_local *lp = netdev_priv(dev);
  1013. int i;
  1014. for (i = 0; i < TX_FD_NUM; i++) {
  1015. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1016. struct sk_buff *skb =
  1017. fdsystem != 0xffffffff ?
  1018. lp->tx_skbs[fdsystem].skb : NULL;
  1019. #ifdef DEBUG
  1020. if (lp->tx_skbs[i].skb != skb) {
  1021. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1022. panic_queues(dev);
  1023. }
  1024. #else
  1025. BUG_ON(lp->tx_skbs[i].skb != skb);
  1026. #endif
  1027. if (skb) {
  1028. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1029. lp->tx_skbs[i].skb = NULL;
  1030. lp->tx_skbs[i].skb_dma = 0;
  1031. dev_kfree_skb_any(skb);
  1032. }
  1033. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1034. }
  1035. tc35815_init_queues(dev);
  1036. }
  1037. static void
  1038. tc35815_free_queues(struct net_device *dev)
  1039. {
  1040. struct tc35815_local *lp = netdev_priv(dev);
  1041. int i;
  1042. if (lp->tfd_base) {
  1043. for (i = 0; i < TX_FD_NUM; i++) {
  1044. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1045. struct sk_buff *skb =
  1046. fdsystem != 0xffffffff ?
  1047. lp->tx_skbs[fdsystem].skb : NULL;
  1048. #ifdef DEBUG
  1049. if (lp->tx_skbs[i].skb != skb) {
  1050. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1051. panic_queues(dev);
  1052. }
  1053. #else
  1054. BUG_ON(lp->tx_skbs[i].skb != skb);
  1055. #endif
  1056. if (skb) {
  1057. dev_kfree_skb(skb);
  1058. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1059. lp->tx_skbs[i].skb = NULL;
  1060. lp->tx_skbs[i].skb_dma = 0;
  1061. }
  1062. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1063. }
  1064. }
  1065. lp->rfd_base = NULL;
  1066. lp->rfd_limit = NULL;
  1067. lp->rfd_cur = NULL;
  1068. lp->fbl_ptr = NULL;
  1069. for (i = 0; i < RX_BUF_NUM; i++) {
  1070. #ifdef TC35815_USE_PACKEDBUFFER
  1071. if (lp->data_buf[i]) {
  1072. free_rxbuf_page(lp->pci_dev,
  1073. lp->data_buf[i], lp->data_buf_dma[i]);
  1074. lp->data_buf[i] = NULL;
  1075. }
  1076. #else
  1077. if (lp->rx_skbs[i].skb) {
  1078. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  1079. lp->rx_skbs[i].skb_dma);
  1080. lp->rx_skbs[i].skb = NULL;
  1081. }
  1082. #endif
  1083. }
  1084. if (lp->fd_buf) {
  1085. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  1086. lp->fd_buf, lp->fd_buf_dma);
  1087. lp->fd_buf = NULL;
  1088. }
  1089. }
  1090. static void
  1091. dump_txfd(struct TxFD *fd)
  1092. {
  1093. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  1094. le32_to_cpu(fd->fd.FDNext),
  1095. le32_to_cpu(fd->fd.FDSystem),
  1096. le32_to_cpu(fd->fd.FDStat),
  1097. le32_to_cpu(fd->fd.FDCtl));
  1098. printk("BD: ");
  1099. printk(" %08x %08x",
  1100. le32_to_cpu(fd->bd.BuffData),
  1101. le32_to_cpu(fd->bd.BDCtl));
  1102. printk("\n");
  1103. }
  1104. static int
  1105. dump_rxfd(struct RxFD *fd)
  1106. {
  1107. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1108. if (bd_count > 8)
  1109. bd_count = 8;
  1110. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  1111. le32_to_cpu(fd->fd.FDNext),
  1112. le32_to_cpu(fd->fd.FDSystem),
  1113. le32_to_cpu(fd->fd.FDStat),
  1114. le32_to_cpu(fd->fd.FDCtl));
  1115. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  1116. return 0;
  1117. printk("BD: ");
  1118. for (i = 0; i < bd_count; i++)
  1119. printk(" %08x %08x",
  1120. le32_to_cpu(fd->bd[i].BuffData),
  1121. le32_to_cpu(fd->bd[i].BDCtl));
  1122. printk("\n");
  1123. return bd_count;
  1124. }
  1125. #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
  1126. static void
  1127. dump_frfd(struct FrFD *fd)
  1128. {
  1129. int i;
  1130. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1131. le32_to_cpu(fd->fd.FDNext),
  1132. le32_to_cpu(fd->fd.FDSystem),
  1133. le32_to_cpu(fd->fd.FDStat),
  1134. le32_to_cpu(fd->fd.FDCtl));
  1135. printk("BD: ");
  1136. for (i = 0; i < RX_BUF_NUM; i++)
  1137. printk(" %08x %08x",
  1138. le32_to_cpu(fd->bd[i].BuffData),
  1139. le32_to_cpu(fd->bd[i].BDCtl));
  1140. printk("\n");
  1141. }
  1142. #endif
  1143. #ifdef DEBUG
  1144. static void
  1145. panic_queues(struct net_device *dev)
  1146. {
  1147. struct tc35815_local *lp = netdev_priv(dev);
  1148. int i;
  1149. printk("TxFD base %p, start %u, end %u\n",
  1150. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1151. printk("RxFD base %p limit %p cur %p\n",
  1152. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1153. printk("FrFD %p\n", lp->fbl_ptr);
  1154. for (i = 0; i < TX_FD_NUM; i++)
  1155. dump_txfd(&lp->tfd_base[i]);
  1156. for (i = 0; i < RX_FD_NUM; i++) {
  1157. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1158. i += (bd_count + 1) / 2; /* skip BDs */
  1159. }
  1160. dump_frfd(lp->fbl_ptr);
  1161. panic("%s: Illegal queue state.", dev->name);
  1162. }
  1163. #endif
  1164. static void print_eth(const u8 *add)
  1165. {
  1166. DECLARE_MAC_BUF(mac);
  1167. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1168. printk(KERN_DEBUG " %s =>", print_mac(mac, add + 6));
  1169. printk(KERN_CONT " %s : %02x%02x\n",
  1170. print_mac(mac, add), add[12], add[13]);
  1171. }
  1172. static int tc35815_tx_full(struct net_device *dev)
  1173. {
  1174. struct tc35815_local *lp = netdev_priv(dev);
  1175. return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
  1176. }
  1177. static void tc35815_restart(struct net_device *dev)
  1178. {
  1179. struct tc35815_local *lp = netdev_priv(dev);
  1180. if (lp->phy_dev) {
  1181. int timeout;
  1182. phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
  1183. timeout = 100;
  1184. while (--timeout) {
  1185. if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
  1186. break;
  1187. udelay(1);
  1188. }
  1189. if (!timeout)
  1190. printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
  1191. }
  1192. spin_lock_irq(&lp->lock);
  1193. tc35815_chip_reset(dev);
  1194. tc35815_clear_queues(dev);
  1195. tc35815_chip_init(dev);
  1196. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1197. tc35815_set_multicast_list(dev);
  1198. spin_unlock_irq(&lp->lock);
  1199. netif_wake_queue(dev);
  1200. }
  1201. static void tc35815_restart_work(struct work_struct *work)
  1202. {
  1203. struct tc35815_local *lp =
  1204. container_of(work, struct tc35815_local, restart_work);
  1205. struct net_device *dev = lp->dev;
  1206. tc35815_restart(dev);
  1207. }
  1208. static void tc35815_schedule_restart(struct net_device *dev)
  1209. {
  1210. struct tc35815_local *lp = netdev_priv(dev);
  1211. struct tc35815_regs __iomem *tr =
  1212. (struct tc35815_regs __iomem *)dev->base_addr;
  1213. /* disable interrupts */
  1214. tc_writel(0, &tr->Int_En);
  1215. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1216. schedule_work(&lp->restart_work);
  1217. }
  1218. static void tc35815_tx_timeout(struct net_device *dev)
  1219. {
  1220. struct tc35815_regs __iomem *tr =
  1221. (struct tc35815_regs __iomem *)dev->base_addr;
  1222. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1223. dev->name, tc_readl(&tr->Tx_Stat));
  1224. /* Try to restart the adaptor. */
  1225. tc35815_schedule_restart(dev);
  1226. dev->stats.tx_errors++;
  1227. }
  1228. /*
  1229. * Open/initialize the controller. This is called (in the current kernel)
  1230. * sometime after booting when the 'ifconfig' program is run.
  1231. *
  1232. * This routine should set everything up anew at each open, even
  1233. * registers that "should" only need to be set once at boot, so that
  1234. * there is non-reboot way to recover if something goes wrong.
  1235. */
  1236. static int
  1237. tc35815_open(struct net_device *dev)
  1238. {
  1239. struct tc35815_local *lp = netdev_priv(dev);
  1240. /*
  1241. * This is used if the interrupt line can turned off (shared).
  1242. * See 3c503.c for an example of selecting the IRQ at config-time.
  1243. */
  1244. if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
  1245. dev->name, dev))
  1246. return -EAGAIN;
  1247. tc35815_chip_reset(dev);
  1248. if (tc35815_init_queues(dev) != 0) {
  1249. free_irq(dev->irq, dev);
  1250. return -EAGAIN;
  1251. }
  1252. #ifdef TC35815_NAPI
  1253. napi_enable(&lp->napi);
  1254. #endif
  1255. /* Reset the hardware here. Don't forget to set the station address. */
  1256. spin_lock_irq(&lp->lock);
  1257. tc35815_chip_init(dev);
  1258. spin_unlock_irq(&lp->lock);
  1259. netif_carrier_off(dev);
  1260. /* schedule a link state check */
  1261. phy_start(lp->phy_dev);
  1262. /* We are now ready to accept transmit requeusts from
  1263. * the queueing layer of the networking.
  1264. */
  1265. netif_start_queue(dev);
  1266. return 0;
  1267. }
  1268. /* This will only be invoked if your driver is _not_ in XOFF state.
  1269. * What this means is that you need not check it, and that this
  1270. * invariant will hold if you make sure that the netif_*_queue()
  1271. * calls are done at the proper times.
  1272. */
  1273. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1274. {
  1275. struct tc35815_local *lp = netdev_priv(dev);
  1276. struct TxFD *txfd;
  1277. unsigned long flags;
  1278. /* If some error occurs while trying to transmit this
  1279. * packet, you should return '1' from this function.
  1280. * In such a case you _may not_ do anything to the
  1281. * SKB, it is still owned by the network queueing
  1282. * layer when an error is returned. This means you
  1283. * may not modify any SKB fields, you may not free
  1284. * the SKB, etc.
  1285. */
  1286. /* This is the most common case for modern hardware.
  1287. * The spinlock protects this code from the TX complete
  1288. * hardware interrupt handler. Queue flow control is
  1289. * thus managed under this lock as well.
  1290. */
  1291. spin_lock_irqsave(&lp->lock, flags);
  1292. /* failsafe... (handle txdone now if half of FDs are used) */
  1293. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1294. TX_FD_NUM / 2)
  1295. tc35815_txdone(dev);
  1296. if (netif_msg_pktdata(lp))
  1297. print_eth(skb->data);
  1298. #ifdef DEBUG
  1299. if (lp->tx_skbs[lp->tfd_start].skb) {
  1300. printk("%s: tx_skbs conflict.\n", dev->name);
  1301. panic_queues(dev);
  1302. }
  1303. #else
  1304. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1305. #endif
  1306. lp->tx_skbs[lp->tfd_start].skb = skb;
  1307. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1308. /*add to ring */
  1309. txfd = &lp->tfd_base[lp->tfd_start];
  1310. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1311. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1312. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1313. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1314. if (lp->tfd_start == lp->tfd_end) {
  1315. struct tc35815_regs __iomem *tr =
  1316. (struct tc35815_regs __iomem *)dev->base_addr;
  1317. /* Start DMA Transmitter. */
  1318. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1319. #ifdef GATHER_TXINT
  1320. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1321. #endif
  1322. if (netif_msg_tx_queued(lp)) {
  1323. printk("%s: starting TxFD.\n", dev->name);
  1324. dump_txfd(txfd);
  1325. }
  1326. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1327. } else {
  1328. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1329. if (netif_msg_tx_queued(lp)) {
  1330. printk("%s: queueing TxFD.\n", dev->name);
  1331. dump_txfd(txfd);
  1332. }
  1333. }
  1334. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1335. dev->trans_start = jiffies;
  1336. /* If we just used up the very last entry in the
  1337. * TX ring on this device, tell the queueing
  1338. * layer to send no more.
  1339. */
  1340. if (tc35815_tx_full(dev)) {
  1341. if (netif_msg_tx_queued(lp))
  1342. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1343. netif_stop_queue(dev);
  1344. }
  1345. /* When the TX completion hw interrupt arrives, this
  1346. * is when the transmit statistics are updated.
  1347. */
  1348. spin_unlock_irqrestore(&lp->lock, flags);
  1349. return 0;
  1350. }
  1351. #define FATAL_ERROR_INT \
  1352. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1353. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1354. {
  1355. static int count;
  1356. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1357. dev->name, status);
  1358. if (status & Int_IntPCI)
  1359. printk(" IntPCI");
  1360. if (status & Int_DmParErr)
  1361. printk(" DmParErr");
  1362. if (status & Int_IntNRAbt)
  1363. printk(" IntNRAbt");
  1364. printk("\n");
  1365. if (count++ > 100)
  1366. panic("%s: Too many fatal errors.", dev->name);
  1367. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1368. /* Try to restart the adaptor. */
  1369. tc35815_schedule_restart(dev);
  1370. }
  1371. #ifdef TC35815_NAPI
  1372. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1373. #else
  1374. static int tc35815_do_interrupt(struct net_device *dev, u32 status)
  1375. #endif
  1376. {
  1377. struct tc35815_local *lp = netdev_priv(dev);
  1378. struct tc35815_regs __iomem *tr =
  1379. (struct tc35815_regs __iomem *)dev->base_addr;
  1380. int ret = -1;
  1381. /* Fatal errors... */
  1382. if (status & FATAL_ERROR_INT) {
  1383. tc35815_fatal_error_interrupt(dev, status);
  1384. return 0;
  1385. }
  1386. /* recoverable errors */
  1387. if (status & Int_IntFDAEx) {
  1388. /* disable FDAEx int. (until we make rooms...) */
  1389. tc_writel(tc_readl(&tr->Int_En) & ~Int_FDAExEn, &tr->Int_En);
  1390. printk(KERN_WARNING
  1391. "%s: Free Descriptor Area Exhausted (%#x).\n",
  1392. dev->name, status);
  1393. dev->stats.rx_dropped++;
  1394. ret = 0;
  1395. }
  1396. if (status & Int_IntBLEx) {
  1397. /* disable BLEx int. (until we make rooms...) */
  1398. tc_writel(tc_readl(&tr->Int_En) & ~Int_BLExEn, &tr->Int_En);
  1399. printk(KERN_WARNING
  1400. "%s: Buffer List Exhausted (%#x).\n",
  1401. dev->name, status);
  1402. dev->stats.rx_dropped++;
  1403. ret = 0;
  1404. }
  1405. if (status & Int_IntExBD) {
  1406. printk(KERN_WARNING
  1407. "%s: Excessive Buffer Descriptiors (%#x).\n",
  1408. dev->name, status);
  1409. dev->stats.rx_length_errors++;
  1410. ret = 0;
  1411. }
  1412. /* normal notification */
  1413. if (status & Int_IntMacRx) {
  1414. /* Got a packet(s). */
  1415. #ifdef TC35815_NAPI
  1416. ret = tc35815_rx(dev, limit);
  1417. #else
  1418. tc35815_rx(dev);
  1419. ret = 0;
  1420. #endif
  1421. lp->lstats.rx_ints++;
  1422. }
  1423. if (status & Int_IntMacTx) {
  1424. /* Transmit complete. */
  1425. lp->lstats.tx_ints++;
  1426. tc35815_txdone(dev);
  1427. netif_wake_queue(dev);
  1428. ret = 0;
  1429. }
  1430. return ret;
  1431. }
  1432. /*
  1433. * The typical workload of the driver:
  1434. * Handle the network interface interrupts.
  1435. */
  1436. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1437. {
  1438. struct net_device *dev = dev_id;
  1439. struct tc35815_local *lp = netdev_priv(dev);
  1440. struct tc35815_regs __iomem *tr =
  1441. (struct tc35815_regs __iomem *)dev->base_addr;
  1442. #ifdef TC35815_NAPI
  1443. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1444. if (!(dmactl & DMA_IntMask)) {
  1445. /* disable interrupts */
  1446. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1447. if (netif_rx_schedule_prep(dev, &lp->napi))
  1448. __netif_rx_schedule(dev, &lp->napi);
  1449. else {
  1450. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1451. dev->name);
  1452. BUG();
  1453. }
  1454. (void)tc_readl(&tr->Int_Src); /* flush */
  1455. return IRQ_HANDLED;
  1456. }
  1457. return IRQ_NONE;
  1458. #else
  1459. int handled;
  1460. u32 status;
  1461. spin_lock(&lp->lock);
  1462. status = tc_readl(&tr->Int_Src);
  1463. tc_writel(status, &tr->Int_Src); /* write to clear */
  1464. handled = tc35815_do_interrupt(dev, status);
  1465. (void)tc_readl(&tr->Int_Src); /* flush */
  1466. spin_unlock(&lp->lock);
  1467. return IRQ_RETVAL(handled >= 0);
  1468. #endif /* TC35815_NAPI */
  1469. }
  1470. #ifdef CONFIG_NET_POLL_CONTROLLER
  1471. static void tc35815_poll_controller(struct net_device *dev)
  1472. {
  1473. disable_irq(dev->irq);
  1474. tc35815_interrupt(dev->irq, dev);
  1475. enable_irq(dev->irq);
  1476. }
  1477. #endif
  1478. /* We have a good packet(s), get it/them out of the buffers. */
  1479. #ifdef TC35815_NAPI
  1480. static int
  1481. tc35815_rx(struct net_device *dev, int limit)
  1482. #else
  1483. static void
  1484. tc35815_rx(struct net_device *dev)
  1485. #endif
  1486. {
  1487. struct tc35815_local *lp = netdev_priv(dev);
  1488. unsigned int fdctl;
  1489. int i;
  1490. int buf_free_count = 0;
  1491. int fd_free_count = 0;
  1492. #ifdef TC35815_NAPI
  1493. int received = 0;
  1494. #endif
  1495. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1496. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1497. int pkt_len = fdctl & FD_FDLength_MASK;
  1498. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1499. #ifdef DEBUG
  1500. struct RxFD *next_rfd;
  1501. #endif
  1502. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1503. pkt_len -= 4;
  1504. #endif
  1505. if (netif_msg_rx_status(lp))
  1506. dump_rxfd(lp->rfd_cur);
  1507. if (status & Rx_Good) {
  1508. struct sk_buff *skb;
  1509. unsigned char *data;
  1510. int cur_bd;
  1511. #ifdef TC35815_USE_PACKEDBUFFER
  1512. int offset;
  1513. #endif
  1514. #ifdef TC35815_NAPI
  1515. if (--limit < 0)
  1516. break;
  1517. #endif
  1518. #ifdef TC35815_USE_PACKEDBUFFER
  1519. BUG_ON(bd_count > 2);
  1520. skb = dev_alloc_skb(pkt_len + 2); /* +2: for reserve */
  1521. if (skb == NULL) {
  1522. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
  1523. dev->name);
  1524. dev->stats.rx_dropped++;
  1525. break;
  1526. }
  1527. skb_reserve(skb, 2); /* 16 bit alignment */
  1528. data = skb_put(skb, pkt_len);
  1529. /* copy from receive buffer */
  1530. cur_bd = 0;
  1531. offset = 0;
  1532. while (offset < pkt_len && cur_bd < bd_count) {
  1533. int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
  1534. BD_BuffLength_MASK;
  1535. dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
  1536. void *rxbuf = rxbuf_bus_to_virt(lp, dma);
  1537. if (offset + len > pkt_len)
  1538. len = pkt_len - offset;
  1539. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1540. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1541. dma, len,
  1542. PCI_DMA_FROMDEVICE);
  1543. #endif
  1544. memcpy(data + offset, rxbuf, len);
  1545. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1546. pci_dma_sync_single_for_device(lp->pci_dev,
  1547. dma, len,
  1548. PCI_DMA_FROMDEVICE);
  1549. #endif
  1550. offset += len;
  1551. cur_bd++;
  1552. }
  1553. #else /* TC35815_USE_PACKEDBUFFER */
  1554. BUG_ON(bd_count > 1);
  1555. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1556. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1557. #ifdef DEBUG
  1558. if (cur_bd >= RX_BUF_NUM) {
  1559. printk("%s: invalid BDID.\n", dev->name);
  1560. panic_queues(dev);
  1561. }
  1562. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1563. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1564. if (!lp->rx_skbs[cur_bd].skb) {
  1565. printk("%s: NULL skb.\n", dev->name);
  1566. panic_queues(dev);
  1567. }
  1568. #else
  1569. BUG_ON(cur_bd >= RX_BUF_NUM);
  1570. #endif
  1571. skb = lp->rx_skbs[cur_bd].skb;
  1572. prefetch(skb->data);
  1573. lp->rx_skbs[cur_bd].skb = NULL;
  1574. pci_unmap_single(lp->pci_dev,
  1575. lp->rx_skbs[cur_bd].skb_dma,
  1576. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1577. if (!HAVE_DMA_RXALIGN(lp))
  1578. memmove(skb->data, skb->data - 2, pkt_len);
  1579. data = skb_put(skb, pkt_len);
  1580. #endif /* TC35815_USE_PACKEDBUFFER */
  1581. if (netif_msg_pktdata(lp))
  1582. print_eth(data);
  1583. skb->protocol = eth_type_trans(skb, dev);
  1584. #ifdef TC35815_NAPI
  1585. netif_receive_skb(skb);
  1586. received++;
  1587. #else
  1588. netif_rx(skb);
  1589. #endif
  1590. dev->last_rx = jiffies;
  1591. dev->stats.rx_packets++;
  1592. dev->stats.rx_bytes += pkt_len;
  1593. } else {
  1594. dev->stats.rx_errors++;
  1595. printk(KERN_DEBUG "%s: Rx error (status %x)\n",
  1596. dev->name, status & Rx_Stat_Mask);
  1597. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1598. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1599. status &= ~(Rx_LongErr|Rx_CRCErr);
  1600. status |= Rx_Over;
  1601. }
  1602. if (status & Rx_LongErr)
  1603. dev->stats.rx_length_errors++;
  1604. if (status & Rx_Over)
  1605. dev->stats.rx_fifo_errors++;
  1606. if (status & Rx_CRCErr)
  1607. dev->stats.rx_crc_errors++;
  1608. if (status & Rx_Align)
  1609. dev->stats.rx_frame_errors++;
  1610. }
  1611. if (bd_count > 0) {
  1612. /* put Free Buffer back to controller */
  1613. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1614. unsigned char id =
  1615. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1616. #ifdef DEBUG
  1617. if (id >= RX_BUF_NUM) {
  1618. printk("%s: invalid BDID.\n", dev->name);
  1619. panic_queues(dev);
  1620. }
  1621. #else
  1622. BUG_ON(id >= RX_BUF_NUM);
  1623. #endif
  1624. /* free old buffers */
  1625. #ifdef TC35815_USE_PACKEDBUFFER
  1626. while (lp->fbl_curid != id)
  1627. #else
  1628. lp->fbl_count--;
  1629. while (lp->fbl_count < RX_BUF_NUM)
  1630. #endif
  1631. {
  1632. #ifdef TC35815_USE_PACKEDBUFFER
  1633. unsigned char curid = lp->fbl_curid;
  1634. #else
  1635. unsigned char curid =
  1636. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1637. #endif
  1638. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1639. #ifdef DEBUG
  1640. bdctl = le32_to_cpu(bd->BDCtl);
  1641. if (bdctl & BD_CownsBD) {
  1642. printk("%s: Freeing invalid BD.\n",
  1643. dev->name);
  1644. panic_queues(dev);
  1645. }
  1646. #endif
  1647. /* pass BD to controller */
  1648. #ifndef TC35815_USE_PACKEDBUFFER
  1649. if (!lp->rx_skbs[curid].skb) {
  1650. lp->rx_skbs[curid].skb =
  1651. alloc_rxbuf_skb(dev,
  1652. lp->pci_dev,
  1653. &lp->rx_skbs[curid].skb_dma);
  1654. if (!lp->rx_skbs[curid].skb)
  1655. break; /* try on next reception */
  1656. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1657. }
  1658. #endif /* TC35815_USE_PACKEDBUFFER */
  1659. /* Note: BDLength was modified by chip. */
  1660. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1661. (curid << BD_RxBDID_SHIFT) |
  1662. RX_BUF_SIZE);
  1663. #ifdef TC35815_USE_PACKEDBUFFER
  1664. lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
  1665. if (netif_msg_rx_status(lp)) {
  1666. printk("%s: Entering new FBD %d\n",
  1667. dev->name, lp->fbl_curid);
  1668. dump_frfd(lp->fbl_ptr);
  1669. }
  1670. #else
  1671. lp->fbl_count++;
  1672. #endif
  1673. buf_free_count++;
  1674. }
  1675. }
  1676. /* put RxFD back to controller */
  1677. #ifdef DEBUG
  1678. next_rfd = fd_bus_to_virt(lp,
  1679. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1680. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1681. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1682. panic_queues(dev);
  1683. }
  1684. #endif
  1685. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1686. /* pass FD to controller */
  1687. #ifdef DEBUG
  1688. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1689. #else
  1690. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1691. #endif
  1692. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1693. lp->rfd_cur++;
  1694. fd_free_count++;
  1695. }
  1696. if (lp->rfd_cur > lp->rfd_limit)
  1697. lp->rfd_cur = lp->rfd_base;
  1698. #ifdef DEBUG
  1699. if (lp->rfd_cur != next_rfd)
  1700. printk("rfd_cur = %p, next_rfd %p\n",
  1701. lp->rfd_cur, next_rfd);
  1702. #endif
  1703. }
  1704. /* re-enable BL/FDA Exhaust interrupts. */
  1705. if (fd_free_count) {
  1706. struct tc35815_regs __iomem *tr =
  1707. (struct tc35815_regs __iomem *)dev->base_addr;
  1708. u32 en, en_old = tc_readl(&tr->Int_En);
  1709. en = en_old | Int_FDAExEn;
  1710. if (buf_free_count)
  1711. en |= Int_BLExEn;
  1712. if (en != en_old)
  1713. tc_writel(en, &tr->Int_En);
  1714. }
  1715. #ifdef TC35815_NAPI
  1716. return received;
  1717. #endif
  1718. }
  1719. #ifdef TC35815_NAPI
  1720. static int tc35815_poll(struct napi_struct *napi, int budget)
  1721. {
  1722. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1723. struct net_device *dev = lp->dev;
  1724. struct tc35815_regs __iomem *tr =
  1725. (struct tc35815_regs __iomem *)dev->base_addr;
  1726. int received = 0, handled;
  1727. u32 status;
  1728. spin_lock(&lp->lock);
  1729. status = tc_readl(&tr->Int_Src);
  1730. do {
  1731. tc_writel(status, &tr->Int_Src); /* write to clear */
  1732. handled = tc35815_do_interrupt(dev, status, limit);
  1733. if (handled >= 0) {
  1734. received += handled;
  1735. if (received >= budget)
  1736. break;
  1737. }
  1738. status = tc_readl(&tr->Int_Src);
  1739. } while (status);
  1740. spin_unlock(&lp->lock);
  1741. if (received < budget) {
  1742. netif_rx_complete(dev, napi);
  1743. /* enable interrupts */
  1744. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1745. }
  1746. return received;
  1747. }
  1748. #endif
  1749. #ifdef NO_CHECK_CARRIER
  1750. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1751. #else
  1752. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1753. #endif
  1754. static void
  1755. tc35815_check_tx_stat(struct net_device *dev, int status)
  1756. {
  1757. struct tc35815_local *lp = netdev_priv(dev);
  1758. const char *msg = NULL;
  1759. /* count collisions */
  1760. if (status & Tx_ExColl)
  1761. dev->stats.collisions += 16;
  1762. if (status & Tx_TxColl_MASK)
  1763. dev->stats.collisions += status & Tx_TxColl_MASK;
  1764. #ifndef NO_CHECK_CARRIER
  1765. /* TX4939 does not have NCarr */
  1766. if (lp->chiptype == TC35815_TX4939)
  1767. status &= ~Tx_NCarr;
  1768. #ifdef WORKAROUND_LOSTCAR
  1769. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1770. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1771. status &= ~Tx_NCarr;
  1772. #endif
  1773. #endif
  1774. if (!(status & TX_STA_ERR)) {
  1775. /* no error. */
  1776. dev->stats.tx_packets++;
  1777. return;
  1778. }
  1779. dev->stats.tx_errors++;
  1780. if (status & Tx_ExColl) {
  1781. dev->stats.tx_aborted_errors++;
  1782. msg = "Excessive Collision.";
  1783. }
  1784. if (status & Tx_Under) {
  1785. dev->stats.tx_fifo_errors++;
  1786. msg = "Tx FIFO Underrun.";
  1787. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1788. lp->lstats.tx_underrun++;
  1789. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1790. struct tc35815_regs __iomem *tr =
  1791. (struct tc35815_regs __iomem *)dev->base_addr;
  1792. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1793. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1794. }
  1795. }
  1796. }
  1797. if (status & Tx_Defer) {
  1798. dev->stats.tx_fifo_errors++;
  1799. msg = "Excessive Deferral.";
  1800. }
  1801. #ifndef NO_CHECK_CARRIER
  1802. if (status & Tx_NCarr) {
  1803. dev->stats.tx_carrier_errors++;
  1804. msg = "Lost Carrier Sense.";
  1805. }
  1806. #endif
  1807. if (status & Tx_LateColl) {
  1808. dev->stats.tx_aborted_errors++;
  1809. msg = "Late Collision.";
  1810. }
  1811. if (status & Tx_TxPar) {
  1812. dev->stats.tx_fifo_errors++;
  1813. msg = "Transmit Parity Error.";
  1814. }
  1815. if (status & Tx_SQErr) {
  1816. dev->stats.tx_heartbeat_errors++;
  1817. msg = "Signal Quality Error.";
  1818. }
  1819. if (msg && netif_msg_tx_err(lp))
  1820. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1821. }
  1822. /* This handles TX complete events posted by the device
  1823. * via interrupts.
  1824. */
  1825. static void
  1826. tc35815_txdone(struct net_device *dev)
  1827. {
  1828. struct tc35815_local *lp = netdev_priv(dev);
  1829. struct TxFD *txfd;
  1830. unsigned int fdctl;
  1831. txfd = &lp->tfd_base[lp->tfd_end];
  1832. while (lp->tfd_start != lp->tfd_end &&
  1833. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1834. int status = le32_to_cpu(txfd->fd.FDStat);
  1835. struct sk_buff *skb;
  1836. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1837. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1838. if (netif_msg_tx_done(lp)) {
  1839. printk("%s: complete TxFD.\n", dev->name);
  1840. dump_txfd(txfd);
  1841. }
  1842. tc35815_check_tx_stat(dev, status);
  1843. skb = fdsystem != 0xffffffff ?
  1844. lp->tx_skbs[fdsystem].skb : NULL;
  1845. #ifdef DEBUG
  1846. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1847. printk("%s: tx_skbs mismatch.\n", dev->name);
  1848. panic_queues(dev);
  1849. }
  1850. #else
  1851. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1852. #endif
  1853. if (skb) {
  1854. dev->stats.tx_bytes += skb->len;
  1855. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1856. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1857. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1858. #ifdef TC35815_NAPI
  1859. dev_kfree_skb_any(skb);
  1860. #else
  1861. dev_kfree_skb_irq(skb);
  1862. #endif
  1863. }
  1864. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1865. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1866. txfd = &lp->tfd_base[lp->tfd_end];
  1867. #ifdef DEBUG
  1868. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1869. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1870. panic_queues(dev);
  1871. }
  1872. #endif
  1873. if (fdnext & FD_Next_EOL) {
  1874. /* DMA Transmitter has been stopping... */
  1875. if (lp->tfd_end != lp->tfd_start) {
  1876. struct tc35815_regs __iomem *tr =
  1877. (struct tc35815_regs __iomem *)dev->base_addr;
  1878. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1879. struct TxFD *txhead = &lp->tfd_base[head];
  1880. int qlen = (lp->tfd_start + TX_FD_NUM
  1881. - lp->tfd_end) % TX_FD_NUM;
  1882. #ifdef DEBUG
  1883. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1884. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1885. panic_queues(dev);
  1886. }
  1887. #endif
  1888. /* log max queue length */
  1889. if (lp->lstats.max_tx_qlen < qlen)
  1890. lp->lstats.max_tx_qlen = qlen;
  1891. /* start DMA Transmitter again */
  1892. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1893. #ifdef GATHER_TXINT
  1894. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1895. #endif
  1896. if (netif_msg_tx_queued(lp)) {
  1897. printk("%s: start TxFD on queue.\n",
  1898. dev->name);
  1899. dump_txfd(txfd);
  1900. }
  1901. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1902. }
  1903. break;
  1904. }
  1905. }
  1906. /* If we had stopped the queue due to a "tx full"
  1907. * condition, and space has now been made available,
  1908. * wake up the queue.
  1909. */
  1910. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1911. netif_wake_queue(dev);
  1912. }
  1913. /* The inverse routine to tc35815_open(). */
  1914. static int
  1915. tc35815_close(struct net_device *dev)
  1916. {
  1917. struct tc35815_local *lp = netdev_priv(dev);
  1918. netif_stop_queue(dev);
  1919. #ifdef TC35815_NAPI
  1920. napi_disable(&lp->napi);
  1921. #endif
  1922. if (lp->phy_dev)
  1923. phy_stop(lp->phy_dev);
  1924. cancel_work_sync(&lp->restart_work);
  1925. /* Flush the Tx and disable Rx here. */
  1926. tc35815_chip_reset(dev);
  1927. free_irq(dev->irq, dev);
  1928. tc35815_free_queues(dev);
  1929. return 0;
  1930. }
  1931. /*
  1932. * Get the current statistics.
  1933. * This may be called with the card open or closed.
  1934. */
  1935. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1936. {
  1937. struct tc35815_regs __iomem *tr =
  1938. (struct tc35815_regs __iomem *)dev->base_addr;
  1939. if (netif_running(dev))
  1940. /* Update the statistics from the device registers. */
  1941. dev->stats.rx_missed_errors = tc_readl(&tr->Miss_Cnt);
  1942. return &dev->stats;
  1943. }
  1944. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1945. {
  1946. struct tc35815_local *lp = netdev_priv(dev);
  1947. struct tc35815_regs __iomem *tr =
  1948. (struct tc35815_regs __iomem *)dev->base_addr;
  1949. int cam_index = index * 6;
  1950. u32 cam_data;
  1951. u32 saved_addr;
  1952. DECLARE_MAC_BUF(mac);
  1953. saved_addr = tc_readl(&tr->CAM_Adr);
  1954. if (netif_msg_hw(lp))
  1955. printk(KERN_DEBUG "%s: CAM %d: %s\n",
  1956. dev->name, index, print_mac(mac, addr));
  1957. if (index & 1) {
  1958. /* read modify write */
  1959. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1960. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1961. cam_data |= addr[0] << 8 | addr[1];
  1962. tc_writel(cam_data, &tr->CAM_Data);
  1963. /* write whole word */
  1964. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1965. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1966. tc_writel(cam_data, &tr->CAM_Data);
  1967. } else {
  1968. /* write whole word */
  1969. tc_writel(cam_index, &tr->CAM_Adr);
  1970. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1971. tc_writel(cam_data, &tr->CAM_Data);
  1972. /* read modify write */
  1973. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1974. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1975. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1976. tc_writel(cam_data, &tr->CAM_Data);
  1977. }
  1978. tc_writel(saved_addr, &tr->CAM_Adr);
  1979. }
  1980. /*
  1981. * Set or clear the multicast filter for this adaptor.
  1982. * num_addrs == -1 Promiscuous mode, receive all packets
  1983. * num_addrs == 0 Normal mode, clear multicast list
  1984. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1985. * and do best-effort filtering.
  1986. */
  1987. static void
  1988. tc35815_set_multicast_list(struct net_device *dev)
  1989. {
  1990. struct tc35815_regs __iomem *tr =
  1991. (struct tc35815_regs __iomem *)dev->base_addr;
  1992. if (dev->flags & IFF_PROMISC) {
  1993. #ifdef WORKAROUND_100HALF_PROMISC
  1994. /* With some (all?) 100MHalf HUB, controller will hang
  1995. * if we enabled promiscuous mode before linkup... */
  1996. struct tc35815_local *lp = netdev_priv(dev);
  1997. if (!lp->link)
  1998. return;
  1999. #endif
  2000. /* Enable promiscuous mode */
  2001. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  2002. } else if ((dev->flags & IFF_ALLMULTI) ||
  2003. dev->mc_count > CAM_ENTRY_MAX - 3) {
  2004. /* CAM 0, 1, 20 are reserved. */
  2005. /* Disable promiscuous mode, use normal mode. */
  2006. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  2007. } else if (dev->mc_count) {
  2008. struct dev_mc_list *cur_addr = dev->mc_list;
  2009. int i;
  2010. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  2011. tc_writel(0, &tr->CAM_Ctl);
  2012. /* Walk the address list, and load the filter */
  2013. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  2014. if (!cur_addr)
  2015. break;
  2016. /* entry 0,1 is reserved. */
  2017. tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
  2018. ena_bits |= CAM_Ena_Bit(i + 2);
  2019. }
  2020. tc_writel(ena_bits, &tr->CAM_Ena);
  2021. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2022. } else {
  2023. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2024. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2025. }
  2026. }
  2027. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2028. {
  2029. struct tc35815_local *lp = netdev_priv(dev);
  2030. strcpy(info->driver, MODNAME);
  2031. strcpy(info->version, DRV_VERSION);
  2032. strcpy(info->bus_info, pci_name(lp->pci_dev));
  2033. }
  2034. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2035. {
  2036. struct tc35815_local *lp = netdev_priv(dev);
  2037. if (!lp->phy_dev)
  2038. return -ENODEV;
  2039. return phy_ethtool_gset(lp->phy_dev, cmd);
  2040. }
  2041. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2042. {
  2043. struct tc35815_local *lp = netdev_priv(dev);
  2044. if (!lp->phy_dev)
  2045. return -ENODEV;
  2046. return phy_ethtool_sset(lp->phy_dev, cmd);
  2047. }
  2048. static u32 tc35815_get_msglevel(struct net_device *dev)
  2049. {
  2050. struct tc35815_local *lp = netdev_priv(dev);
  2051. return lp->msg_enable;
  2052. }
  2053. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  2054. {
  2055. struct tc35815_local *lp = netdev_priv(dev);
  2056. lp->msg_enable = datum;
  2057. }
  2058. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  2059. {
  2060. struct tc35815_local *lp = netdev_priv(dev);
  2061. switch (sset) {
  2062. case ETH_SS_STATS:
  2063. return sizeof(lp->lstats) / sizeof(int);
  2064. default:
  2065. return -EOPNOTSUPP;
  2066. }
  2067. }
  2068. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  2069. {
  2070. struct tc35815_local *lp = netdev_priv(dev);
  2071. data[0] = lp->lstats.max_tx_qlen;
  2072. data[1] = lp->lstats.tx_ints;
  2073. data[2] = lp->lstats.rx_ints;
  2074. data[3] = lp->lstats.tx_underrun;
  2075. }
  2076. static struct {
  2077. const char str[ETH_GSTRING_LEN];
  2078. } ethtool_stats_keys[] = {
  2079. { "max_tx_qlen" },
  2080. { "tx_ints" },
  2081. { "rx_ints" },
  2082. { "tx_underrun" },
  2083. };
  2084. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  2085. {
  2086. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  2087. }
  2088. static const struct ethtool_ops tc35815_ethtool_ops = {
  2089. .get_drvinfo = tc35815_get_drvinfo,
  2090. .get_settings = tc35815_get_settings,
  2091. .set_settings = tc35815_set_settings,
  2092. .get_link = ethtool_op_get_link,
  2093. .get_msglevel = tc35815_get_msglevel,
  2094. .set_msglevel = tc35815_set_msglevel,
  2095. .get_strings = tc35815_get_strings,
  2096. .get_sset_count = tc35815_get_sset_count,
  2097. .get_ethtool_stats = tc35815_get_ethtool_stats,
  2098. };
  2099. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2100. {
  2101. struct tc35815_local *lp = netdev_priv(dev);
  2102. if (!netif_running(dev))
  2103. return -EINVAL;
  2104. if (!lp->phy_dev)
  2105. return -ENODEV;
  2106. return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
  2107. }
  2108. static void tc35815_chip_reset(struct net_device *dev)
  2109. {
  2110. struct tc35815_regs __iomem *tr =
  2111. (struct tc35815_regs __iomem *)dev->base_addr;
  2112. int i;
  2113. /* reset the controller */
  2114. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  2115. udelay(4); /* 3200ns */
  2116. i = 0;
  2117. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  2118. if (i++ > 100) {
  2119. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  2120. break;
  2121. }
  2122. mdelay(1);
  2123. }
  2124. tc_writel(0, &tr->MAC_Ctl);
  2125. /* initialize registers to default value */
  2126. tc_writel(0, &tr->DMA_Ctl);
  2127. tc_writel(0, &tr->TxThrsh);
  2128. tc_writel(0, &tr->TxPollCtr);
  2129. tc_writel(0, &tr->RxFragSize);
  2130. tc_writel(0, &tr->Int_En);
  2131. tc_writel(0, &tr->FDA_Bas);
  2132. tc_writel(0, &tr->FDA_Lim);
  2133. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  2134. tc_writel(0, &tr->CAM_Ctl);
  2135. tc_writel(0, &tr->Tx_Ctl);
  2136. tc_writel(0, &tr->Rx_Ctl);
  2137. tc_writel(0, &tr->CAM_Ena);
  2138. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  2139. /* initialize internal SRAM */
  2140. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  2141. for (i = 0; i < 0x1000; i += 4) {
  2142. tc_writel(i, &tr->CAM_Adr);
  2143. tc_writel(0, &tr->CAM_Data);
  2144. }
  2145. tc_writel(0, &tr->DMA_Ctl);
  2146. }
  2147. static void tc35815_chip_init(struct net_device *dev)
  2148. {
  2149. struct tc35815_local *lp = netdev_priv(dev);
  2150. struct tc35815_regs __iomem *tr =
  2151. (struct tc35815_regs __iomem *)dev->base_addr;
  2152. unsigned long txctl = TX_CTL_CMD;
  2153. /* load station address to CAM */
  2154. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  2155. /* Enable CAM (broadcast and unicast) */
  2156. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2157. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2158. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  2159. if (HAVE_DMA_RXALIGN(lp))
  2160. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  2161. else
  2162. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  2163. #ifdef TC35815_USE_PACKEDBUFFER
  2164. tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
  2165. #else
  2166. tc_writel(ETH_ZLEN, &tr->RxFragSize);
  2167. #endif
  2168. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  2169. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  2170. tc_writel(INT_EN_CMD, &tr->Int_En);
  2171. /* set queues */
  2172. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  2173. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  2174. &tr->FDA_Lim);
  2175. /*
  2176. * Activation method:
  2177. * First, enable the MAC Transmitter and the DMA Receive circuits.
  2178. * Then enable the DMA Transmitter and the MAC Receive circuits.
  2179. */
  2180. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  2181. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  2182. /* start MAC transmitter */
  2183. #ifndef NO_CHECK_CARRIER
  2184. /* TX4939 does not have EnLCarr */
  2185. if (lp->chiptype == TC35815_TX4939)
  2186. txctl &= ~Tx_EnLCarr;
  2187. #ifdef WORKAROUND_LOSTCAR
  2188. /* WORKAROUND: ignore LostCrS in full duplex operation */
  2189. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  2190. txctl &= ~Tx_EnLCarr;
  2191. #endif
  2192. #endif /* !NO_CHECK_CARRIER */
  2193. #ifdef GATHER_TXINT
  2194. txctl &= ~Tx_EnComp; /* disable global tx completion int. */
  2195. #endif
  2196. tc_writel(txctl, &tr->Tx_Ctl);
  2197. }
  2198. #ifdef CONFIG_PM
  2199. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  2200. {
  2201. struct net_device *dev = pci_get_drvdata(pdev);
  2202. struct tc35815_local *lp = netdev_priv(dev);
  2203. unsigned long flags;
  2204. pci_save_state(pdev);
  2205. if (!netif_running(dev))
  2206. return 0;
  2207. netif_device_detach(dev);
  2208. if (lp->phy_dev)
  2209. phy_stop(lp->phy_dev);
  2210. spin_lock_irqsave(&lp->lock, flags);
  2211. tc35815_chip_reset(dev);
  2212. spin_unlock_irqrestore(&lp->lock, flags);
  2213. pci_set_power_state(pdev, PCI_D3hot);
  2214. return 0;
  2215. }
  2216. static int tc35815_resume(struct pci_dev *pdev)
  2217. {
  2218. struct net_device *dev = pci_get_drvdata(pdev);
  2219. struct tc35815_local *lp = netdev_priv(dev);
  2220. pci_restore_state(pdev);
  2221. if (!netif_running(dev))
  2222. return 0;
  2223. pci_set_power_state(pdev, PCI_D0);
  2224. tc35815_restart(dev);
  2225. netif_carrier_off(dev);
  2226. if (lp->phy_dev)
  2227. phy_start(lp->phy_dev);
  2228. netif_device_attach(dev);
  2229. return 0;
  2230. }
  2231. #endif /* CONFIG_PM */
  2232. static struct pci_driver tc35815_pci_driver = {
  2233. .name = MODNAME,
  2234. .id_table = tc35815_pci_tbl,
  2235. .probe = tc35815_init_one,
  2236. .remove = __devexit_p(tc35815_remove_one),
  2237. #ifdef CONFIG_PM
  2238. .suspend = tc35815_suspend,
  2239. .resume = tc35815_resume,
  2240. #endif
  2241. };
  2242. module_param_named(speed, options.speed, int, 0);
  2243. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  2244. module_param_named(duplex, options.duplex, int, 0);
  2245. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  2246. static int __init tc35815_init_module(void)
  2247. {
  2248. return pci_register_driver(&tc35815_pci_driver);
  2249. }
  2250. static void __exit tc35815_cleanup_module(void)
  2251. {
  2252. pci_unregister_driver(&tc35815_pci_driver);
  2253. }
  2254. module_init(tc35815_init_module);
  2255. module_exit(tc35815_cleanup_module);
  2256. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  2257. MODULE_LICENSE("GPL");