smc91x.h 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_ARCH_VIPER)
  45. #include <asm/mach-types.h>
  46. /* Now the bus width is specified in the platform data
  47. * pretend here to support all I/O access types
  48. */
  49. #define SMC_CAN_USE_8BIT 1
  50. #define SMC_CAN_USE_16BIT 1
  51. #define SMC_CAN_USE_32BIT 1
  52. #define SMC_NOWAIT 1
  53. #define SMC_IO_SHIFT (lp->io_shift)
  54. #define SMC_inb(a, r) readb((a) + (r))
  55. #define SMC_inw(a, r) readw((a) + (r))
  56. #define SMC_inl(a, r) readl((a) + (r))
  57. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  58. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  59. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  60. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  61. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  62. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  63. #define SMC_IRQ_FLAGS (-1) /* from resource */
  64. /* We actually can't write halfwords properly if not word aligned */
  65. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  66. {
  67. if (machine_is_mainstone() && reg & 2) {
  68. unsigned int v = val << 16;
  69. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  70. writel(v, ioaddr + (reg & ~2));
  71. } else {
  72. writew(val, ioaddr + reg);
  73. }
  74. }
  75. #elif defined(CONFIG_BLACKFIN)
  76. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  77. #define RPC_LSA_DEFAULT RPC_LED_100_10
  78. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  79. # if defined (CONFIG_BFIN561_EZKIT)
  80. #define SMC_CAN_USE_8BIT 0
  81. #define SMC_CAN_USE_16BIT 1
  82. #define SMC_CAN_USE_32BIT 1
  83. #define SMC_IO_SHIFT 0
  84. #define SMC_NOWAIT 1
  85. #define SMC_USE_BFIN_DMA 0
  86. #define SMC_inw(a, r) readw((a) + (r))
  87. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  88. #define SMC_inl(a, r) readl((a) + (r))
  89. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  90. #define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
  91. #define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
  92. # else
  93. #define SMC_CAN_USE_8BIT 0
  94. #define SMC_CAN_USE_16BIT 1
  95. #define SMC_CAN_USE_32BIT 0
  96. #define SMC_IO_SHIFT 0
  97. #define SMC_NOWAIT 1
  98. #define SMC_USE_BFIN_DMA 0
  99. #define SMC_inw(a, r) readw((a) + (r))
  100. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  101. #define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
  102. #define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
  103. # endif
  104. /* check if the mac in reg is valid */
  105. #define SMC_GET_MAC_ADDR(lp, addr) \
  106. do { \
  107. unsigned int __v; \
  108. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  109. addr[0] = __v; addr[1] = __v >> 8; \
  110. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  111. addr[2] = __v; addr[3] = __v >> 8; \
  112. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  113. addr[4] = __v; addr[5] = __v >> 8; \
  114. if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
  115. random_ether_addr(addr); \
  116. } \
  117. } while (0)
  118. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  119. /* We can only do 16-bit reads and writes in the static memory space. */
  120. #define SMC_CAN_USE_8BIT 0
  121. #define SMC_CAN_USE_16BIT 1
  122. #define SMC_CAN_USE_32BIT 0
  123. #define SMC_NOWAIT 1
  124. #define SMC_IO_SHIFT 0
  125. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  126. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  127. #define SMC_insw(a, r, p, l) \
  128. do { \
  129. unsigned long __port = (a) + (r); \
  130. u16 *__p = (u16 *)(p); \
  131. int __l = (l); \
  132. insw(__port, __p, __l); \
  133. while (__l > 0) { \
  134. *__p = swab16(*__p); \
  135. __p++; \
  136. __l--; \
  137. } \
  138. } while (0)
  139. #define SMC_outsw(a, r, p, l) \
  140. do { \
  141. unsigned long __port = (a) + (r); \
  142. u16 *__p = (u16 *)(p); \
  143. int __l = (l); \
  144. while (__l > 0) { \
  145. /* Believe it or not, the swab isn't needed. */ \
  146. outw( /* swab16 */ (*__p++), __port); \
  147. __l--; \
  148. } \
  149. } while (0)
  150. #define SMC_IRQ_FLAGS (0)
  151. #elif defined(CONFIG_SA1100_PLEB)
  152. /* We can only do 16-bit reads and writes in the static memory space. */
  153. #define SMC_CAN_USE_8BIT 1
  154. #define SMC_CAN_USE_16BIT 1
  155. #define SMC_CAN_USE_32BIT 0
  156. #define SMC_IO_SHIFT 0
  157. #define SMC_NOWAIT 1
  158. #define SMC_inb(a, r) readb((a) + (r))
  159. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  160. #define SMC_inw(a, r) readw((a) + (r))
  161. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  162. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  163. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  164. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  165. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  166. #define SMC_IRQ_FLAGS (-1)
  167. #elif defined(CONFIG_SA1100_ASSABET)
  168. #include <mach/neponset.h>
  169. /* We can only do 8-bit reads and writes in the static memory space. */
  170. #define SMC_CAN_USE_8BIT 1
  171. #define SMC_CAN_USE_16BIT 0
  172. #define SMC_CAN_USE_32BIT 0
  173. #define SMC_NOWAIT 1
  174. /* The first two address lines aren't connected... */
  175. #define SMC_IO_SHIFT 2
  176. #define SMC_inb(a, r) readb((a) + (r))
  177. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  178. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  179. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  180. #define SMC_IRQ_FLAGS (-1) /* from resource */
  181. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  182. #define SMC_CAN_USE_8BIT 0
  183. #define SMC_CAN_USE_16BIT 1
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_IO_SHIFT 0
  186. #define SMC_NOWAIT 1
  187. #define SMC_inw(a, r) readw((a) + (r))
  188. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  189. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  190. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  191. #elif defined(CONFIG_ARCH_INNOKOM) || \
  192. defined(CONFIG_ARCH_PXA_IDP) || \
  193. defined(CONFIG_ARCH_RAMSES) || \
  194. defined(CONFIG_ARCH_PCM027)
  195. #define SMC_CAN_USE_8BIT 1
  196. #define SMC_CAN_USE_16BIT 1
  197. #define SMC_CAN_USE_32BIT 1
  198. #define SMC_IO_SHIFT 0
  199. #define SMC_NOWAIT 1
  200. #define SMC_USE_PXA_DMA 1
  201. #define SMC_inb(a, r) readb((a) + (r))
  202. #define SMC_inw(a, r) readw((a) + (r))
  203. #define SMC_inl(a, r) readl((a) + (r))
  204. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  205. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  206. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  207. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  208. #define SMC_IRQ_FLAGS (-1) /* from resource */
  209. /* We actually can't write halfwords properly if not word aligned */
  210. static inline void
  211. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  212. {
  213. if (reg & 2) {
  214. unsigned int v = val << 16;
  215. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  216. writel(v, ioaddr + (reg & ~2));
  217. } else {
  218. writew(val, ioaddr + reg);
  219. }
  220. }
  221. #elif defined(CONFIG_ARCH_OMAP)
  222. /* We can only do 16-bit reads and writes in the static memory space. */
  223. #define SMC_CAN_USE_8BIT 0
  224. #define SMC_CAN_USE_16BIT 1
  225. #define SMC_CAN_USE_32BIT 0
  226. #define SMC_IO_SHIFT 0
  227. #define SMC_NOWAIT 1
  228. #define SMC_inw(a, r) readw((a) + (r))
  229. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  230. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  231. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  232. #define SMC_IRQ_FLAGS (-1) /* from resource */
  233. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  234. #define SMC_CAN_USE_8BIT 0
  235. #define SMC_CAN_USE_16BIT 1
  236. #define SMC_CAN_USE_32BIT 0
  237. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  238. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  239. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  240. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  241. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  242. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  243. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  244. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  245. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  246. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  247. #define SMC_IRQ_FLAGS (0)
  248. #elif defined(CONFIG_ISA)
  249. #define SMC_CAN_USE_8BIT 1
  250. #define SMC_CAN_USE_16BIT 1
  251. #define SMC_CAN_USE_32BIT 0
  252. #define SMC_inb(a, r) inb((a) + (r))
  253. #define SMC_inw(a, r) inw((a) + (r))
  254. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  255. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  256. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  257. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  258. #elif defined(CONFIG_M32R)
  259. #define SMC_CAN_USE_8BIT 0
  260. #define SMC_CAN_USE_16BIT 1
  261. #define SMC_CAN_USE_32BIT 0
  262. #define SMC_inb(a, r) inb(((u32)a) + (r))
  263. #define SMC_inw(a, r) inw(((u32)a) + (r))
  264. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  265. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  266. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  267. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  268. #define SMC_IRQ_FLAGS (0)
  269. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  270. #define RPC_LSB_DEFAULT RPC_LED_100_10
  271. #elif defined(CONFIG_MACH_LPD79520) \
  272. || defined(CONFIG_MACH_LPD7A400) \
  273. || defined(CONFIG_MACH_LPD7A404)
  274. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  275. * way that the CPU handles chip selects and the way that the SMC chip
  276. * expects the chip select to operate. Refer to
  277. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  278. * IOBARRIER is a byte, in order that we read the least-common
  279. * denominator. It would be wasteful to read 32 bits from an 8-bit
  280. * accessible region.
  281. *
  282. * There is no explicit protection against interrupts intervening
  283. * between the writew and the IOBARRIER. In SMC ISR there is a
  284. * preamble that performs an IOBARRIER in the extremely unlikely event
  285. * that the driver interrupts itself between a writew to the chip an
  286. * the IOBARRIER that follows *and* the cache is large enough that the
  287. * first off-chip access while handing the interrupt is to the SMC
  288. * chip. Other devices in the same address space as the SMC chip must
  289. * be aware of the potential for trouble and perform a similar
  290. * IOBARRIER on entry to their ISR.
  291. */
  292. #include <mach/constants.h> /* IOBARRIER_VIRT */
  293. #define SMC_CAN_USE_8BIT 0
  294. #define SMC_CAN_USE_16BIT 1
  295. #define SMC_CAN_USE_32BIT 0
  296. #define SMC_NOWAIT 0
  297. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  298. #define SMC_inw(a,r)\
  299. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  300. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  301. #define SMC_insw LPD7_SMC_insw
  302. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  303. unsigned char* p, int l)
  304. {
  305. unsigned short* ps = (unsigned short*) p;
  306. while (l-- > 0) {
  307. *ps++ = readw (a + r);
  308. LPD7X_IOBARRIER;
  309. }
  310. }
  311. #define SMC_outsw LPD7_SMC_outsw
  312. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  313. unsigned char* p, int l)
  314. {
  315. unsigned short* ps = (unsigned short*) p;
  316. while (l-- > 0) {
  317. writew (*ps++, a + r);
  318. LPD7X_IOBARRIER;
  319. }
  320. }
  321. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  322. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  323. #define RPC_LSB_DEFAULT RPC_LED_100_10
  324. #elif defined(CONFIG_SOC_AU1X00)
  325. #include <au1xxx.h>
  326. /* We can only do 16-bit reads and writes in the static memory space. */
  327. #define SMC_CAN_USE_8BIT 0
  328. #define SMC_CAN_USE_16BIT 1
  329. #define SMC_CAN_USE_32BIT 0
  330. #define SMC_IO_SHIFT 0
  331. #define SMC_NOWAIT 1
  332. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  333. #define SMC_insw(a, r, p, l) \
  334. do { \
  335. unsigned long _a = (unsigned long)((a) + (r)); \
  336. int _l = (l); \
  337. u16 *_p = (u16 *)(p); \
  338. while (_l-- > 0) \
  339. *_p++ = au_readw(_a); \
  340. } while(0)
  341. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  342. #define SMC_outsw(a, r, p, l) \
  343. do { \
  344. unsigned long _a = (unsigned long)((a) + (r)); \
  345. int _l = (l); \
  346. const u16 *_p = (const u16 *)(p); \
  347. while (_l-- > 0) \
  348. au_writew(*_p++ , _a); \
  349. } while(0)
  350. #define SMC_IRQ_FLAGS (0)
  351. #elif defined(CONFIG_ARCH_VERSATILE)
  352. #define SMC_CAN_USE_8BIT 1
  353. #define SMC_CAN_USE_16BIT 1
  354. #define SMC_CAN_USE_32BIT 1
  355. #define SMC_NOWAIT 1
  356. #define SMC_inb(a, r) readb((a) + (r))
  357. #define SMC_inw(a, r) readw((a) + (r))
  358. #define SMC_inl(a, r) readl((a) + (r))
  359. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  360. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  361. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  362. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  363. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  364. #define SMC_IRQ_FLAGS (-1) /* from resource */
  365. #elif defined(CONFIG_MN10300)
  366. /*
  367. * MN10300/AM33 configuration
  368. */
  369. #include <asm/unit/smc91111.h>
  370. #else
  371. /*
  372. * Default configuration
  373. */
  374. #define SMC_CAN_USE_8BIT 1
  375. #define SMC_CAN_USE_16BIT 1
  376. #define SMC_CAN_USE_32BIT 1
  377. #define SMC_NOWAIT 1
  378. #define SMC_IO_SHIFT (lp->io_shift)
  379. #define SMC_inb(a, r) readb((a) + (r))
  380. #define SMC_inw(a, r) readw((a) + (r))
  381. #define SMC_inl(a, r) readl((a) + (r))
  382. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  383. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  384. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  385. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  386. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  387. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  388. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  389. #define RPC_LSA_DEFAULT RPC_LED_100_10
  390. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  391. #endif
  392. /* store this information for the driver.. */
  393. struct smc_local {
  394. /*
  395. * If I have to wait until memory is available to send a
  396. * packet, I will store the skbuff here, until I get the
  397. * desired memory. Then, I'll send it out and free it.
  398. */
  399. struct sk_buff *pending_tx_skb;
  400. struct tasklet_struct tx_task;
  401. /* version/revision of the SMC91x chip */
  402. int version;
  403. /* Contains the current active transmission mode */
  404. int tcr_cur_mode;
  405. /* Contains the current active receive mode */
  406. int rcr_cur_mode;
  407. /* Contains the current active receive/phy mode */
  408. int rpc_cur_mode;
  409. int ctl_rfduplx;
  410. int ctl_rspeed;
  411. u32 msg_enable;
  412. u32 phy_type;
  413. struct mii_if_info mii;
  414. /* work queue */
  415. struct work_struct phy_configure;
  416. struct net_device *dev;
  417. int work_pending;
  418. spinlock_t lock;
  419. #ifdef CONFIG_ARCH_PXA
  420. /* DMA needs the physical address of the chip */
  421. u_long physaddr;
  422. struct device *device;
  423. #endif
  424. void __iomem *base;
  425. void __iomem *datacs;
  426. /* the low address lines on some platforms aren't connected... */
  427. int io_shift;
  428. struct smc91x_platdata cfg;
  429. };
  430. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  431. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  432. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  433. #ifdef CONFIG_ARCH_PXA
  434. /*
  435. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  436. * always happening in irq context so no need to worry about races. TX is
  437. * different and probably not worth it for that reason, and not as critical
  438. * as RX which can overrun memory and lose packets.
  439. */
  440. #include <linux/dma-mapping.h>
  441. #include <asm/dma.h>
  442. #include <mach/pxa-regs.h>
  443. #ifdef SMC_insl
  444. #undef SMC_insl
  445. #define SMC_insl(a, r, p, l) \
  446. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  447. static inline void
  448. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  449. u_char *buf, int len)
  450. {
  451. u_long physaddr = lp->physaddr;
  452. dma_addr_t dmabuf;
  453. /* fallback if no DMA available */
  454. if (dma == (unsigned char)-1) {
  455. readsl(ioaddr + reg, buf, len);
  456. return;
  457. }
  458. /* 64 bit alignment is required for memory to memory DMA */
  459. if ((long)buf & 4) {
  460. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  461. buf += 4;
  462. len--;
  463. }
  464. len *= 4;
  465. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  466. DCSR(dma) = DCSR_NODESC;
  467. DTADR(dma) = dmabuf;
  468. DSADR(dma) = physaddr + reg;
  469. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  470. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  471. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  472. while (!(DCSR(dma) & DCSR_STOPSTATE))
  473. cpu_relax();
  474. DCSR(dma) = 0;
  475. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  476. }
  477. #endif
  478. #ifdef SMC_insw
  479. #undef SMC_insw
  480. #define SMC_insw(a, r, p, l) \
  481. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  482. static inline void
  483. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  484. u_char *buf, int len)
  485. {
  486. u_long physaddr = lp->physaddr;
  487. dma_addr_t dmabuf;
  488. /* fallback if no DMA available */
  489. if (dma == (unsigned char)-1) {
  490. readsw(ioaddr + reg, buf, len);
  491. return;
  492. }
  493. /* 64 bit alignment is required for memory to memory DMA */
  494. while ((long)buf & 6) {
  495. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  496. buf += 2;
  497. len--;
  498. }
  499. len *= 2;
  500. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  501. DCSR(dma) = DCSR_NODESC;
  502. DTADR(dma) = dmabuf;
  503. DSADR(dma) = physaddr + reg;
  504. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  505. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  506. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  507. while (!(DCSR(dma) & DCSR_STOPSTATE))
  508. cpu_relax();
  509. DCSR(dma) = 0;
  510. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  511. }
  512. #endif
  513. static void
  514. smc_pxa_dma_irq(int dma, void *dummy)
  515. {
  516. DCSR(dma) = 0;
  517. }
  518. #endif /* CONFIG_ARCH_PXA */
  519. /*
  520. * Everything a particular hardware setup needs should have been defined
  521. * at this point. Add stubs for the undefined cases, mainly to avoid
  522. * compilation warnings since they'll be optimized away, or to prevent buggy
  523. * use of them.
  524. */
  525. #if ! SMC_CAN_USE_32BIT
  526. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  527. #define SMC_outl(x, ioaddr, reg) BUG()
  528. #define SMC_insl(a, r, p, l) BUG()
  529. #define SMC_outsl(a, r, p, l) BUG()
  530. #endif
  531. #if !defined(SMC_insl) || !defined(SMC_outsl)
  532. #define SMC_insl(a, r, p, l) BUG()
  533. #define SMC_outsl(a, r, p, l) BUG()
  534. #endif
  535. #if ! SMC_CAN_USE_16BIT
  536. /*
  537. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  538. * can't do it directly. Most registers are 16-bit so those are mandatory.
  539. */
  540. #define SMC_outw(x, ioaddr, reg) \
  541. do { \
  542. unsigned int __val16 = (x); \
  543. SMC_outb( __val16, ioaddr, reg ); \
  544. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  545. } while (0)
  546. #define SMC_inw(ioaddr, reg) \
  547. ({ \
  548. unsigned int __val16; \
  549. __val16 = SMC_inb( ioaddr, reg ); \
  550. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  551. __val16; \
  552. })
  553. #define SMC_insw(a, r, p, l) BUG()
  554. #define SMC_outsw(a, r, p, l) BUG()
  555. #endif
  556. #if !defined(SMC_insw) || !defined(SMC_outsw)
  557. #define SMC_insw(a, r, p, l) BUG()
  558. #define SMC_outsw(a, r, p, l) BUG()
  559. #endif
  560. #if ! SMC_CAN_USE_8BIT
  561. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  562. #define SMC_outb(x, ioaddr, reg) BUG()
  563. #define SMC_insb(a, r, p, l) BUG()
  564. #define SMC_outsb(a, r, p, l) BUG()
  565. #endif
  566. #if !defined(SMC_insb) || !defined(SMC_outsb)
  567. #define SMC_insb(a, r, p, l) BUG()
  568. #define SMC_outsb(a, r, p, l) BUG()
  569. #endif
  570. #ifndef SMC_CAN_USE_DATACS
  571. #define SMC_CAN_USE_DATACS 0
  572. #endif
  573. #ifndef SMC_IO_SHIFT
  574. #define SMC_IO_SHIFT 0
  575. #endif
  576. #ifndef SMC_IRQ_FLAGS
  577. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  578. #endif
  579. #ifndef SMC_INTERRUPT_PREAMBLE
  580. #define SMC_INTERRUPT_PREAMBLE
  581. #endif
  582. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  583. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  584. #define SMC_DATA_EXTENT (4)
  585. /*
  586. . Bank Select Register:
  587. .
  588. . yyyy yyyy 0000 00xx
  589. . xx = bank number
  590. . yyyy yyyy = 0x33, for identification purposes.
  591. */
  592. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  593. // Transmit Control Register
  594. /* BANK 0 */
  595. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  596. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  597. #define TCR_LOOP 0x0002 // Controls output pin LBK
  598. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  599. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  600. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  601. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  602. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  603. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  604. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  605. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  606. #define TCR_CLEAR 0 /* do NOTHING */
  607. /* the default settings for the TCR register : */
  608. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  609. // EPH Status Register
  610. /* BANK 0 */
  611. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  612. #define ES_TX_SUC 0x0001 // Last TX was successful
  613. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  614. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  615. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  616. #define ES_16COL 0x0010 // 16 Collisions Reached
  617. #define ES_SQET 0x0020 // Signal Quality Error Test
  618. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  619. #define ES_TXDEFR 0x0080 // Transmit Deferred
  620. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  621. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  622. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  623. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  624. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  625. #define ES_TXUNRN 0x8000 // Tx Underrun
  626. // Receive Control Register
  627. /* BANK 0 */
  628. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  629. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  630. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  631. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  632. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  633. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  634. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  635. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  636. #define RCR_SOFTRST 0x8000 // resets the chip
  637. /* the normal settings for the RCR register : */
  638. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  639. #define RCR_CLEAR 0x0 // set it to a base state
  640. // Counter Register
  641. /* BANK 0 */
  642. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  643. // Memory Information Register
  644. /* BANK 0 */
  645. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  646. // Receive/Phy Control Register
  647. /* BANK 0 */
  648. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  649. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  650. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  651. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  652. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  653. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  654. #ifndef RPC_LSA_DEFAULT
  655. #define RPC_LSA_DEFAULT RPC_LED_100
  656. #endif
  657. #ifndef RPC_LSB_DEFAULT
  658. #define RPC_LSB_DEFAULT RPC_LED_FD
  659. #endif
  660. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  661. /* Bank 0 0x0C is reserved */
  662. // Bank Select Register
  663. /* All Banks */
  664. #define BSR_REG 0x000E
  665. // Configuration Reg
  666. /* BANK 1 */
  667. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  668. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  669. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  670. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  671. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  672. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  673. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  674. // Base Address Register
  675. /* BANK 1 */
  676. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  677. // Individual Address Registers
  678. /* BANK 1 */
  679. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  680. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  681. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  682. // General Purpose Register
  683. /* BANK 1 */
  684. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  685. // Control Register
  686. /* BANK 1 */
  687. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  688. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  689. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  690. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  691. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  692. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  693. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  694. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  695. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  696. // MMU Command Register
  697. /* BANK 2 */
  698. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  699. #define MC_BUSY 1 // When 1 the last release has not completed
  700. #define MC_NOP (0<<5) // No Op
  701. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  702. #define MC_RESET (2<<5) // Reset MMU to initial state
  703. #define MC_REMOVE (3<<5) // Remove the current rx packet
  704. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  705. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  706. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  707. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  708. // Packet Number Register
  709. /* BANK 2 */
  710. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  711. // Allocation Result Register
  712. /* BANK 2 */
  713. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  714. #define AR_FAILED 0x80 // Alocation Failed
  715. // TX FIFO Ports Register
  716. /* BANK 2 */
  717. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  718. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  719. // RX FIFO Ports Register
  720. /* BANK 2 */
  721. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  722. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  723. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  724. // Pointer Register
  725. /* BANK 2 */
  726. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  727. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  728. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  729. #define PTR_READ 0x2000 // When 1 the operation is a read
  730. // Data Register
  731. /* BANK 2 */
  732. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  733. // Interrupt Status/Acknowledge Register
  734. /* BANK 2 */
  735. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  736. // Interrupt Mask Register
  737. /* BANK 2 */
  738. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  739. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  740. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  741. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  742. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  743. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  744. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  745. #define IM_TX_INT 0x02 // Transmit Interrupt
  746. #define IM_RCV_INT 0x01 // Receive Interrupt
  747. // Multicast Table Registers
  748. /* BANK 3 */
  749. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  750. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  751. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  752. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  753. // Management Interface Register (MII)
  754. /* BANK 3 */
  755. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  756. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  757. #define MII_MDOE 0x0008 // MII Output Enable
  758. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  759. #define MII_MDI 0x0002 // MII Input, pin MDI
  760. #define MII_MDO 0x0001 // MII Output, pin MDO
  761. // Revision Register
  762. /* BANK 3 */
  763. /* ( hi: chip id low: rev # ) */
  764. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  765. // Early RCV Register
  766. /* BANK 3 */
  767. /* this is NOT on SMC9192 */
  768. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  769. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  770. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  771. // External Register
  772. /* BANK 7 */
  773. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  774. #define CHIP_9192 3
  775. #define CHIP_9194 4
  776. #define CHIP_9195 5
  777. #define CHIP_9196 6
  778. #define CHIP_91100 7
  779. #define CHIP_91100FD 8
  780. #define CHIP_91111FD 9
  781. static const char * chip_ids[ 16 ] = {
  782. NULL, NULL, NULL,
  783. /* 3 */ "SMC91C90/91C92",
  784. /* 4 */ "SMC91C94",
  785. /* 5 */ "SMC91C95",
  786. /* 6 */ "SMC91C96",
  787. /* 7 */ "SMC91C100",
  788. /* 8 */ "SMC91C100FD",
  789. /* 9 */ "SMC91C11xFD",
  790. NULL, NULL, NULL,
  791. NULL, NULL, NULL};
  792. /*
  793. . Receive status bits
  794. */
  795. #define RS_ALGNERR 0x8000
  796. #define RS_BRODCAST 0x4000
  797. #define RS_BADCRC 0x2000
  798. #define RS_ODDFRAME 0x1000
  799. #define RS_TOOLONG 0x0800
  800. #define RS_TOOSHORT 0x0400
  801. #define RS_MULTICAST 0x0001
  802. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  803. /*
  804. * PHY IDs
  805. * LAN83C183 == LAN91C111 Internal PHY
  806. */
  807. #define PHY_LAN83C183 0x0016f840
  808. #define PHY_LAN83C180 0x02821c50
  809. /*
  810. * PHY Register Addresses (LAN91C111 Internal PHY)
  811. *
  812. * Generic PHY registers can be found in <linux/mii.h>
  813. *
  814. * These phy registers are specific to our on-board phy.
  815. */
  816. // PHY Configuration Register 1
  817. #define PHY_CFG1_REG 0x10
  818. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  819. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  820. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  821. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  822. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  823. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  824. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  825. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  826. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  827. #define PHY_CFG1_TLVL_MASK 0x003C
  828. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  829. // PHY Configuration Register 2
  830. #define PHY_CFG2_REG 0x11
  831. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  832. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  833. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  834. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  835. // PHY Status Output (and Interrupt status) Register
  836. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  837. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  838. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  839. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  840. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  841. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  842. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  843. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  844. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  845. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  846. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  847. // PHY Interrupt/Status Mask Register
  848. #define PHY_MASK_REG 0x13 // Interrupt Mask
  849. // Uses the same bit definitions as PHY_INT_REG
  850. /*
  851. * SMC91C96 ethernet config and status registers.
  852. * These are in the "attribute" space.
  853. */
  854. #define ECOR 0x8000
  855. #define ECOR_RESET 0x80
  856. #define ECOR_LEVEL_IRQ 0x40
  857. #define ECOR_WR_ATTRIB 0x04
  858. #define ECOR_ENABLE 0x01
  859. #define ECSR 0x8002
  860. #define ECSR_IOIS8 0x20
  861. #define ECSR_PWRDWN 0x04
  862. #define ECSR_INT 0x02
  863. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  864. /*
  865. * Macros to abstract register access according to the data bus
  866. * capabilities. Please use those and not the in/out primitives.
  867. * Note: the following macros do *not* select the bank -- this must
  868. * be done separately as needed in the main code. The SMC_REG() macro
  869. * only uses the bank argument for debugging purposes (when enabled).
  870. *
  871. * Note: despite inline functions being safer, everything leading to this
  872. * should preferably be macros to let BUG() display the line number in
  873. * the core source code since we're interested in the top call site
  874. * not in any inline function location.
  875. */
  876. #if SMC_DEBUG > 0
  877. #define SMC_REG(lp, reg, bank) \
  878. ({ \
  879. int __b = SMC_CURRENT_BANK(lp); \
  880. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  881. printk( "%s: bank reg screwed (0x%04x)\n", \
  882. CARDNAME, __b ); \
  883. BUG(); \
  884. } \
  885. reg<<SMC_IO_SHIFT; \
  886. })
  887. #else
  888. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  889. #endif
  890. /*
  891. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  892. * aligned to a 32 bit boundary. I tell you that does exist!
  893. * Fortunately the affected register accesses can be easily worked around
  894. * since we can write zeroes to the preceeding 16 bits without adverse
  895. * effects and use a 32-bit access.
  896. *
  897. * Enforce it on any 32-bit capable setup for now.
  898. */
  899. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  900. #define SMC_GET_PN(lp) \
  901. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  902. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  903. #define SMC_SET_PN(lp, x) \
  904. do { \
  905. if (SMC_MUST_ALIGN_WRITE(lp)) \
  906. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  907. else if (SMC_8BIT(lp)) \
  908. SMC_outb(x, ioaddr, PN_REG(lp)); \
  909. else \
  910. SMC_outw(x, ioaddr, PN_REG(lp)); \
  911. } while (0)
  912. #define SMC_GET_AR(lp) \
  913. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  914. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  915. #define SMC_GET_TXFIFO(lp) \
  916. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  917. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  918. #define SMC_GET_RXFIFO(lp) \
  919. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  920. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  921. #define SMC_GET_INT(lp) \
  922. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  923. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  924. #define SMC_ACK_INT(lp, x) \
  925. do { \
  926. if (SMC_8BIT(lp)) \
  927. SMC_outb(x, ioaddr, INT_REG(lp)); \
  928. else { \
  929. unsigned long __flags; \
  930. int __mask; \
  931. local_irq_save(__flags); \
  932. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  933. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  934. local_irq_restore(__flags); \
  935. } \
  936. } while (0)
  937. #define SMC_GET_INT_MASK(lp) \
  938. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  939. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  940. #define SMC_SET_INT_MASK(lp, x) \
  941. do { \
  942. if (SMC_8BIT(lp)) \
  943. SMC_outb(x, ioaddr, IM_REG(lp)); \
  944. else \
  945. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  946. } while (0)
  947. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  948. #define SMC_SELECT_BANK(lp, x) \
  949. do { \
  950. if (SMC_MUST_ALIGN_WRITE(lp)) \
  951. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  952. else \
  953. SMC_outw(x, ioaddr, BANK_SELECT); \
  954. } while (0)
  955. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  956. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  957. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  958. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  959. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  960. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  961. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  962. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  963. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  964. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  965. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  966. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  967. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  968. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  969. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  970. #define SMC_SET_PTR(lp, x) \
  971. do { \
  972. if (SMC_MUST_ALIGN_WRITE(lp)) \
  973. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  974. else \
  975. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  976. } while (0)
  977. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  978. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  979. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  980. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  981. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  982. #define SMC_SET_RPC(lp, x) \
  983. do { \
  984. if (SMC_MUST_ALIGN_WRITE(lp)) \
  985. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  986. else \
  987. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  988. } while (0)
  989. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  990. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  991. #ifndef SMC_GET_MAC_ADDR
  992. #define SMC_GET_MAC_ADDR(lp, addr) \
  993. do { \
  994. unsigned int __v; \
  995. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  996. addr[0] = __v; addr[1] = __v >> 8; \
  997. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  998. addr[2] = __v; addr[3] = __v >> 8; \
  999. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  1000. addr[4] = __v; addr[5] = __v >> 8; \
  1001. } while (0)
  1002. #endif
  1003. #define SMC_SET_MAC_ADDR(lp, addr) \
  1004. do { \
  1005. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  1006. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  1007. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  1008. } while (0)
  1009. #define SMC_SET_MCAST(lp, x) \
  1010. do { \
  1011. const unsigned char *mt = (x); \
  1012. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  1013. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  1014. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  1015. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  1016. } while (0)
  1017. #define SMC_PUT_PKT_HDR(lp, status, length) \
  1018. do { \
  1019. if (SMC_32BIT(lp)) \
  1020. SMC_outl((status) | (length)<<16, ioaddr, \
  1021. DATA_REG(lp)); \
  1022. else { \
  1023. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  1024. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  1025. } \
  1026. } while (0)
  1027. #define SMC_GET_PKT_HDR(lp, status, length) \
  1028. do { \
  1029. if (SMC_32BIT(lp)) { \
  1030. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  1031. (status) = __val & 0xffff; \
  1032. (length) = __val >> 16; \
  1033. } else { \
  1034. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1035. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1036. } \
  1037. } while (0)
  1038. #define SMC_PUSH_DATA(lp, p, l) \
  1039. do { \
  1040. if (SMC_32BIT(lp)) { \
  1041. void *__ptr = (p); \
  1042. int __len = (l); \
  1043. void __iomem *__ioaddr = ioaddr; \
  1044. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1045. __len -= 2; \
  1046. SMC_outw(*(u16 *)__ptr, ioaddr, \
  1047. DATA_REG(lp)); \
  1048. __ptr += 2; \
  1049. } \
  1050. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1051. __ioaddr = lp->datacs; \
  1052. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1053. if (__len & 2) { \
  1054. __ptr += (__len & ~3); \
  1055. SMC_outw(*((u16 *)__ptr), ioaddr, \
  1056. DATA_REG(lp)); \
  1057. } \
  1058. } else if (SMC_16BIT(lp)) \
  1059. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1060. else if (SMC_8BIT(lp)) \
  1061. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  1062. } while (0)
  1063. #define SMC_PULL_DATA(lp, p, l) \
  1064. do { \
  1065. if (SMC_32BIT(lp)) { \
  1066. void *__ptr = (p); \
  1067. int __len = (l); \
  1068. void __iomem *__ioaddr = ioaddr; \
  1069. if ((unsigned long)__ptr & 2) { \
  1070. /* \
  1071. * We want 32bit alignment here. \
  1072. * Since some buses perform a full \
  1073. * 32bit fetch even for 16bit data \
  1074. * we can't use SMC_inw() here. \
  1075. * Back both source (on-chip) and \
  1076. * destination pointers of 2 bytes. \
  1077. * This is possible since the call to \
  1078. * SMC_GET_PKT_HDR() already advanced \
  1079. * the source pointer of 4 bytes, and \
  1080. * the skb_reserve(skb, 2) advanced \
  1081. * the destination pointer of 2 bytes. \
  1082. */ \
  1083. __ptr -= 2; \
  1084. __len += 2; \
  1085. SMC_SET_PTR(lp, \
  1086. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1087. } \
  1088. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1089. __ioaddr = lp->datacs; \
  1090. __len += 2; \
  1091. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1092. } else if (SMC_16BIT(lp)) \
  1093. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1094. else if (SMC_8BIT(lp)) \
  1095. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  1096. } while (0)
  1097. #endif /* _SMC91X_H_ */